AD6655-150EBZ:  IF Diversity Receiver

The AD6655 is a mixed-signal intermediate frequency (IF) receiver consisting of dual 14-bit, 80 MSPS/105 MSPS/125 MSPS/150 MSPS ADCs and a wideband digital downconverter (DDC). The AD6655 is designed to support communications applications where low cost, small size, and versatility are desired.

The dual ADC core features a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth differential sample-and-hold analog input amplifiers supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations. A duty cycle stabilizer is provided to compensate for variations in the ADC clock duty cycle, allowing the converters to maintain excellent performance.

ADC data outputs are internally connected directly to the digital downconverter (DDC) of the receiver, simplifying layout and reducing interconnection parasitics. The digital receiver has two channels and provides processing flexibility. Each receive channel has four cascaded signal processing stages: a 32-bit frequency translator (numerically controlled oscillator (NCO)), a half-band decimating filter, a fixed FIR filter, and an fADC/8 fixed-frequency NCO.

In addition to the receiver DDC, the AD6655 has several functions that simplify the automatic gain control (AGC) function in the system receiver. The fast detect feature allows fast overrange detection by outputting four bits of input level information with short latency.

In addition, the programmable threshold detector allows monitoring of the incoming signal power using the four fast detect bits of the ADC with low latency. If the input signal level exceeds the programmable threshold, the coarse upper threshold indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoid an overrange condition.

The second AGC-related function is the signal monitor. This block allows the user to monitor the composite magnitude of the incoming signal, which aids in setting the gain to optimize the dynamic range of the overall system.

After digital processing, data can be routed directly to the two external 14-bit output ports. These outputs can be set from 1.8 V to 3.3 V CMOS or as 1.8 V LVDS. The CMOS data can also be output in an interleaved configuration at a double data rate using only Port A.

The AD6655 is available in a 64-lead LFCSP and is specified over the industrial temperature range of −40°C to +85°C.

产品焦点 Product Highlights
  1. Integrated dual, 14-bit, 150 MSPS ADC.
  2. Integrated wideband decimation filter and 32-bit complex NCO.
  3. Fast overrange detect and signal monitor with serial output.
  4. Proprietary differential input maintains excellent SNR performance for input frequencies up to 450 MHz.
  5. Flexible output modes, including independent CMOS, interleaved CMOS, IQ mode CMOS, and interleaved LVDS.
  6. SYNC input allows synchronization of multiple devices.
  7. 3-bit SPI port for register programming and register readback.
产品应用领域 Applications
AD6655-150EBZ 特点
Integrated dual-channel ADC
AD6655-150EBZ 功能框图

AD6655 芯片订购指南
产品型号 产品状态 封装 引脚 温度范围
AD6655-125EBZ Prodn EVALUATION BOARDS 64 Comm.
AD6655-150EBZ Prodn EVALUATION BOARDS 64 Comm.
AD6655BCPZ-105 Prodn 64 ld LFCSP (9x9mm, 7.10 exposed pad) 64 Comm.
AD6655BCPZ-150 Prodn 64 ld LFCSP (9x9mm, 7.10 exposed pad) 64 Comm.
AD6655BCPZ-80 Prodn 64 ld LFCSP (9x9mm, 7.10 exposed pad) 64 Comm.
AD6655BCPZRL7-125 Prodn 64 ld LFCSP (9x9mm, 7.10 exposed pad) 64 Comm.
AD6655BCPZRL7-150 Prodn 64 ld LFCSP (9x9mm, 7.10 exposed pad) 64 Comm.
AD6655-150EBZ 应用技术支持与电子电路设计开发资源下载
  1. AD6655 数据手册DataSheet 下载 . pdf
  2. ADI 模拟器件公司比较器产品选型指南 . pdf
  3. Analog Devices, Inc. 美国模拟器件公司产品订购手册 .pdf