## BDTIC www.BDTIC.com/ATMEL

#### Features

- Low-voltage and Standard-voltage Operation
  - 2.7 (V<sub>CC</sub> = 2.7 to 5.5V)
  - 1.8 (V<sub>CC</sub> = 1.8 to 5.5V)
- Low-power Devices (I<sub>SB</sub> = 6  $\mu$ A at 5.5V) Available
- Internally Organized 8192 x 8
- 2-Wire Serial Interface
- Schmitt Trigger, Filtered Inputs for Noise Suppression
- Bi-directional Data Transfer Protocol
- 400 kHz Clock Rate
- Write Protect Pin for Hardware Data Protection
- 32-Byte Page Write Mode (Partial Page Writes Allowed)
- Self-Timed Write Cycle (5 ms max)
- High Reliability
  - Endurance: 1 Million Write Cycles
  - Data Retention: 100 Years
- Lead-free/Halogen-free Devices Available
- 8-lead JEDEC SOIC and 8-lead TSSOP Packages
- Die Sales: Wafer Form, Waffle Pack, and Bumped Wafers

## Description

The AT24C64B provides 65,536 bits of serial electrically erasable and programmable read only memory (EEPROM) organized as 8192 words of 8 bits each. The device's cascadable feature allows up to 8 devices to share a common 2-wire bus. The device is optimized for use in many industrial and commercial applications where low power and low voltage operation are essential. The AT24C64B is available in space saving 8-lead JEDEC SOIC and 8-lead TSSOP packages and is accessed via a 2-wire serial interface. In addition, the entire family is available in 2.7V (2.7 to 5.5V) and 1.8V (1.8 to 5.5V) versions.

#### **Pin Configurations**

| Pin Name | Function           |  |  |
|----------|--------------------|--|--|
| A0 - A2  | Address Inputs     |  |  |
| SDA      | Serial Data        |  |  |
| SCL      | Serial Clock Input |  |  |
| WP       | Write Protect      |  |  |

#### 8-lead SOIC







# 2-Wire Serial EEPROM

64K (8192 x 8)

# AT24C64B

3350E-SEEPR-9/07

# http://www.BDTIC.com/ATMEL



# Absolute Maximum Ratings\*

| Operating Temperature55 to +125°C                        |
|----------------------------------------------------------|
| Storage Temperature65 to +150°C                          |
| Voltage on Any Pin<br>with Respect to Ground1.0 to +7.0V |
| Maximum Operating Voltage 6.25V                          |
| DC Output Current 5.0 mA                                 |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### 1. Block Diagram



#### 2. Pin Description

**SERIAL CLOCK (SCL):** The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device.

**SERIAL DATA (SDA):** The SDA pin is bidirectional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open collector devices.

**DEVICE/ADDRESSES (A2, A1, A0):** The A2, A1 and A0 pins are device address inputs that are hard wired or left not connected for hardware compatibility with other AT24CXX devices. When the pins are hardwired, as many as eight 64K devices may be addressed on a single bus system (device addressing is discussed in detail under the Device Addressing section). If the pins are left floating, the A2, A1 and A0 pins will be internally pulled down to GND if the capacitive cou-



pling to the circuit board  $V_{CC}$  plane is <3pF. If coupling is >3pF, Atmel recommends connecting the address pins to GND.

**WRITE PROTECT (WP):** The write protect input, when connected to GND, allows normal write operations. When WP is connected high to  $V_{CC}$ , all write operations to the upper quandrant (16K bits) of memory are inhibited. If the pin is left floating, the WP pin will be internally pulled down to GND if the capacitive coupling to the circuit board  $V_{CC}$  plane is <3pF. If coupling is >3pF, Atmel recommends connecting the pin to GND.

#### 3. Memory Organization

**AT24C64B**, **64K SERIAL EEPROM**: The 64K is internally organized as 256 pages of 32 bytes each. Random word addressing requires a 13 bit data word address.

#### Pin Capacitance<sup>(1)</sup>

Applicable over recommended operating range from  $T_A = 25^{\circ}C$ , f = 1.0 MHz,  $V_{CC} = +1.8V$ 

| Symbol           | Test Condition                                                             | Мах | Units | Conditions     |
|------------------|----------------------------------------------------------------------------|-----|-------|----------------|
| C <sub>I/O</sub> | Input/Output Capacitance (SDA)                                             | 8   | pF    | $V_{I/O} = 0V$ |
| C <sub>IN</sub>  | Input Capacitance (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , SCL) | 6   | pF    | $V_{IN} = 0V$  |

Note: 1. This parameter is characterized and is not 100% tested.

#### **DC Characteristics**

Applicable over recommended operating range from:  $T_{AI} = -40$  to  $+85^{\circ}$ C,  $V_{CC} = +1.8$  to +5.5V (unless otherwise noted)

| Symbol           | Parameter                        | <b>Test Condition</b>                 |                                      | Min                   | Тур  | Max                   | Units |
|------------------|----------------------------------|---------------------------------------|--------------------------------------|-----------------------|------|-----------------------|-------|
| V <sub>CC1</sub> | Supply Voltage                   |                                       |                                      | 1.8                   |      | 5.5                   | V     |
| V <sub>CC2</sub> | Supply Voltage                   |                                       |                                      | 2.7                   |      | 5.5                   | V     |
| V <sub>CC3</sub> | Supply Voltage                   |                                       |                                      | 4.5                   |      | 5.5                   | V     |
| I <sub>CC1</sub> | Supply Current                   | $V_{\rm CC} = 5.0 V$                  | READ at 400 kHz                      |                       | 0.4  | 1.0                   | mA    |
| I <sub>CC2</sub> | Supply Current                   | $V_{\rm CC} = 5.0 V$                  | WRITE at 400 kHz                     |                       | 2.0  | 3.0                   | mA    |
| I <sub>SB1</sub> | Standby Current<br>(1.8V option) | V <sub>CC</sub> = 1.8V                | $V_{IN} = V_{CC} \text{ or } V_{SS}$ |                       |      | 1.0                   | μA    |
| I <sub>SB2</sub> | Standby Current<br>(2.7V option) | V <sub>CC</sub> = 2.7V                | $V_{IN} = V_{CC} \text{ or } V_{SS}$ |                       |      | 2.0                   | μA    |
| I <sub>SB3</sub> | Standby Current<br>(5V option)   | V <sub>CC</sub> = 4.5 - 5.5V          | $V_{IN} = V_{CC} \text{ or } V_{SS}$ |                       |      | 6.0                   | μA    |
| I <sub>LI</sub>  | Input Leakage<br>Current         | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                                      |                       | 0.10 | 3.0                   | μA    |
| I <sub>LO</sub>  | Output Leakage<br>Current        | $V_{OUT} = V_{CC} \text{ or } V_{SS}$ |                                      |                       | 0.05 | 3.0                   | μA    |
| V <sub>IL</sub>  | Input Low Level <sup>(1)</sup>   |                                       |                                      | -0.6                  |      | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub>  | Input High Level <sup>(1)</sup>  |                                       |                                      | V <sub>CC</sub> x 0.7 |      | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL2</sub> | Output Low Level                 | $V_{\rm CC} = 3.0 V$                  | I <sub>OL</sub> = 2.1 mA             |                       |      | 0.4                   | V     |
| V <sub>OL1</sub> | Output Low Level                 | $V_{CC} = 1.8V$                       | I <sub>OL</sub> = 0.15 mA            |                       |      | 0.2                   | V     |

Note: 1.  $V_{IL}$  min and  $V_{IH}$  max are reference only and are not tested.

://www.





## 4. AC Characteristics

Applicable over recommended operating range from  $T_{AI} = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $V_{CC} = +1.8V$  to +5.5V, CL = 1 TTL Gate and 100 pF (unless otherwise noted)

|                              |                                                                              |     | AT24     | 4C64B |      |                 |
|------------------------------|------------------------------------------------------------------------------|-----|----------|-------|------|-----------------|
|                              |                                                                              | 1.8 | / – 3.6V | 5     | 5.0V |                 |
| Symbol                       | Parameter                                                                    | Min | Мах      | Min   | Мах  | Units           |
| f <sub>SCL</sub>             | Clock Frequency, SCL                                                         |     | 400      |       | 400  | kHz             |
| t <sub>LOW</sub>             | Clock Pulse Width Low                                                        | 1.3 |          | 1.2   |      | μs              |
| t <sub>HIGH</sub>            | Clock Pulse Width High                                                       | 0.6 |          | 0.6   |      | μs              |
| t <sub>i</sub>               | Noise Suppression Time <sup>(1)</sup>                                        |     | 100      |       | 50   | ns              |
| t <sub>AA</sub>              | Clock Low to Data Out Valid                                                  | 0.2 | 0.9      | 0.1   | 0.9  | μs              |
| t <sub>BUF</sub>             | Time the bus must be free before a new transmission can start <sup>(2)</sup> | 1.3 |          | 1.2   |      | μs              |
| t <sub>HD.STA</sub>          | Start Hold Time                                                              | 0.6 |          | 0.6   |      | μs              |
| t <sub>SU.STA</sub>          | Start Set-up Time                                                            | 0.6 |          | 0.6   |      | μs              |
| t <sub>HD.DAT</sub>          | Data In Hold Time                                                            | 0   |          | 0     |      | μs              |
| t <sub>SU.DAT</sub>          | Data In Set-up Time                                                          | 100 |          | 100   |      | ns              |
| t <sub>R</sub>               | Inputs Rise Time <sup>(2)</sup>                                              |     | 0.3      |       | 0.3  | μs              |
| t <sub>F</sub>               | Inputs Fall Time <sup>(2)</sup>                                              |     | 300      |       | 300  | ns              |
| t <sub>SU.STO</sub>          | Stop Set-up Time                                                             | 0.6 |          | 0.6   |      | μs              |
| t <sub>DH</sub>              | Data Out Hold Time                                                           | 200 |          | 50    |      | ns              |
| t <sub>WR</sub>              | Write Cycle Time                                                             |     | 5        |       | 5    | ms              |
| Endurance <sup>(1</sup><br>) | 5.0V, 25°C, Page Mode                                                        | 1M  |          | 1M    |      | Write<br>Cycles |

http://www.BDTIC.com/ATM

Notes: 1. This parameter is characterized and is not 100% tested ( $T_A = 25^{\circ}C$ )

2. This parameter is characterized and is not 100% tested.

AT24C64B

4

#### 5. Device Operation

**CLOCK and DATA TRANSITIONS:** The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (refer to Data Validity timing diagram). Data changes during SCL high periods will indicate a start or stop condition as defined below.

**START CONDITION:** A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (refer to Start and Stop Definition timing diagram).

**STOP CONDITION:** A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (refer to Start and Stop Definition timing diagram).

**ACKNOWLEDGE:** All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero during the ninth clock cycle to acknowledge that it has received each word.

**STANDBY MODE:** The AT24C64B features a low power standby mode which is enabled: a) upon power-up and b) after the receipt of the Stop bit and the completion of any internal operations.

**MEMORY RESET:** After an interruption in protocol, power loss or system reset, any 2-wire part can be reset by following these steps:

(a) Clock up to 9 cycles, (b) look for SDA high in each cycle while SCL is high and then (c) create a start condition as SDA is high.





#### 6. Bus Timing SCL: Serial Clock, SDA: Serial Data I/O



#### 7. Write Cycle Timing SCL: Serial Clock, SDA: Serial Data I/O



Note: 1. The write cycle time t<sub>WR</sub> is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle.



#### 8. Data Validity



# 9. Start and Stop Definition



# 10. Output Acknowledge







#### 11. Device Addressing

The 64K EEPROM requires an 8-bit device address word following a start condition to enable the chip for a read or write operation (see Figure 13-1 on page 11). The device address word consists of a mandatory one, zero sequence for the first four most significant bits as shown. This is common to all 2-wire EEPROM devices.

The 64K uses the three device address bits A2, A1, A0 to allow as many as eight devices on the same bus. These bits must compare to their corresponding hardwired input pins. The A2, A1, and A0 pins use an internal proprietary circuit that biases them to a logic low condition if the pins are allowed to float.

The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon a compare of the device address, the EEPROM will output a zero. If a compare is not made, the device will return to standby state.

**NOISE PROTECTION:** Special internal circuitry placed on the SDA and SCL pins prevent small noise spikes from activating the device. A low- $V_{CC}$  detector (5-volt option) resets the device to prevent data corruption in a noisy environment.

**DATA SECURITY:** The AT24C64B has a hardware data protection scheme that allows the user to write protect the upper quadrant (16K bits) of memory when the WP pin is at  $V_{CC}$ .

#### 12. Write Operations

**BYTE WRITE:** A write operation requires two 8-bit data word addresses following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a zero and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally-timed write cycle,  $t_{WR}$ , to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 13-2 on page 11).

**PAGE WRITE:** The 64K EEPROM is capable of 32-byte page writes.

http://www.BDTIC.com/ATM

A page write is initiated the same way as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to 31 more data words. The EEPROM will respond with a zero after each data word received. The microcontroller must terminate the page write sequence with a stop condition (see Figure 13-3 on page 11).

The data word address lower 5 bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than 32 data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten.

**ACKNOWLEDGE POLLING:** Once the internally-timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a zero, allowing the read or write sequence to continue.

# AT24C64B

8

#### 13. Read Operations

Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to one. There are three read operations: current address read, random address read and sequential read.

**CURRENT ADDRESS READ:** The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address "roll over" during read is from the last byte of the last memory page, to the first byte of the first page. The address "roll over" during write is from the last byte of the current page to the first byte of the same page.

Once the device address with the read/write select bit set to one is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. The microcontroller does not respond with an input zero but does generate a following stop condition (see Figure 13-4 on page 12).

**RANDOM READ:** A random read requires a "dummy" byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. The microcontroller does not respond with a zero but does generate a following stop condition (see Figure 13-5 on page 12).

**SEQUENTIAL READ:** Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a zero but does generate a following stop condition (see Figure 13-6 on page 12).

#### Figure 13-1. Device Address

| 1   | 0 | 1 | 0 | $A_2$ | Α <sub>1</sub> | A <sub>0</sub> | R/W |
|-----|---|---|---|-------|----------------|----------------|-----|
| MSB |   |   |   |       |                |                | LSB |





#### Figure 13-2. Byte Write



Figure 13-3. Page Write



Note: 1. \* = DON'T CARE bits







#### Figure 13-5. Random Read



Note: 1. \* = DON'T CARE bits









# AT24C64B Ordering Information<sup>(1)</sup>

| Ordering Code                                                                                                                                               | Package  | Operation Range                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------|
| AT24C64BN-10SU-2.7 <sup>(2)</sup> 8S1   AT24C64BN-10SU-1.8 <sup>(2)</sup> 8S1   AT24C64B-10TU-2.7 <sup>(2)</sup> 8A2   AT24C64B-10TU-1.8 <sup>(2)</sup> 8A2 |          | Lead-free/Halogen-free<br>Industrial Temperature<br>(-40°C to 85°C) |
| AT24C64B-W1.8-11 <sup>(3)</sup>                                                                                                                             | Die Sale | Industrial Temperature<br>(-40°C to 85°C)                           |

Notes: 1. For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC characteristics tables.

2. "U" designates Green Package & RoHS compliant.

3. Available in waffle pack and wafer form; order as SL788 for inkless wafer form. Bumped die available upon request. Please contact Serial Marketing.

|      | Package Type                                                                |  |  |  |
|------|-----------------------------------------------------------------------------|--|--|--|
| 8S1  | 8S1 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC)       |  |  |  |
| 8A2  | 8A2 8-lead, 4.4 mm Body, Plastic, Thin Shrink Small Outline Package (TSSOP) |  |  |  |
|      | Options                                                                     |  |  |  |
| -2.7 | Low Voltage (2.7V to 5.5V)                                                  |  |  |  |
| -1.8 | Low Voltage (1.8V to 5.5V)                                                  |  |  |  |

http://www.BDTIC.com/ATM

12 AT24C64B

#### 14. Packaging Information

#### 8S1 – JEDEC SOIC



TIC.com/ATM

b://www

ET



#### 8A2 – TSSOP



http://www.BDTIC.com/AT

14 AT24C64B I

#### **Revision History**

| Doc. Rev. | Date   | Comments                                               |
|-----------|--------|--------------------------------------------------------|
| 3350E     | 9/2007 | Updated to new template; implemented revision history. |

