### Features

- Single Voltage Read/Write Operation: 2.65V to 3.6V
- Access Time 70 ns
- Sector Erase Architecture
  - Thirty-one 32K Word (64K Bytes) Sectors with Individual Write Lockout
  - Eight 4K Word (8K Bytes) Sectors with Individual Write Lockout
- Fast Word Program Time 10 μs
- Fast Sector Erase Time 100 ms
- Suspend/Resume Feature for Erase and Program
  - Supports Reading and Programming from Any Sector by Suspending Erase of a Different Sector
  - Supports Reading Any Word by Suspending Programming of Any Other Word
- Low-power Operation
  - 10 mA Active
  - 15 µA Standby
- VPP Pin for Write Protection and Accelerated Program Operation
- WP Pin for Sector Protection
- RESET Input for Device Initialization
- Flexible Sector Protection
- TSOP Package
- Top or Bottom Boot Block Configuration Available
- 128-bit Protection Register
- Minimum 100,000 Erase Cycles
- Common Flash Interface (CFI)
- Green (Pb/Halide-free) Packaging

### 1. Description

The AT49BV160D(T) is a 2.7-volt 16-megabit Flash memory organized as 1,048,576 words of 16 bits each. The memory is divided into 39 sectors for erase operations. The device is offered in a 48-lead TSOP package. The device has  $\overline{CE}$  and  $\overline{OE}$  control signals to avoid any bus contention. This device can be read or reprogrammed using a single power supply, making it ideally suited for in-system programming.

The device powers on in the read mode. Command sequences are used to place the device in other operation modes such as program and erase. The device has the capability to protect the data in any sector (see "Flexible Sector Protection" on page 6).

To increase the flexibility of the device, it contains an Erase Suspend and Program Suspend feature. This feature will put the erase or program on hold for any amount of time and let the user read data from or program data to any of the remaining sectors within the memory.

The VPP pin provides data protection. When the V<sub>PP</sub> input is below 0.4V, the program and erase functions are inhibited. When V<sub>PP</sub> is at 1.65V or above, normal program and erase operations can be performed. With V<sub>PP</sub> at 10.0V, the program (Dual-word Program Command) operation is accelerated.



16-megabit (1M x 16) 3-volt Only Flash Memory

### AT49BV160D AT49BV160DT

3591C-FLASH-6/06

# http://www.BDTIC.com/ATMEL



### 2. Pin Configurations

| Pin Name     | Function            |  |  |
|--------------|---------------------|--|--|
| A0 - A19     | Addresses           |  |  |
| CE           | Chip Enable         |  |  |
| ŌĒ           | Output Enable       |  |  |
| WE           | Write Enable        |  |  |
| RESET        | Reset               |  |  |
| VPP          | Write Protection    |  |  |
| I/O0 - I/O15 | Data Inputs/Outputs |  |  |
| NC           | No Connect          |  |  |
| VCCQ         | Output Power Supply |  |  |
| WP           | Write Protect       |  |  |

### 2.1 TSOP Top View (Type 1)

2



AT49BV160D(T) http://www.BDTIC.com/ATMEL

### AT49BV160D(T)

### 3. Block Diagram



### 4. Device Operation

#### 4.1 Command Sequences

When the device is first powered on, it will be in the read mode. In order to perform other device functions, a series of command sequences are entered into the device. The command sequences are shown in the "Command Definition Table" on page 15 (I/O8 - I/O15 are don't care inputs for the command codes). The command sequences are written by applying a low pulse on the  $\overline{WE}$  or  $\overline{CE}$  input with  $\overline{CE}$  or  $\overline{WE}$  low (respectively) and  $\overline{OE}$  high. The address and data are latched by the first rising edge of  $\overline{CE}$  or  $\overline{WE}$ . Standard microprocessor write timings are used. The address locations used in the command sequences are not affected by entering the command sequences.

#### 4.2 Read

When the AT49BV160D(T) is in the read mode, with  $\overline{CE}$  and  $\overline{OE}$  low and  $\overline{WE}$  high, the data stored at the memory location determined by the address pins are asserted on the outputs. The outputs are put in the high impedance state whenever  $\overline{CE}$  or  $\overline{OE}$  is high. This dual-line control gives designers flexibility in preventing bus contention.



b://www





#### 4.3 Reset

A RESET input pin is provided to ease some system applications. When RESET is at a logic high level, the device is in its standard operating mode. A low level on the RESET input halts the present device operation and puts the outputs of the device in a high impedance state. When a high level is reasserted on the RESET pin, the device returns to the read mode, depending upon the state of the control inputs.

#### 4.4 Erase

Before a word can be reprogrammed, it must be erased. The erased state of memory bits is a logical "1". The individual sectors can be erased by using the Sector Erase command.

#### 4.4.1 Sector Erase

The device is organized into 39 sectors (SA0 - SA38) that can be individually erased. The Sector Erase command is a two-bus cycle operation. The sector address and the D0H Data Input command are latched on the rising edge of  $\overline{WE}$ . The sector erase starts after the rising edge of  $\overline{WE}$  of the second cycle provided the given sector has not been protected. The erase operation is internally controlled; it will automatically time to completion. The maximum time to erase a sector is  $t_{SEC}$ . An attempt to erase a sector that has been protected will result in the operation terminating immediately.

#### 4.5 Word Programming

Once a memory sector is erased, it is programmed (to a logical "0") on a word-by-word basis. Programming is accomplished via the Internal Device command register and is a two-bus cycle operation. The device will automatically generate the required internal program pulses.

Any commands written to the chip during the embedded programming cycle will be ignored. If a hardware reset happens during programming, the data at the location being programmed will be corrupted. Please note that a data "0" cannot be programmed back to a "1"; only erase operations can convert "0"s to "1"s. Programming is completed after the specified t<sub>BP</sub> cycle time. If the program status bit is a "1", the device was not able to verify that the program operation was performed successfully. The status register indicates the programming status. While the program sequence executes, status bit I/O7 is "0". While programming, the only valid commands are Read Status Register, Program Suspend and Program Resume.

#### 4.6 VPP Pin

The circuitry of the AT49BV160D(T) is designed so that the device cannot be programmed or erased if the  $V_{PP}$  voltage is less that 0.4V. When  $V_{PP}$  is at 1.65V or above, normal program and erase operations can be performed. The VPP pin cannot be left floating.

http://www.BDTIC.com/ATM

4 AT49BV160D(T)

#### 4.7 Read Status Register

The status register indicates the status of device operations and the success/failure of that operation. The Read Status Register command causes subsequent reads to output data from the status register until another command is issued. To return to reading from the memory, issue a Read command.

The status register bits are output on I/O7 - I/O0. The upper byte, I/O15 - I/O8, outputs 00H when a Read Status Register command is issued.

The contents of the status register [SR7:SR0] are latched on the falling edge of  $\overline{OE}$  or  $\overline{CE}$  (whichever occurs last), which prevents possible bus errors that might occur if status register contents change while being read.  $\overline{CE}$  or  $\overline{OE}$  must be toggled with each subsequent status read, or the status register will not indicate completion of a Program or Erase operation.

When the Write State Machine (WSM) is active, SR7 will indicate the status of the WSM; the remaining bits in the status register indicate whether the WSM was successful in performing the preferred operation (see Table 4-1).

Table 4-1. Status Register Bit Definition

| WSMS                                                                                                                                                                    | ESS                                       | ES           | PS      | VPPS                                                                                                                                                                                      | PSS                                                                                                                 | SLS                                                                | R                               |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------|--|
| 7                                                                                                                                                                       | 6                                         | 5            | 4       | 3                                                                                                                                                                                         | 2                                                                                                                   | 1                                                                  | 0                               |  |
|                                                                                                                                                                         |                                           |              |         | Notes                                                                                                                                                                                     |                                                                                                                     |                                                                    |                                 |  |
| SR7 WRITE STATE MACHINE STATUS (WSMS)<br>1 = Ready<br>0 = Busy                                                                                                          |                                           |              |         | Check Write State Machine bit first to determine Word Program<br>or Sector Erase completion, before checking program or erase<br>status bits.                                             |                                                                                                                     |                                                                    |                                 |  |
| 1 = Erase Susp                                                                                                                                                          | SUSPEND STAT<br>pended<br>ogress/Complete |              |         | When Erase Suspend is issued, WSM halts execution and sets<br>both WSMS and ESS bits to "1" – ESS bit remains set to "1" until<br>an Erase Resume command is issued.                      |                                                                                                                     |                                                                    |                                 |  |
| SR5 = ERASE STATUS (ES)<br>1 = Error in Sector Erase<br>0 = Successful Sector Erase                                                                                     |                                           |              |         | When this bit is set to "1", WSM has applied the max number of erase pulses to the sector and is still unable to verify successful sector erasure.                                        |                                                                                                                     |                                                                    |                                 |  |
| SR4 = PROGRAM STATUS (PS)<br>1 = Error in Programming<br>0 = Successful Programming                                                                                     |                                           |              |         | When this bit is set to "1", WSM has attempted but failed to program a word                                                                                                               |                                                                                                                     |                                                                    |                                 |  |
| SR3 = VPP STATUS (VPPS)<br>1 = VPP Low Detect, Operation Abort<br>0 = VPP OK                                                                                            |                                           |              |         | level. The WSM<br>Erase comman<br>system if V <sub>PP</sub> h                                                                                                                             | bit does not provi<br>1 interrogates V <sub>PF</sub><br>d sequences hav<br>as not been switc<br>ation is verified b | blevel only after the been entered a hed on. The V <sub>PP</sub> i | he Program or<br>nd informs the |  |
| SR2 = PROGRAM SUSPEND STATUS (PSS)<br>1 = Program Suspended<br>0 = Program in Progress/Completed                                                                        |                                           |              |         | When Program Suspend is issued, WSM halts execution and<br>sets both WSMS and PSS bits to "1". PSS bit remains set to "1"<br>until a Program Resume command is issued.                    |                                                                                                                     |                                                                    |                                 |  |
| <ul> <li>SR1 = SECTOR LOCK STATUS (SLS)</li> <li>1 = Prog/Erase attempted on a locked sector; Operation aborted.</li> <li>0 = No operation to locked sectors</li> </ul> |                                           |              |         | If a Program or Erase operation is attempted to one of the locked sectors, this bit is set by the WSM. The operation specified is aborted and the device is returned to read status mode. |                                                                                                                     |                                                                    | specified is                    |  |
| SR0 = RESER                                                                                                                                                             | VED FOR FUTUF                             | RE ENHANCEME | NTS (R) | This bit is reserved for future use and should be masked out when polling the status register.                                                                                            |                                                                                                                     |                                                                    |                                 |  |

Note: 1. A Command Sequence Error is indicated when SR1, SR3, SR4 and SR5 are set.





#### 4.7.1 Clear Status Register

The WSM can set status register bits 1 through 7 and can clear bits 2, 6 and 7; but, the WSM cannot clear status register bits 1, 3, 4 or 5. Because bits 1, 3, 4 and 5 indicate various error conditions, these bits can be cleared only through the Clear Status Register command. By allowing the system software to control the resetting of these bits, several operations may be performed (such as cumulatively programming several addresses or erasing multiple sectors in sequence) before reading the status register to determine if an error occurred during those operations. The status register should be cleared before beginning another operation. The Read command must be issued before data can be read from the memory array. The status register can also be cleared by resetting the device.

#### 4.8 Flexible Sector Protection

The AT49BV160D(T) offers two sector protection modes, the Softlock and the Hardlock. The Softlock mode is optimized as sector protection for sectors whose content changes frequently. The Hardlock protection mode is recommended for sectors whose content changes infrequently. Once either of these two modes is enabled, the contents of the selected sector is read-only and cannot be erased or programmed. Each sector can be independently programmed for either the Softlock or Hardlock sector protection mode. At power-up and reset, all sectors have their Softlock protection mode enabled.

#### 4.8.1 Softlock and Unlock

The Softlock protection mode can be disabled by issuing a two-bus cycle Unlock command to the selected sector. Once a sector is unlocked, its contents can be erased or programmed. To enable the Softlock protection mode, a two-bus cycle Softlock command must be issued to the selected sector.

#### 4.8.2 Hardlock and Write Protect

The Hardlock sector protection mode operates in conjunction with the Write Protect ( $\overline{WP}$ ) pin. The Hardlock sector protection mode can be enabled by issuing a two-bus cycle Hardlock Software command to the selected sector. The state of the Write Protect pin affects whether the Hardlock protection mode can be overridden.

- When the WP pin is low and the Hardlock protection mode is enabled, the sector cannot be unlocked and the contents of the sector is read-only.
- When the WP pin is high, the Hardlock protection mode is overridden and the sector can be unlocked via the Unlock command.
- To disable the Hardlock sector protection mode, the chip must be either reset or power cycled.

http://www.BDTIC.com/ATM

AT49BV160D(T)

6

| V <sub>PP</sub>     | WP | Hard-<br>lock | Soft-<br>lock | Erase/<br>Prog<br>Allowed? | Comments                                                                                      |  |  |
|---------------------|----|---------------|---------------|----------------------------|-----------------------------------------------------------------------------------------------|--|--|
| $V_{CC}/5V$         | 0  | 0             | 0             | Yes                        | No sector is locked                                                                           |  |  |
| V <sub>CC</sub> /5V | 0  | 0             | 1             | No                         | Sector is Softlocked. The Unlock command can unlock the sector.                               |  |  |
| V <sub>CC</sub> /5V | 0  | 1             | 1             | No                         | Hardlock protection mode is enabled. The sector cannot be unlocked.                           |  |  |
| V <sub>CC</sub> /5V | 1  | 0             | 0             | Yes                        | No sector is locked.                                                                          |  |  |
| V <sub>CC</sub> /5V | 1  | 0             | 1             | No                         | Sector is Softlocked. The Unlock command can unlock the sector.                               |  |  |
| V <sub>CC</sub> /5V | 1  | 1             | 0             | Yes                        | Hardlock protection mode is overridden and the sector is not locked.                          |  |  |
| V <sub>CC</sub> /5V | 1  | 1             | 1             | No                         | Hardlock protection mode is overridden and the sector can be unlocked via the Unlock command. |  |  |
| V <sub>IL</sub>     | x  | x             | x             | No                         | Erase and Program Operations cannot be performed.                                             |  |  |

 Table 4-2.
 Hardlock and Softlock Protection Configurations in Conjunction with WP

Figure 4-1. Sector Locking State Diagram



Note: 1. The notation [X, Y, Z] denotes the locking state of a sector. The current locking state of a sector is defined by the state of WP and the two bits of the sector-lock status D[1:0].





#### 4.8.3 Sector Protection Detection

A software method is available to determine if the sector protection Softlock or Hardlock features are enabled. When the device is in the software product identification mode, a read from the I/O0 and I/O1 at address location 00002H within a sector will show if the sector is unlocked, softlocked, or hardlocked.

| I/O1 | I/O0 | Sector Protection Status           |
|------|------|------------------------------------|
| 0    | 0    | Sector Not Locked                  |
| 0    | 1    | Softlock Enabled                   |
| 1    | 0    | Hardlock Enabled                   |
| 1    | 1    | Both Hardlock and Softlock Enabled |

 Table 4-3.
 Sector Protection Status

#### 4.9 Erase Suspend/Erase Resume

The Erase Suspend command allows the system to interrupt a sector erase operation and then program or read data from a different sector within the memory. After the Erase Suspend command is given, the device requires a maximum time of 15 µs to suspend the erase operation. After the erase operation has been suspended, the system can then read data or program data to any other sector within the device. An address is not required during the Erase Suspend command. During a sector erase suspend, another sector cannot be erased. To resume the sector erase operation, the system must write the Erase Resume command. The Erase Resume command is a one-bus cycle command. The only valid commands while erase is suspended are Read Status Register, Product ID Entry, CFI Query, Program, Program Resume, Erase Resume, Sector Softlock/Hardlock, Sector Unlock.

#### 4.10 Program Suspend/Program Resume

The Program Suspend command allows the system to interrupt a programming operation and then read data from a different word within the memory. After the Program Suspend command is given, the device requires a maximum of 10 µs to suspend the programming operation. After the programming operation has been suspended, the system can then read data from any other word within the device. An address is not required during the program suspend operation. To resume the programming operation, the system must write the Program Resume command. The program suspend and resume are one-bus cycle commands. The command sequence for the erase suspend and program suspend are the same and the command sequence for the erase resume and program resume are the same. The only other valid commands while program is suspended are Read Status Register, Product ID Entry, CFI Query and Program Resume.

#### 4.11 Product Identification

The product identification mode identifies the device and manufacturer as Atmel. It may be accessed a software operation. For details, see "Operating Modes" on page 19.

http://www.BDTIC.com/ATM

8

AT49BV160D(T)

#### 4.12 128-bit Protection Register

The AT49BV160D(T) contains a 128-bit register that can be used for security purposes in system design. The protection register is divided into two 64-bit sectors. The two sectors are designated as sector A and sector B. The data in sector A is non-changeable and is programmed at the factory with a unique number. The data in sector B is programmed by the user and can be locked out such that data in the sector cannot be reprogrammed. To program sector B in the protection register, the two-bus cycle Program Protection Register command must be used as shown in the "Command Definition Table" on page 15. To lock out sector B, the two-bus cycle Lock Protection Register command must be used as shown in the "Command Definition Table". Data bit D1 must be zero during the second bus cycle. All other data bits during the second bus cycle are don't cares. To determine whether sector B is locked out, use the status of sector B protection command. If data bit D1 is zero, sector B is locked. If data bit D1 is one, sector B can be reprogrammed. Please see the "Protection Register Addressing Table" on page 16 for the address locations in the protection register. To read the protection register, the Product ID Entry command is given followed by a normal read operation from an address within the protection register. After determining whether sector B is protected or not, or reading the protection register, the Read command must be given to return to the read mode.

#### 4.13 Common Flash Interface (CFI)

CFI is a published, standardized data structure that may be read from a flash device. CFI allows system software to query the installed device to determine the configurations, various electrical and timing parameters and functions supported by the device. CFI is used to allow the system to learn how to interface to the flash device most optimally. The two primary benefits of using CFI are ease of upgrading and second source availability. The command to enter the CFI Query mode is a one-bus cycle command which requires writing data 98h to any address. The CFI Query command can be written when the device is ready to read data or can also be written when the part is in the product ID mode. Once in the CFI Query mode, the system can read CFI data at the addresses given in "Common Flash Interface Definition Table" on page 24. To return to the read mode, issue the Read command.

#### 4.14 Hardware Data Protection

The Hardware Data Protection feature protects against inadvertent programs to the AT49BV160D(T) in the following ways: (a)  $V_{CC}$  sense: if  $V_{CC}$  is below 1.8V (typical), the program function is inhibited. (b) Program inhibit: holding any one of  $\overline{OE}$  low,  $\overline{CE}$  high or  $\overline{WE}$  high inhibits program cycles. (c) Program inhibit:  $V_{PP}$  is less than  $V_{ILPP}$ .

#### 4.15 Input Levels

While operating with a 2.65V to 3.6V power supply, the address inputs and control inputs ( $\overline{OE}$ ,  $\overline{CE}$  and  $\overline{WE}$ ) may be driven from 0 to 5.5V without adversely affecting the operation of the device. The I/O lines can only be driven from 0 to V<sub>CCQ</sub> + 0.6V.

#### 4.16 Output Levels

For the AT49BV160D(T), output high levels (V<sub>OH</sub>) are equal to V<sub>CCQ</sub> - 0.1V (not V<sub>CC</sub>). For 2.65V -3.6V output levels, V<sub>CCQ</sub> must be tied to V<sub>CC</sub>.

p://www.BDTIC.com/ATM



### 5. Word Program Flowchart



### 6. Word Program Procedure

| Bus<br>Operation | Command                                        | Comments                                                                                        |  |  |  |
|------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--|--|
| Write            | Program<br>Setup                               | Data = 40<br>Addr = Any Address                                                                 |  |  |  |
| Write            | Data                                           | Data = Data to program<br>Addr = Location to program                                            |  |  |  |
| Read             | None                                           | Status register data: Toggle $\overline{CE}$<br>or<br>$\overline{OE}$ to update status register |  |  |  |
| Idle             | None                                           | Check SR7<br>1 = WSM Ready<br>0 = WSM Busy                                                      |  |  |  |
|                  | Repeat for subsequent Word Program operations. |                                                                                                 |  |  |  |

Full status register check can be done after each program, or after a sequence of program operations. Write FF after the last operation to set to the Read state.

### 7. Full Status Check Flowchart



AT49BV160D(T)

10

### 8. Full Status Check Procedure

| Bus<br>Operation | Command | Comments                                              |
|------------------|---------|-------------------------------------------------------|
| Idle             | None    | Check SR3:<br>1 = V <sub>PP</sub> Error               |
| Idle             | None    | Check SR4:<br>1 = Data Program Error                  |
| Idle             | None    | Check SR1:<br>1 = Sector locked; operation<br>aborted |
|                  |         | re the Write State Machine allows                     |

SR3 MUST be cleared before the Write State Machine allows further program attempts.

If an error is detected, clear the status register before continuing operations – only the Clear Status Register command clears the status register error bits.

# http://www.BDTIC.com/ATMEL

### 9. Program Suspend/Resume Flowchart



### 10. Program Suspend/Resume Procedure

| Bus<br>Operation | Command            | Comments                                                                                                              |
|------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------|
| Write            | Program<br>Suspend | Data = B0<br>Addr = Any Address                                                                                       |
| Write            | Read<br>Status     | Data = 70<br>Addr = Any address                                                                                       |
| Read             | None               | Status register data: Toggle $\overline{CE}$<br>or<br>$\overline{OE}$ to update status register<br>Addr = Any address |
| ldle             | None               | Check SR7<br>1 = WSM Ready<br>0 = WSM Busy                                                                            |
| ldle             | None               | Check SR2<br>1 = Program suspended<br>0 = Program completed                                                           |
| Write            | Read Array         | Data = FF<br>Addr = Any address                                                                                       |
| Read             | None               | Read data from any word in the memory                                                                                 |
| Write            | Program<br>Resume  | Data = D0<br>Addr = Any address                                                                                       |





### **11. Sector Erase Flowchart**



### 12. Sector Erase Procedure

| Bus<br>Operation | Command                  | Comments                                                                                             |
|------------------|--------------------------|------------------------------------------------------------------------------------------------------|
| Write            | Sector<br>Erase<br>Setup | Data = 20<br>Addr = Any Address                                                                      |
| Write            | Erase<br>Confirm         | Data = D0<br>Addr = Sector to be erased (SA)                                                         |
| Read             | None                     | Status register data: Toggle $\overline{CE}$<br>or<br>$\overline{OE}$ to update status register data |
| Idle             | None                     | Check SR7<br>1 = WSM Ready<br>0 = WSM Busy                                                           |
|                  | ubsequent sect           | or erasures.                                                                                         |

Full status register check can be done after each sector erase, or after a sequence of sector erasures.

Write FF after the last operation to enter read mode.

### **13. Full Erase Status Check Flowchart**



### 14. Full Erase Status Check Procedure

| Bus<br>Operation | Command | Comments                                                              |
|------------------|---------|-----------------------------------------------------------------------|
| Idle             | None    | Check SR3:<br>1 = V <sub>PP</sub> Range Error                         |
| Idle             | None    | Check SR4, SR5:<br>Both 1 = Command Sequence<br>Error                 |
| Idle             | None    | Check SR5:<br>1 = Sector Erase Error                                  |
| Idle             | None    | Check SR1:<br>1 = Attempted erase of locked<br>sector; erase aborted. |
|                  |         |                                                                       |

SR1, SR3 must be cleared before the Write State Machine allows further erase attempts.

Only the Clear Status Register command clears SR1, SR3, SR4, SR5.

If an error is detected, clear the status register before attempting an erase retry or other error recovery.

12 AT49BV160D(T)

http://www.BDTIC.com/ATM

### 15. Erase Suspend/Resume Flowchart



#### Bus Operation Command Comments Data = B0 Erase Write Suspend Addr = Any address Read Data = 70 Write Status Addr = Any address Status register data: Toggle CE or Read None OE to update status register Addr = Any address Check SR7 Idle None 1 = WSM Ready 0 = WSM Busy Check SR6 Idle None 1 = Erase suspended 0 = Erase completed Data = FF or 40 Read or Write Program Addr = Any address Read or program data from/to Read or None sector other than the one being Write erased Data = D0 Program Write Resume Addr = Any address

16. Erase Suspend/Resume Procedure





### 17. Protection Register Programming Flowchart



### 18. Protection Register Programming Procedure

| Bus<br>Operation | Command                               | Comments                                                                                             |
|------------------|---------------------------------------|------------------------------------------------------------------------------------------------------|
| Write            | Program<br>PR Setup                   | Data = C0<br>Addr = Any Address                                                                      |
| Write            | Protection<br>Program                 | Data = Data to Program<br>Addr = Location to Program                                                 |
| Read             | None                                  | Status register data: Toggle $\overline{CE}$<br>or<br>$\overline{OE}$ to update status register data |
| ldle             | None                                  | Check SR7<br>1 = WSM Ready<br>0 = WSM Busy                                                           |
| within the proof | otection registe<br>space will return | r operation addresses must be<br>r address space. Addresses<br>n an error.<br>rramming operations.   |

Full status register check can be done after each program, or after a sequence of program operations.

Write FF after the last operation to return to the Read mode.

### **19. Full Status Check Flowchart**



### 20. Full Status Check Procedure

| Bus<br>Operation | Command | Comments                                                             |
|------------------|---------|----------------------------------------------------------------------|
| Idle             | None    | Check SR1, SR3, SR4:<br>0,1,1 = V <sub>PP</sub> Range Error          |
| Idle             | None    | Check SR1, SR3, SR4:<br>0,0,1 = Programming Error                    |
| ldle             | None    | Check SR1, SR3, SR4:<br>1, 0,1 = Sector locked; operation<br>aborted |

SR3 must be cleared before the Write State Machine allows further program attempts.

Only the Clear Status Register command clears SR1, SR3, SR4.

If an error is detected, clear the status register before attempting a program retry or other error recovery.

### 14 AT49BV160D(T)

3591C-FLASH-6/06

http://www.BDTIC.com/ATN

### 21. Command Definition Table

|                                     | Bus    | 1st Bu | s Cycle | 2nd Bu              | s Cycle                         | 3rd Bus Cycle |                  |
|-------------------------------------|--------|--------|---------|---------------------|---------------------------------|---------------|------------------|
| Command Sequence                    | Cycles | Addr   | Data    | Addr                | Data                            | Addr          | Data             |
| Read                                | 1      | XX     | FF      |                     |                                 |               |                  |
| Sector Erase/Confirm                | 2      | XX     | 20      | SA <sup>(2)</sup>   | D0                              |               |                  |
| Word Program                        | 2      | XX     | 40/10   | Addr                | D <sub>IN</sub>                 |               |                  |
| Dual-word Program <sup>(3)</sup>    | 3      | XX     | E0      | Addr0               | D <sub>IN0</sub>                | Addr1         | D <sub>IN1</sub> |
| Erase/Program Suspend               | 1      | XX     | B0      |                     |                                 |               |                  |
| Erase/Program Resume                | 1      | XX     | D0      |                     |                                 |               |                  |
| Product ID Entry <sup>(4)</sup>     | 1      | XX     | 90      |                     |                                 |               |                  |
| Sector Softlock                     | 2      | XX     | 60      | SA <sup>(2)</sup>   | 01                              |               |                  |
| Sector Hardlock                     | 2      | XX     | 60      | SA <sup>(2)</sup>   | 2F                              |               |                  |
| Sector Unlock                       | 2      | XX     | 60      | SA <sup>(2)</sup>   | D0                              |               |                  |
| Read Status Register                | 2      | XX     | 70      | XX                  | D <sub>OUT</sub> <sup>(5)</sup> |               |                  |
| Clear Status Register               | 1      | XX     | 50      |                     |                                 |               |                  |
| Program Protection Register         | 2      | XX     | C0      | Addr <sup>(6)</sup> | D <sub>IN</sub>                 |               |                  |
| Lock Protection Register – Sector B | 2      | XX     | C0      | 80                  | FFFD                            |               |                  |
| Status of Sector B Protection       | 2      | XX     | 90      | 80                  | D <sub>OUT</sub> <sup>(7)</sup> |               |                  |
| CFI Query                           | 1      | XX     | 98      |                     |                                 |               |                  |

Notes: 1. The DATA FORMAT shown for each bus cycle is as follows; I/O7 - I/O0 (Hex). I/O15 - I/O8 are don't care. The ADDRESS FORMAT shown for each bus cycle is as follows: A7 - A0 (Hex). Address A19 through A8 are don't care.

2. SA = sector address. Any word address within a sector can be used to designate the sector address (see pages 17 and 18 for details).

 This fast programming option enables the user to program two words in parallel only when V<sub>PP</sub> = 9.5V. The addresses, Addr0 and Addr1, of the two words, D<sub>IN0</sub> and D<sub>IN1</sub>, must only differ in address A0. This command should be used during manufacturing purposes only.

4. During the second bus cycle, the manufacturer code is read from address 00000H, the device code is read from address 00001H, and the data in the protection register is read from addresses 00081H - 00088H.

- 5. The status register bits are output on I/O7 I/O0.
- 6. Any addresses within the user programmable protection register region. Address locations are shown on "Protection Register Addressing Table" on page 16.
- 7. If data bit D1 is "0", sector B is locked. If data bit D1 is "1", sector B can be reprogrammed.

### 22. Absolute Maximum Ratings\*

| Temperature under Bias55°C to +125°C                                              |
|-----------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                 |
| All Input Voltages<br>(including NC Pins)<br>with Respect to Ground0.6V to +6.25V |
| All Output Voltages with Respect to Ground0.6V to $V_{CCQ}$ + 0.6V                |
| Voltage on V <sub>PP</sub><br>with Respect to Ground0.6V to +10.0V                |

**b://www**.

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

TIC.com/ATM



### 23. Protection Register Addressing Table

| Word | Use     | Sector | A7 | A6 | A5 | <b>A</b> 4 | A3 | A2 | A1 | A0 |
|------|---------|--------|----|----|----|------------|----|----|----|----|
| 0    | Factory | Α      | 1  | 0  | 0  | 0          | 0  | 0  | 0  | 1  |
| 1    | Factory | А      | 1  | 0  | 0  | 0          | 0  | 0  | 1  | 0  |
| 2    | Factory | А      | 1  | 0  | 0  | 0          | 0  | 0  | 1  | 1  |
| 3    | Factory | Α      | 1  | 0  | 0  | 0          | 0  | 1  | 0  | 0  |
| 4    | User    | В      | 1  | 0  | 0  | 0          | 0  | 1  | 0  | 1  |
| 5    | User    | В      | 1  | 0  | 0  | 0          | 0  | 1  | 1  | 0  |
| 6    | User    | В      | 1  | 0  | 0  | 0          | 0  | 1  | 1  | 1  |
| 7    | User    | В      | 1  | 0  | 0  | 0          | 1  | 0  | 0  | 0  |

Note: All address lines not specified in the above table must be "0" when accessing the protection register, i.e., A19 - A8 = 0.

## 16 AT49BV160D(T) http://www.BDTIC.com/ATMEL

### 24. AT49BV160D – Sector Address Table

| Sector | Size (Bytes/Words) | Address Range (A19 - A0) |
|--------|--------------------|--------------------------|
| SA0    | 8K/4K              | 00000 - 00FFF            |
| SA1    | 8K/4K              | 01000 - 01FFF            |
| SA2    | 8K/4K              | 02000 - 02FFF            |
| SA3    | 8K/4K              | 03000 - 03FFF            |
| SA4    | 8K/4K              | 04000 - 04FFF            |
| SA5    | 8K/4K              | 05000 - 05FFF            |
| SA6    | 8K/4K              | 06000 - 06FFF            |
| SA7    | 8K/4K              | 07000 - 07FFF            |
| SA8    | 64K/32K            | 08000 - 0FFF             |
| SA9    | 64K/32K            | 10000 - 17FFF            |
| SA10   | 64K/32K            | 18000 - 1FFFF            |
| SA11   | 64K/32K            | 20000 - 27FFF            |
| SA12   | 64K/32K            | 28000 - 2FFFF            |
| SA13   | 64K/32K            | 30000 - 37FFF            |
| SA14   | 64K/32K            | 38000 - 3FFFF            |
| SA15   | 64K/32K            | 40000 - 47FFF            |
| SA16   | 64K/32K            | 48000 - 4FFFF            |
| SA17   | 64K/32K            | 50000 - 57FFF            |
| SA18   | 64K/32K            | 58000 - 5FFFF            |
| SA19   | 64K/32K            | 60000 - 67FFF            |
| SA20   | 64K/32K            | 68000 - 6FFFF            |
| SA21   | 64K/32K            | 70000 - 77FFF            |
| SA22   | 64K/32K            | 78000 - 7FFFF            |
| SA23   | 64K/32K            | 80000 - 87FFF            |
| SA24   | 64K/32K            | 88000 - 8FFFF            |
| SA25   | 64K/32K            | 90000 - 97FFF            |
| SA26   | 64K/32K            | 98000 - 9FFFF            |
| SA27   | 64K/32K            | A0000 - A7FFF            |
| SA28   | 64K/32K            | A8000 - AFFFF            |
| SA29   | 64K/32K            | B0000 - B7FFF            |
| SA30   | 64K/32K            | B8000 - BFFFF            |
| SA31   | 64K/32K            | C0000 - C7FFF            |
| SA32   | 64K/32K            | C8000 - CFFFF            |
| SA33   | 64K/32K            | D0000 - D7FFF            |
| SA34   | 64K/32K            | D8000 - DFFFF            |
| SA35   | 64K/32K            | E0000 - E7FFF            |
| SA36   | 64K/32K            | E8000 - EFFFF            |
| SA37   | 64K/32K            | F0000 - F7FFF            |
| SA38   | 64K/32K            | F8000 - FFFFF            |

<u>AIMEL</u>,

# http://www.BDTIC.com/ATMEL

### 18 AT49BV160D(T)

Size (Bytes/Words) Sector Address Range (A19 - A0) SA0 64K/32K 00000 - 07FFF SA1 64K/32K 08000 - 0FFFF SA2 64K/32K 10000 - 17FFF SA3 64K/32K 18000 - 1FFFF SA4 64K/32K 20000 - 27FFF 64K/32K 28000 - 2FFFF SA5 SA6 64K/32K 30000 - 37FFF SA7 64K/32K 38000 - 3FFFF 64K/32K SA8 40000 - 47FFF SA9 64K/32K 48000 - 4FFFF SA10 64K/32K 50000 - 57FFF SA11 64K/32K 58000 - 5FFFF SA12 64K/32K 60000 - 67FFF SA13 64K/32K 68000 - 6FFFF SA14 64K/32K 70000 - 77FFF SA15 64K/32K 78000 - 7FFFF SA16 64K/32K 80000 - 87FFF SA17 64K/32K 88000 - 8FFFF **SA18** 64K/32K 90000 - 97FFF **SA19** 64K/32K 98000 - 9FFFF A0000 - A7FFF SA20 64K/32K SA21 64K/32K A8000 - AFFFF SA22 64K/32K B0000 - B7FFF SA23 64K/32K B8000 - BFFFF SA24 64K/32K C0000 - C7FFF SA25 64K/32K C8000 - CFFFF SA26 64K/32K D0000 - D7FFF SA27 64K/32K D8000 - DFFFF **SA28** 64K/32K E0000 - E7FFF SA29 64K/32K E8000 - EFFFF F0000 - F7FFF SA30 64K/32K SA31 8K/4K F8000 - F8FFF SA32 8K/4K F9000 - F9FFF SA33 8K/4K FA000 - FAFFF **SA34** 8K/4K FB000 - FBFFF SA35 8K/4K FC000 - FCFFF SA36 8K/4K FD000 - FDFFF SA37 8K/4K FE000 - FEFFF **SA38** 8K/4K FF000 - FFFFF



x16

25. AT49BV160DT – Sector Address Table

### 26. DC and AC Operating Range

|                              |      | AT49BV160D(T)-70 |
|------------------------------|------|------------------|
| Operating Temperature (Case) | Ind. | -40°C - 85°C     |
| V <sub>CC</sub> Power Supply |      | 2.65V to 3.6V    |

### 27. Operating Modes

| Mode                         | CE              | ŌĒ               | WE              | RESET           | V <sub>PP</sub> <sup>(1)</sup>   | Ai                                                | I/O                              |
|------------------------------|-----------------|------------------|-----------------|-----------------|----------------------------------|---------------------------------------------------|----------------------------------|
| Read                         | V <sub>IL</sub> | V <sub>IL</sub>  | V <sub>IH</sub> | V <sub>IH</sub> | X <sup>(2)</sup>                 | Ai                                                | D <sub>OUT</sub>                 |
| Program/Erase <sup>(3)</sup> | V <sub>IL</sub> | V <sub>IH</sub>  | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IHPP</sub> <sup>(4)</sup> | Ai                                                | D <sub>IN</sub>                  |
| Standby/Program Inhibit      | V <sub>IH</sub> | X <sup>(2)</sup> | х               | V <sub>IH</sub> | Х                                | Х                                                 | High-Z                           |
|                              | х               | х                | V <sub>IH</sub> | V <sub>IH</sub> | Х                                |                                                   |                                  |
| Program Inhibit              | Х               | V <sub>IL</sub>  | х               | V <sub>IH</sub> | Х                                |                                                   |                                  |
|                              | Х               | х                | Х               | V <sub>IH</sub> | V <sub>ILPP</sub> <sup>(5)</sup> |                                                   |                                  |
| Output Disable               | х               | V <sub>IH</sub>  | Х               | V <sub>IH</sub> | Х                                |                                                   | High-Z                           |
| Reset                        | Х               | Х                | х               | V <sub>IL</sub> | Х                                | Х                                                 | High-Z                           |
| Product Identification       |                 |                  |                 | N               |                                  | A0 = V <sub>IL</sub> , A1 - A19 = V <sub>IL</sub> | Manufacturer Code <sup>(6)</sup> |
| Software                     |                 |                  |                 | V <sub>IH</sub> |                                  | A0 = V <sub>IH</sub> , A1 - A19 = V <sub>IL</sub> | Device Code <sup>(6)</sup>       |

Notes: 1. The VPP pin can be tied to  $V_{CC}$  for faster program operations, VPP pin can be set 9.5V ± 0.5V.

- 2. X can be  $V_{IL}$  or  $V_{IH}$ .
- 3. Refer to "Program Cycle Waveforms" on page 23.
- 4.  $V_{IHPP}$  (min) = 1.65V.
- 5.  $V_{ILPP}$  (max) = 0.4V.

6. Manufacturer Code: 001FH, Device Code: 90C3H - AT49BV160D; 90C2H - AT49BV160DT.

### 28. DC Characteristics

| Symbol                         | Parameter                            | Condition                                   | Min                    | Тур | Max  | Units |
|--------------------------------|--------------------------------------|---------------------------------------------|------------------------|-----|------|-------|
| ILI                            | Input Load Current                   | $V_{IN} = 0V$ to $V_{CC}$                   |                        |     | 2    | μΑ    |
| I <sub>LO</sub>                | Output Leakage Current               | $V_{I/O} = 0V$ to $V_{CC}$                  |                        |     | 2    | μA    |
| I <sub>SB</sub>                | V <sub>CC</sub> Standby Current CMOS | $\overline{CE} = V_{CC} - 0.3V$ to $V_{CC}$ |                        | 15  | 25   | μA    |
| I <sub>CC</sub> <sup>(1)</sup> | V <sub>CC</sub> Active Read Current  | f = 5 MHz; I <sub>OUT</sub> = 0 mA          |                        | 10  | 15   | mA    |
| I <sub>CC1</sub>               | V <sub>CC</sub> Programming Current  |                                             |                        |     | 25   | mA    |
| I <sub>PP1</sub>               | V <sub>PP</sub> Input Load Current   |                                             |                        |     | 10   | μΑ    |
| V <sub>IL</sub>                | Input Low Voltage                    |                                             |                        |     | 0.6  | V     |
| V <sub>IH</sub>                | Input High Voltage                   |                                             | V <sub>CCQ</sub> - 0.6 |     |      | V     |
| V <sub>OL</sub>                | Output Low Voltage                   | I <sub>OL</sub> = 2.1 mA                    |                        |     | 0.45 | V     |
| V <sub>OH</sub>                | Output High Voltage                  | I <sub>OH</sub> = -100 μA                   | V <sub>CCQ</sub> - 0.1 |     |      | V     |

DTIC.com/ATM

Note: 1. In the erase mode,  $I_{CC}\xspace$  is 25 mA.

b://www.B]

3591C-FLASH-6/06

EL



### 29. Input Test Waveforms and Measurement Level



t<sub>R</sub>, t<sub>F</sub> < 5 ns

### 30. Output Test Load



### 31. Pin Capacitance

f = 1 MHz, T =  $25^{\circ}C^{(1)}$ 

| Symbol           | Тур | Max | Units | Conditions     |
|------------------|-----|-----|-------|----------------|
| C <sub>IN</sub>  | 4   | 6   | pF    | $V_{IN} = 0V$  |
| C <sub>OUT</sub> | 8   | 12  | pF    | $V_{OUT} = 0V$ |

http://www.BDTIC.com/ATN

Note: This parameter is characterized and is not 100% tested.

20 AT49BV160D(T)

### 32. AC Read Characteristics

|                                   |                                                              | AT49BV1 | AT49BV160D(T)-70 |       |  |
|-----------------------------------|--------------------------------------------------------------|---------|------------------|-------|--|
| Symbol                            | Parameter                                                    | Min     | Мах              | Units |  |
| t <sub>RC</sub>                   | Read Cycle Time                                              | 70      |                  | ns    |  |
| t <sub>ACC</sub>                  | Address to Output Delay                                      |         | 70               | ns    |  |
| t <sub>CE</sub> <sup>(1)</sup>    | CE to Output Delay                                           |         | 70               | ns    |  |
| t <sub>OE</sub> <sup>(2)</sup>    | OE to Output Delay                                           | 0       | 20               | ns    |  |
| t <sub>DF</sub> <sup>(3)(4)</sup> | CE or OE to Output Float                                     | 0       | 25               | ns    |  |
| t <sub>OH</sub>                   | Output Hold from OE, CE or Address, whichever occurred first | 0       |                  | ns    |  |
| t <sub>RO</sub>                   | RESET to Output Delay                                        |         | 100              | ns    |  |

### 33. AC Read Waveforms $^{(1)(2)(3)(4)}$



- Notes:

   <u>CE</u> may be delayed up to t<sub>ACC</sub> t<sub>CE</sub> after the address transition without impact on t<sub>ACC</sub>.
   <u>OE</u> may be delayed up to t<sub>CE</sub> t<sub>OE</sub> after the falling edge of <u>CE</u> without impact on t<sub>CE</sub> or by t<sub>ACC</sub> t<sub>OE</sub> after an address change without impact on t<sub>ACC</sub>.
   t<sub>DF</sub> is specified from <u>OE</u> or <u>CE</u>, whichever occurs first (CL = 5 pF).

  - 4. This parameter is characterized and is not 100% tested.





### 34. AC Word Load Characteristics

| Symbol                             | Parameter                                                | Min | Мах | Units |
|------------------------------------|----------------------------------------------------------|-----|-----|-------|
| t <sub>AS</sub> , t <sub>OES</sub> | Address, OE Setup Time                                   | 20  |     | ns    |
| t <sub>AH</sub>                    | Address Hold Time                                        | 0   |     | ns    |
| t <sub>cs</sub>                    | Chip Select Setup Time                                   | 0   |     | ns    |
| t <sub>CH</sub>                    | Chip Select Hold Time                                    | 0   |     | ns    |
| t <sub>wP</sub>                    | Write Pulse Width ( $\overline{WE}$ or $\overline{CE}$ ) | 25  |     | ns    |
| t <sub>WPH</sub>                   | Write Pulse Width High                                   | 15  |     | ns    |
| t <sub>DS</sub>                    | Data Setup Time                                          | 25  |     | ns    |
| t <sub>DH</sub> , t <sub>OEH</sub> | Data, OE Hold Time                                       | 0   |     | ns    |

### 35. AC Word Load Waveforms

#### 35.1 WE Controlled



### 35.2 CE Controlled



22 AT49BV160D(T)

3591C-FLASH-6/06

http://www.BDTIC.com/ATMEI

| Symbol            | Parameter                                      | Min | Тур | Max | Units   |
|-------------------|------------------------------------------------|-----|-----|-----|---------|
| t <sub>BP</sub>   | Word Programming Time                          |     | 10  | 120 | μs      |
| t <sub>BPD</sub>  | Word Programming Time in Dual Programming Mode |     | 5   | 60  | μs      |
| t <sub>AS</sub>   | Address Setup Time                             | 20  |     |     | ns      |
| t <sub>AH</sub>   | Address Hold Time                              | 0   |     |     | ns      |
| t <sub>DS</sub>   | Data Setup Time                                | 25  |     |     | ns      |
| t <sub>DH</sub>   | Data Hold Time                                 | 0   |     |     | ns      |
| t <sub>WP</sub>   | Write Pulse Width                              | 25  |     |     | ns      |
| t <sub>WPH</sub>  | Write Pulse Width High                         | 15  |     |     | ns      |
| t <sub>wc</sub>   | Write Cycle Time                               | 70  |     |     | ns      |
| t <sub>RP</sub>   | Reset Pulse Width                              | 500 |     |     | ns      |
| t <sub>SEC1</sub> | Sector Erase Cycle Time (4K Word Sectors)      |     | 0.1 | 2.0 | seconds |
| t <sub>SEC2</sub> | Sector Erase Cycle Time (32K Word Sectors)     |     | 0.5 | 6.0 | seconds |
| t <sub>ES</sub>   | Erase Suspend Time                             |     |     | 15  | μs      |
| t <sub>PS</sub>   | Program Suspend Time                           |     |     | 10  | μs      |
| t <sub>ERES</sub> | Delay between Erase Resume and Erase Suspend   | 500 |     |     | μs      |

### 36. Program Cycle Characteristics

### 37. Program Cycle Waveforms



### 38. Sector Erase Cycle Waveforms



- Notes: 1. Any address can be used to load the data.
  - 2.  $\overline{OE}$  must be high only when  $\overline{WE}$  and  $\overline{CE}$  are both low.
  - 3. The data can be 40H or 10H.
  - 4. The address depends on what sector is to be erased.

3591C-FLASH-6/06

C**.com/AT**I



### **39. Common Flash Interface Definition Table**

| Address | AT49BV160DT | AT49BV160D |                                                     |
|---------|-------------|------------|-----------------------------------------------------|
| 10h     | 0051h       | 0051h      | "Q"                                                 |
| 11h     | 0052h       | 0052h      | "R"                                                 |
| 12h     | 0059h       | 0059h      | "Ү"                                                 |
| 13h     | 0003h       | 0003h      |                                                     |
| 14h     | 0000h       | 0000h      |                                                     |
| 15h     | 0041h       | 0041h      |                                                     |
| 16h     | 0000h       | 0000h      |                                                     |
| 17h     | 0000h       | 0000h      |                                                     |
| 18h     | 0000h       | 0000h      |                                                     |
| 19h     | 0000h       | 0000h      |                                                     |
| 1Ah     | 0000h       | 0000h      |                                                     |
| 1Bh     | 0027h       | 0027h      | VCC min write/erase                                 |
| 1Ch     | 0036h       | 0036h      | VCC max write/erase                                 |
| 1Dh     | 0090h       | 0090h      | VPP min voltage                                     |
| 1Eh     | 00A0h       | 00A0h      | VPP max voltage                                     |
| 1Fh     | 0004h       | 0004h      | Typ word write – 10 μs                              |
| 20h     | 0002h       | 0002h      | Typ dual word program time – 5 µs                   |
| 21h     | 0009h       | 0009h      | Typ sector erase, 500 ms                            |
| 22h     | 0000h       | 0000h      | Typ chip erase, not supported                       |
| 23h     | 0004h       | 0004h      | Max word write/typ time                             |
| 24h     | 0004h       | 0004h      | Max dual word program time/typ time                 |
| 25h     | 0004h       | 0004h      | Max sector erase/typ sector erase                   |
| 26h     | 0000h       | 0000h      | Max chip erase/ typ chip erase                      |
| 27h     | 0015h       | 0015h      | Device size                                         |
| 28h     | 0001h       | 0001h      | x16 device                                          |
| 29h     | 0000h       | 0000h      | x16 device                                          |
| 2Ah     | 0002h       | 0002h      | Maximum number of bytes in multiple byte write = 4  |
| 2Bh     | 0000h       | 0000h      | Maximum number of bytes in multiple byte write = 4  |
| 2Ch     | 0002h       | 0002h      | 2 regions, x = 2                                    |
| 2Dh     | 001Eh       | 0007h      | 64K bytes, Y = 30 (Top); 8K bytes, Y = 7 (Bottom)   |
| 2Eh     | 0000h       | 0000h      | 64K bytes, Y = 30 (Top); 8K bytes, Y = 7 (Bottom)   |
| 2Fh     | 0000h       | 0020h      | 64K bytes, Z = 256 (Top); 8K bytes, Z = 32 (Bottom) |
| 30h     | 0001h       | 0000h      | 64K bytes, Z = 256 (Top); 8K bytes, Z = 32 (Bottom) |
| 31h     | 0007h       | 001Eh      | 8K bytes, Y = 7 (Top); 64K bytes, Y = 30 (Bottom)   |
| 32h     | 0000h       | 0000h      | 8K bytes, Y = 7 (Top); 64K bytes, Y = 30 (Bottom)   |
| 33h     | 0020h       | 0000h      | 8K bytes, Z = 32 (Top); 64K bytes, Z = 256 (Bottom) |
| 34h     | 0000h       | 0001h      | 8K bytes, Z = 32 (Top); 64K bytes, Z = 256 (Bottom) |

24 AT49BV160D(T)

3591C-FLASH-6/06

http://www.BDTIC.com/ATMEL

### 39. Common Flash Interface Definition Table (Continued)

| Address | AT49BV160DT | AT49BV160D |                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|-------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |             | VENDOF     | R SPECIFIC EXTENDED QUERY                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 41h     | 0050h       | 0050h      | "P"                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 42h     | 0052h       | 0052h      | "R"                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 43h     | 0049h       | 0049h      | «In                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 44h     | 0031h       | 0031h      | Major version number, ASCII                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 45h     | 0030h       | 0030h      | Minor version number, ASCII                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 46h     | 0086h       | 0086h      | Bit 0 – chip erase supported, 0 – no, 1 – yes<br>Bit 1 – erase suspend supported, 0 – no, 1 – yes<br>Bit 2 – program suspend supported, 0 – no, 1 – yes<br>Bit 3 – simultaneous operations supported,<br>0 – no, 1 – yes<br>Bit 4 – burst mode read supported, 0 – no, 1 – yes<br>Bit 5 – page mode read supported, 0 – no, 1 – yes<br>Bit 6 – queued erase supported, 0 – no, 1 – yes<br>Bit 7 – protection bits supported, 0 – no, 1 – yes |
| 47h     | 0000h       | 0001h      | Bit 0 – top ("0") or bottom ("1") boot sector device undefined bits are "0"                                                                                                                                                                                                                                                                                                                                                                  |
| 48h     | 0000h       | 0000h      | Bit 0 – 4 word linear burst with wrap around,<br>0 – no, 1 – yes<br>Bit 1 – 8 word linear burst with wrap around,<br>0 – no, 1 – yes<br>Bit 2 – continuos burst, 0 - no, 1 - yes<br>Undefined bits are "0"                                                                                                                                                                                                                                   |
| 49h     | 0000h       | 0000h      | Bit 0 – 4 word page, 0 – no, 1 – yes<br>Bit 1 – 8 word page, 0 – no, 1 – yes<br>Undefined bits are "0"                                                                                                                                                                                                                                                                                                                                       |
| 4Ah     | 0080h       | 0080h      | Location of protection register lock byte, the section's first byte                                                                                                                                                                                                                                                                                                                                                                          |
| 4Bh     | 0003h       | 0003h      | # of bytes in the factory prog section of prot register - 2*n                                                                                                                                                                                                                                                                                                                                                                                |
| 4Ch     | 0003h       | 0003h      | # of bytes in the user prog section of prot register – 2*n                                                                                                                                                                                                                                                                                                                                                                                   |

3591C-FLASH-6/06 http://www.BDTIC.com/ATMEL



### 40. Ordering Information

| 40.1 | Green | Package | (Pb/Halide-free) |
|------|-------|---------|------------------|
|------|-------|---------|------------------|

| t <sub>ACC</sub> |      | I <sub>CC</sub> (mA) |         |                                     |         |                              |
|------------------|------|----------------------|---------|-------------------------------------|---------|------------------------------|
|                  | (ns) | Active               | Standby | Ordering Code                       | Package | <b>Operation Range</b>       |
|                  | 70   | 15                   | 0.025   | AT49BV160D-70TU<br>AT49BV160DT-70TU | 48T     | Industrial<br>(-40° to 85°C) |

| Package Type                                           |  |  |
|--------------------------------------------------------|--|--|
| 48T 48-lead, Plastic Thin Small Outline Package (TSOP) |  |  |

| 26 | AT49BV160D(T)              |
|----|----------------------------|
|    |                            |
|    | http://www.BDTIC.com/ATMEL |

### AT49BV160D(T)

### 41. Packaging Information

#### 41.1 48T - TSOP



TIC.com/ATI

3591C-FLASH-6/06

b://www



### 42. Revision History

| Revision No.           | istory                                                                                                                                                                               |  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision A – Dec. 2005 | Initial Release                                                                                                                                                                      |  |
| Revision B – Jun. 2006 | • Changed the device codes of the AT49BV160D; AT49BV160DT to 90C3H and 90C2H, respectively.                                                                                          |  |
|                        | Removed the additional device code.                                                                                                                                                  |  |
|                        | • Changed the comments of address 47H of the Common Flash<br>Interface Definition table to indicate bit 0, not bit 8, can be used to<br>identify the device as a top or bottom boot. |  |
| Revision C – Jun. 2006 | Removed CBGA package option.                                                                                                                                                         |  |

