### Features

- Compatible with MCS<sup>®</sup>-51 Products
- 20K Bytes of Reprogrammable Flash Memory – Endurance: 1,000 Write/Erase Cycles
- Fully Static Operation: 0 Hz to 12 MHz
- Three-level Program Memory Lock
- 256 x 8-bit Internal RAM
- 32 Programmable I/O Lines
- Three 16-bit Timer/Counters
- Eight Interrupt Sources
- Low-power Idle and Power-down Modes
- 2.7V to 6.0V Operating Range

### 1. Description

The AT89LV55 is a low-voltage, low-power CMOS 8-bit microcontroller with 20K bytes of Flash programmable and erasable read-only memory. The device is manufactured using Atmel's high-density nonvolatile memory technology and is compatible with the industry-standard 80C51 instruction set and pinout. The on-chip Flash allows the program memory to be reprogrammed. By combining a versatile 8-bit CPU with Flash on a monolithic chip, the Atmel AT89LV55 is a powerful microcontroller which provides a highly-flexible and cost-effective solution to many embedded control applications.

The AT89LV55 provides the following standard features: 20K bytes of Flash, 256 bytes of RAM, 32 I/O lines, three 16-bit timer/counters, a six-vector two-level interrupt architecture, a full duplex serial port, on-chip oscillator, and clock circuitry. In addition, the AT89LV55 is designed with static logic for operation down to zero frequency and supports two software selectable power saving modes. The Idle Mode stops the CPU while allowing the RAM, timer/counters, serial port, and interrupt system to continue functioning. The Power-down Mode saves the RAM contents but freezes the oscillator, disabling all other chip functions until the next hardware reset. The low-voltage option saves power and operates with a 2.7-volt power supply.



8-bit Microcontroller with 20K Bytes Flash

# AT89LV55

0811D-MICRO-3/06





### 2. Pin Configurations

#### 2.1 44A – 44-lead TQFP



#### 2.2 40P6 – 40-lead PDIP

| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |        |                       |     | ,            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------|-----------------------|-----|--------------|
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (T2)                |        | $\downarrow \bigcirc$ | 4.0 | L vcc        |
| P1.2         3         38         P0.1         (AD1)           P1.3         4         37         P0.2         (AD2)           P1.4         5         36         P0.2         (AD2)           P1.4         5         36         P0.2         (AD2)           P1.5         6         35         P0.4         (AD4)           P1.6         7         34         P0.5         (AD5)           P1.7         8         33         P0.6         (AD6)           RST         9         32         P0.7         (AD7)           (RXD)         P3.0         10         31         EZ/VPP           (TXD)         P3.2         12         29         PSEN           (INT1)         P3.3         13         28         P2.7         (A15)           (T0)         P3.4         14         27         P2.6         (A14)           (T1)         P3.6         16         25         P2.4         (A12)           (RD)         P3.7         17         24         P2.3         (A11)           XTAL2         18         23         P2.2         (A10) | × ,                 |        |                       |     |              |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (12 EX)             |        |                       |     |              |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                     |        | -                     |     |              |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | P1.3 🗖 | 4                     | 37  | P0.2 (AD2)   |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | P1.4 🗖 | 5                     | 36  | D P0.3 (AD3) |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                     | P1.5 C | 6                     | 35  | D P0.4 (AD4) |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | P1.6 🗖 | 7                     | 34  | D P0.5 (AD5) |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                     | P1.7 C | 8                     | 33  | D P0.6 (AD6) |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | RST 🗖  | 9                     | 32  | D P0.7 (AD7) |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (RXD)               | P3.0 🗆 | 10                    | 31  | EA/VPP       |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (TXD)               | P3.1 🗆 | 11                    | 30  | ALE/PROG     |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (INTO)              | P3.2 🗆 | 12                    | 29  | D PSEN       |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $(\overline{INT1})$ | P3.3 🗖 | 13                    | 28  | P2.7 (A15)   |
| (₩Ŕ) P3.6 16 25 P2.4 (A12)<br>(ŘD) P3.7 17 24 P2.3 (A11)<br>XTAL2 18 23 P2.2 (A10)<br>XTAL1 19 22 P2.1 (A9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (TO)                | P3.4 🗆 | 14                    | 27  | □ P2.6 (A14) |
| (RD)         P3.7         17         24         P2.3         (A11)           XTAL2         18         23         P2.2         (A10)           XTAL1         19         22         P2.1         (A9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (T1)                | P3.5 🗆 | 15                    | 26  | P2.5 (A13)   |
| XTAL2         18         23         P2.2         (A10)           XTAL1         19         22         P2.1         (A9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $(\overline{WR})$   | P3.6 🗆 | 16                    | 25  | D P2.4 (A12) |
| XTAL1 19 22 2 P2.1 (A9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $(\overline{RD})$   | P3.7 🗆 | 17                    | 24  | D P2.3 (A11) |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Х                   | TAL2   | 18                    | 23  | P2.2 (A10)   |
| GND 20 21 22.0 (A8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | х                   | TAL1 C | 19                    | 22  | P2.1 (A9)    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     | GND    | 20                    | 21  | P2.0 (A8)    |

#### 2.3 44J – 44-lead PLCC



# ، AT89LV55

# AT89LV55

### 3. Block Diagram







### 4. Pin Description

| 4.1 | V <sub>cc</sub> | Supply voltage.                                                                                                                                                                                     |
|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.2 | GND             | Ground.                                                                                                                                                                                             |
| 4.3 | Port 0          | Port 0 is an 8-bit open drain bi-directional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as high-impedance inputs.    |
|     |                 | Port 0 can also be configured to be the multiplexed low-order address/data bus during accesses to external program and data memory. In this mode, P0 has internal pullups.                          |
|     |                 | Port 0 also receives the code bytes during Flash programming and outputs the code bytes dur-<br>ing program verification. <b>External pullups are required during program verification</b> .        |
| 4.4 | Port 1          |                                                                                                                                                                                                     |
|     |                 | Port 1 is an 8-bit bi-directional I/O port with internal pullups. The Port 1 output buffers can sink/source four TTL inputs. When 1s are written to Port 1 pins, they are pulled high by the inter- |

nal pullups and can be used as inputs. As inputs, Port 1 pins that are externally being pulled low will source current  $(I_{IL})$  because of the internal pullups. In addition, P1.0 and P1.1 can be configured to be the timer/counter 2 external count input

(P1.0/T2) and the timer/counter 2 trigger input (P1.1/T2EX), respectively, as shown in the following table.

| Port Pin | Alternate Functions                                                 |
|----------|---------------------------------------------------------------------|
| P1.0     | T2 (external count input to Timer/Counter 2), clock-out             |
| P1.1     | T2EX (Timer/Counter 2 capture/reload trigger and direction control) |

Port 1 also receives the low-order address bytes during Flash programming and verification.

#### 4.5 Port 2

Port 2 is an 8-bit bi-directional I/O port with internal pullups. The Port 2 output buffers can sink/source four TTL inputs. When 1s are written to Port 2 pins, they are pulled high by the internal pullups and can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current ( $I_{IL}$ ) because of the internal pullups.

Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR). In this application, Port 2 uses strong internal pullups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register.

Port 2 also receives the high-order address bits and some control signals during Flash programming and verification.

4

#### 4.6 Port 3

Port 3 is an 8-bit bi-directional I/O port with internal pullups. The Port 3 output buffers can sink/source four TTL inputs. When 1s are written to Port 3 pins, they are pulled high by the internal pullups and can be used as inputs. As inputs, Port 3 pins that are externally being pulled low will source current ( $I_{IL}$ ) because of the pullups.

Port 3 also serves the functions of various special features of the AT89LV55, as shown in the following table.

| Port Pin | Alternate Functions                    |
|----------|----------------------------------------|
| P3.0     | RXD (serial input port)                |
| P3.1     | TXD (serial output port)               |
| P3.2     | INTO (external interrupt 0)            |
| P3.3     | INT1 (external interrupt 1)            |
| P3.4     | T0 (timer 0 external input)            |
| P3.5     | T1 (timer 1 external input)            |
| P3.6     | WR (external data memory write strobe) |
| P3.7     | RD (external data memory read strobe)  |

Port 3 also receives the highest-order address bit and some control signals for Flash programming and verification.

#### 4.7 RST

Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device.

#### 4.8 ALE/PROG

Address Latch Enable is an output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming.

In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory.

If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode.

#### 4.9 PSEN

Program Store Enable is the read strobe to external program memory.

When the AT89LV55 is executing code from external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory.





# AT89LV55

6

| 0F8H |                   |                   |                    |                    |                 |                 |                  | 0FFH |
|------|-------------------|-------------------|--------------------|--------------------|-----------------|-----------------|------------------|------|
| 0F0H | B<br>00000000     |                   |                    |                    |                 |                 |                  | 0F7H |
| 0E8H |                   |                   |                    |                    |                 |                 |                  | 0EFH |
| 0E0H | ACC<br>00000000   |                   |                    |                    |                 |                 |                  | 0E7H |
| 0D8H |                   |                   |                    |                    |                 |                 |                  | 0DFH |
| 0D0H | PSW<br>00000000   |                   |                    |                    |                 |                 |                  | 0D7H |
| 0C8H | T2CON<br>00000000 | T2MOD<br>XXXXXX00 | RCAP2L<br>00000000 | RCAP2H<br>00000000 | TL2<br>00000000 | TH2<br>00000000 |                  | 0CFH |
| 0C0H |                   |                   |                    |                    |                 |                 |                  | 0C7H |
| 0B8H | IP<br>XX000000    |                   |                    |                    |                 |                 |                  | 0BFH |
| 0B0H | P3<br>11111111    |                   |                    |                    |                 |                 |                  | 0B7H |
| 0A8H | IE<br>0X000000    |                   |                    |                    |                 |                 |                  | 0AFH |
| 0A0H | P2<br>11111111    |                   |                    |                    |                 |                 |                  | 0A7H |
| 98H  | SCON<br>00000000  | SBUF<br>XXXXXXXX  |                    |                    |                 |                 |                  | 9FH  |
| 90H  | P1<br>11111111    |                   |                    |                    |                 |                 |                  | 97H  |
| 88H  | TCON<br>00000000  | TMOD<br>00000000  | TL0<br>00000000    | TL1<br>00000000    | TH0<br>00000000 | TH1<br>00000000 |                  | 8FH  |
| 80H  | P0<br>11111111    | SP<br>00000111    | DPL<br>00000000    | DPH<br>00000000    |                 |                 | PCON<br>0XXX0000 | 87H  |

Table 5-1. AT89LV55 SFR Map and Reset Values

#### A map of the on-chip memory area called the Special Function Register (SFR) space is shown in Table 5-1.

**Special Function Registers** 

### 4.10 EA/V<sub>PP</sub> External Access Enable. EA must be strapped to GND in order to enable the device to fetch code from external program memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed, $\overline{EA}$ will be internally latched on reset. $\overline{EA}$ should be strapped to V<sub>CC</sub> for internal program executions.

Output from the inverting oscillator amplifier.

This pin also receives the 12-volt programming enable voltage (V<sub>PP</sub>) during 12-volt Flash programming.

#### 4.11 XTAL1

4.12 XTAL2

5.

Input to the inverting oscillator amplifier and input to the internal clock operating circuit.

Note that not all of the addresses are occupied, and unoccupied addresses may not be implemented on the chip. Read accesses to these addresses will in general return random data, and write accesses will have an indeterminate effect.

User software should not write 1s to these unlisted locations, since they may be used in future products to invoke new features. In that case, the reset or inactive values of the new bits will always be 0.

**Timer 2 Registers:** Control and status bits are contained in registers T2CON (shown in Table 5-2) and T2MOD (shown in Table 8-2) for Timer 2. The register pair (RCAP2H, RCAP2L) are the Capture/Reload registers for Timer 2 in 16-bit capture mode or 16-bit auto-reload mode.

**Interrupt Registers:** The individual interrupt enable bits are in the IE register. Two priorities can be set for each of the six interrupt sources in the IP register.

| Table 5-2. | T2CON – Timer/Counter 2 Control | Register |
|------------|---------------------------------|----------|
|------------|---------------------------------|----------|

| T2CON Address = 0C8H Reset Value = 0000 0000B |       |      |      |      |       |     |      |        |
|-----------------------------------------------|-------|------|------|------|-------|-----|------|--------|
| Bit Addres                                    | sable |      |      |      |       |     |      |        |
|                                               | TF2   | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2 | CP/RL2 |
| Bit                                           | 7     | 6    | 5    | 4    | 3     | 2   | 1    | 0      |

| Symbol | Function                                                                                                                                                                                                                                                                                                                                                                   |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TF2    | Timer 2 overflow flag set by a Timer 2 overflow and must be cleared by software. TF2 will not be set when either RCLK = 1 or TCLK = 1.                                                                                                                                                                                                                                     |
| EXF2   | Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1. When Timer 2 interrupt is enabled, $EXF2 = 1$ will cause the CPU to vector to the Timer 2 interrupt routine. $EXF2$ must be cleared by software. $EXF2$ does not cause an interrupt in up/down counter mode ( $DCEN = 1$ ).                            |
| RCLK   | Receive clock enable. When set, causes the serial port to use Timer 2 overflow pulses for its receive clock in serial port<br>Modes 1 and 3. RCLK = 0 causes Timer 1 overflow to be used for the receive clock.                                                                                                                                                            |
| TCLK   | Transmit clock enable. When set, causes the serial port to use Timer 2 overflow pulses for its transmit clock in serial port Modes 1 and 3. TCLK = 0 causes Timer 1 overflows to be used for the transmit clock.                                                                                                                                                           |
| EXEN2  | Timer 2 external enable. When set, allows a capture or reload to occur as a result of a negative transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to ignore events at T2EX.                                                                                                                                              |
| TR2    | Start/Stop control for Timer 2. TR2 = 1 starts the timer.                                                                                                                                                                                                                                                                                                                  |
| C/T2   | Timer or counter select for Timer 2. $C/\overline{T2} = 0$ for timer function. $C/\overline{T2} = 1$ for external event counter (falling edge triggered).                                                                                                                                                                                                                  |
| CP/RL2 | Capture/Reload select. $CP/\overline{RL2} = 1$ causes captures to occur on negative transitions at T2EX if EXEN2 = 1. $CP/\overline{RL2} = 0$ causes automatic reloads to occur when Timer 2 overflows or negative transitions occur at T2EX when EXEN2 = 1. When either RCLK or TCLK = 1, this bit is ignored and the timer is forced to auto-reload on Timer 2 overflow. |





#### 6. Data Memory

The AT89LV55 implements 256 bytes of on-chip RAM. The upper 128 bytes occupy a parallel address space to the Special Function Registers. That means the upper 128 bytes have the same addresses as the SFR space but are physically separate from SFR space.

When an instruction accesses an internal location above address 7FH, the address mode used in the instruction specifies whether the CPU accesses the upper 128 bytes of RAM or the SFR space. Instructions that use direct addressing access SFR space.

For example, the following direct addressing instruction accesses the SFR at location 0A0H (which is P2).

MOV 0A0H, #data

Instructions that use indirect addressing access the upper 128 bytes of RAM. For example, the following indirect addressing instruction, where R0 contains 0A0H, accesses the data byte at address 0A0H, rather than P2 (whose address is 0A0H).

MOV @R0, #data

Note that stack operations are examples of indirect addressing, so the upper 128 bytes of data RAM are available as stack space.

### 7. Timer 0 and 1

Timer 0 and Timer 1 in the AT89LV55 operate the same way as Timer 0 and Timer 1 in the AT89C51. For further information on the timers' operation, please click on the document link below:

http://www.atmel.com/dyn/resources/prod\_documents/DOC4316.PDF

#### 8. Timer 2

Timer 2 is a 16-bit Timer/Counter that can operate as either a timer or an event counter. The type of operation is selected by bit  $C/\overline{T2}$  in the SFR T2CON (shown in Table 5-2). Timer 2 has three operating modes: capture, auto-reload (up or down counting), and baud rate generator. The modes are selected by bits in T2CON, as shown in Table 8-1.

Timer 2 consists of two 8-bit registers, TH2 and TL2. In the Timer function, the TL2 register is incremented every machine cycle. Since a machine cycle consists of 12 oscillator periods, the count rate is 1/12 of the oscillator frequency.

In the Counter function, the register is incremented in response to a 1-to-0 transition at its corresponding external input pin, T2. In this function, the external input is sampled during S5P2 of every machine cycle. When the samples show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during S3P1 of the cycle following the one in which the transition was detected. Since two machine cycles (24 oscillator periods) are required to recognize a 1-to-0 transition, the maximum count rate is 1/24 of the oscillator frequency. To ensure that a given level is sampled at least once before it changes, the level should be held for at least one full machine cycle.

8

| RCLK + TCLK | CP/RL2 | TR2 | MODE                |
|-------------|--------|-----|---------------------|
| 0           | 0      | 1   | 16-bit Auto-reload  |
| 0           | 1      | 1   | 16-bit Capture      |
| 1           | Х      | 1   | Baud Rate Generator |
| Х           | Х      | 0   | (Off)               |

 Table 8-1.
 Timer 2 Operating Modes

#### 8.1 Capture Mode

In the capture mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 is a 16-bit timer or counter which upon overflow sets bit TF2 in T2CON. This bit can then be used to generate an interrupt. If EXEN2 = 1, Timer 2 performs the same operation, but a 1-to-0 transition at external input T2EX also causes the current value in TH2 and TL2 to be captured into RCAP2H and RCAP2L, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set. The EXF2 bit, like TF2, can generate an interrupt. The capture mode is illustrated in Figure 8-1.

Figure 8-1. Timer 2 in Capture Mode



#### 8.2 Auto-reload (Up or Down Counter)

Timer 2 can be programmed to count up or down when configured in its 16-bit auto-reload mode. This feature is invoked by the DCEN (Down Counter Enable) bit located in the SFR T2MOD (see Table 8-2). Upon reset, the DCEN bit is set to 0 so that timer 2 will default to count up. When DCEN is set, Timer 2 can count up or down, depending on the value of the T2EX pin.

Figure 8-2 shows Timer 2 automatically counting up when DCEN = 0. In this mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 counts up to 0FFFFH and then sets the TF2 bit upon overflow. The overflow also causes the timer registers to be reloaded with the 16-bit value in RCAP2H and RCAP2L. The values in RCAP2H and RCAP2L are preset by software. If EXEN2 = 1, a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at external input T2EX. This transition also sets the EXF2 bit. Both the TF2 and EXF2 bits can generate an interrupt if enabled.

Setting the DCEN bit enables Timer 2 to count up or down, as shown in Figure 8-3. In this mode, the T2EX pin controls the direction of the count. A logic 1 at T2EX makes Timer 2 count up. The timer will overflow at 0FFFFH and set the TF2 bit. This overflow also causes the 16-bit value in RCAP2H and RCAP2L to be reloaded into the timer registers, TH2 and TL2, respectively.





A logic 0 at T2EX makes Timer 2 count down. The timer underflows when TH2 and TL2 equal the values stored in RCAP2H and RCAP2L. The underflow sets the TF2 bit and causes 0FFFH to be reloaded into the timer registers.

The EXF2 bit toggles whenever Timer 2 overflows or underflows and can be used as a 17th bit of resolution. In this operating mode, EXF2 does not flag an interrupt.





#### Table 8-2. T2MOD—Timer 2 Mode Control Register

| T2MOD Address = 0C9H Reset Value = XXXX XX00B |   |   |   |   |   |   |      |      |
|-----------------------------------------------|---|---|---|---|---|---|------|------|
| Not Bit Addressable                           |   |   |   |   |   |   |      |      |
|                                               | _ | _ | - | _ | _ | _ | T20E | DCEN |
| Bit                                           | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    |

| Symbol | Function                                                                  |
|--------|---------------------------------------------------------------------------|
| -      | Not implemented, reserved for future use.                                 |
| T20E   | Timer 2 Output Enable bit.                                                |
| DCEN   | When set, this bit allows Timer 2 to be configured as an up/down counter. |





Figure 8-4. Timer 2 in Baud Rate Generator Mode







#### 9. Baud Rate Generator

Timer 2 is selected as the baud rate generator by setting TCLK and/or RCLK in T2CON (Table 5-2). Note that the baud rates for transmit and receive can be different if Timer 2 is used for the receiver or transmitter and Timer 1 is used for the other function. Setting RCLK and/or TCLK puts Timer 2 into its baud rate generator mode, as shown in Figure 8-4.

The baud rate generator mode is similar to the auto-reload mode, in that a rollover in TH2 causes the Timer 2 registers to be reloaded with the 16-bit value in registers RCAP2H and RCAP2L, which are preset by software.

The baud rates in Modes 1 and 3 are determined by Timer 2's overflow rate according to the following equation.

Modes 1 and 3 Baud Rates = 
$$\frac{\text{Timer 2 Overflow Rate}}{16}$$

The Timer can be configured for either timer or counter operation. In most applications, it is configured for timer operation  $(CP/\overline{T2} = 0)$ . The timer operation is different for Timer 2 when it is used as a baud rate generator. Normally, as a timer, it increments every machine cycle (at 1/12 the oscillator frequency). As a baud rate generator, however, it increments every state time (at 1/2 the oscillator frequency). The baud rate formula is given below.

 $\frac{\text{Modes 1 and 3}}{\text{Baud Rate}} = \frac{\text{Oscillator Frequency}}{32 \times [65536 - (\text{RCAP2H}, \text{RCAP2L})]}$ 

where (RCAP2H, RCAP2L) is the content of RCAP2H and RCAP2L taken as a 16-bit unsigned integer.

Timer 2 as a baud rate generator is shown in Figure 8-4. This figure is valid only if RCLK or TCLK = 1 in T2CON. Note that a rollover in TH2 does not set TF2 and will not generate an interrupt. Note too, that if EXEN2 is set, a I-to-0 transition in T2EX will set EXF2 but will not cause a reload from (RCAP2H, RCAP2L) to (TH2, TL2). Thus when Timer 2 is in use as a baud rate generator, T2EX can be used as an extra external interrupt.

Note that when Timer 2 is running (TR2 = 1) as a timer in the baud rate generator mode, TH2 or TL2 should not be read from or written to. Under these conditions, the Timer is incremented every state time, and the results of a read or write may not be accurate. The RCAP2 registers may be read but should not be written to, because a write might overlap a reload and cause write and/or reload errors. The timer should be turned off (clear TR2) before accessing the Timer 2 or RCAP2 registers.





### 10. Programmable Clock Out

A 50% duty cycle clock can be programmed to come out on P1.0, as shown in Figure 9-1. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed to input the external clock for Timer/Counter 2 or to output a 50% duty cycle clock ranging from 61 Hz to 3 MHz at a 12 MHz operating frequency.

To configure the Timer/Counter 2 as a clock generator, bit  $C/\overline{T2}$  (T2CON.1) must be cleared and bit T2OE (T2MOD.1) must be set. Bit TR2 (T2CON.2) starts and stops the timer.

The clock-out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, TCAP2L), as shown in the following equation:

Clock-Out Frequency =  $\frac{\text{Oscillator Frequency}}{4 \times [65536 - (\text{RCAP2H}, \text{RCAP2L})]}$ 

In the clock-out mode, Timer 2 roll-overs will not generate an interrupt. This behavior is similar to when Timer 2 is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and clock-out frequencies cannot be determined independently from one another since they both use RCAP2H and RCAP2L.

### 11. UART

The UART in the AT89LV55 operates the same way as the UART in the AT89C51. For further information on the UART operation, please click on the document link below:

http://www.atmel.com/dyn/resources/prod\_documents/DOC4316.PDF





### 12. Interrupts

The AT89LV55 has a total of six interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (Timers 0, 1, and 2), and the serial port interrupt. These interrupts are all shown in Figure 12-1.

Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE. IE also contains a global disable bit, EA, which disables all interrupts at once.

Note that Table 12-1 shows that bit position IE.6 is unimplemented. In the AT89C51 and AT89LV51, bit position IE.5 is also unimplemented. User software should not write 1s to these bit positions, since they may be used in future AT89 products.

Timer 2 interrupt is generated by the logical OR of bits TF2 and EXF2 in register T2CON. Neither of these flags is cleared by hardware when the service routine is vectored to. In fact, the service routine may have to determine whether it was TF2 or EXF2 that generated the interrupt, and that bit will have to be cleared in software.

The Timer 0 and Timer 1 flags, TF0 and TF1, are set at S5P2 of the cycle in which the timers overflow. The values are then polled by the circuitry in the next cycle. However, the Timer 2 flag, TF2, is set at S2P2 and is polled in the same cycle in which the timer overflows. For further information, see the Microcontroller Data Book, section titled "Interrupts."

 Table 12-1.
 Interrupt Enable (IE) Register

| (MS                                   | B) |   |     |    |     |     |     |     | (LSB) |  |
|---------------------------------------|----|---|-----|----|-----|-----|-----|-----|-------|--|
|                                       | EA | - | ET2 | ES | ET1 | EX1 | ET0 | EX0 |       |  |
| Enable Bit = 1 enables the interrupt. |    |   |     |    |     |     |     |     |       |  |

Enable Bit = 0 disables the interrupt.

| Symbol               | Position                | Function                                                                                                                                                                      |
|----------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EA                   | IE.7                    | Disables all interrupts. If EA = 0, no interrupt is acknowledged. If EA = 1, each interrupt source is individually enabled or disabled by setting or clearing its enable bit. |
| -                    | IE.6                    | Reserved.                                                                                                                                                                     |
| ET2                  | IE.5                    | Timer 2 interrupt enable bit.                                                                                                                                                 |
| ES                   | IE.4                    | Serial Port interrupt enable bit.                                                                                                                                             |
| ET1                  | IE.3                    | Timer 1 interrupt enable bit.                                                                                                                                                 |
| EX1                  | IE.2                    | External interrupt 1 enable bit.                                                                                                                                              |
| ET0                  | IE.1                    | Timer 0 interrupt enable bit.                                                                                                                                                 |
| EX0                  | IE.0                    | External interrupt 0 enable bit.                                                                                                                                              |
| User software should | never write 1s to unimp | plemented bits, because they may be used in future AT89 products.                                                                                                             |

#### Figure 12-1. Interrupt Sources



### **13. Oscillator Characteristics**

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier that can be configured for use as an on-chip oscillator, as shown in Figure 15-1. Either a quartz crystal or ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven, as shown in Figure 15-2. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clock-ing circuitry is through a divide-by-two flip-flop, but minimum and maximum voltage high and low time specifications must be observed.

### 14. Idle Mode

In idle mode, the CPU puts itself to sleep while all the on-chip peripherals remain active. The mode is invoked by software. The content of the on-chip RAM and all the special functions registers remain unchanged during this mode. The idle mode can be terminated by any enabled interrupt or by a hardware reset.

Note that when idle mode is terminated by a hardware reset, the device normally resumes program execution from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a port pin when idle mode is terminated by a reset, the instruction following the one that invokes idle mode should not write to a port pin or to external memory.





### 15. Power-down Mode

In the power-down mode, the oscillator is stopped, and the instruction that invokes power-down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values until the power-down mode is terminated. The only exit from power-down is a hardware reset. Reset redefines the SFRs but does not change the on-chip RAM. The reset should not be activated before  $V_{CC}$  is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize.

Figure 15-1. Oscillator Connections



Note: C1, C2 = 30 pF  $\pm$  10 pF for Crystals = 40 pF  $\pm$  10 pF for Ceramic Resonators





| Table 15-1. Status of External Fins During fole and Power-down Mod | Table 15-1. | Status of External Pins During Idle and Power-down Modes |
|--------------------------------------------------------------------|-------------|----------------------------------------------------------|
|--------------------------------------------------------------------|-------------|----------------------------------------------------------|

| Mode       | Program Memory | ALE | PSEN | PORT0 | PORT1 | PORT2   | PORT3 |
|------------|----------------|-----|------|-------|-------|---------|-------|
| Idle       | Internal       | 1   | 1    | Data  | Data  | Data    | Data  |
| Idle       | External       | 1   | 1    | Float | Data  | Address | Data  |
| Power-down | Internal       | 0   | 0    | Data  | Data  | Data    | Data  |
| Power-down | External       | 0   | 0    | Float | Data  | Data    | Data  |

### 16. Program Memory Lock Bits

The AT89LV55 has three lock bits that can be left unprogrammed (U) or can be programmed (P) to obtain the additional features listed in Table 16-1:

| I | Program | Lock Bits | 6   |                                                                                                                                                                                                                               |
|---|---------|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | LB1     | LB2       | LB3 | Protection Type                                                                                                                                                                                                               |
| 1 | U       | U         | U   | No program lock features.                                                                                                                                                                                                     |
| 2 | Ρ       | U         | U   | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the Flash memory is disabled. |
| 3 | Р       | Р         | U   | Same as mode 2, but verify is also disabled.                                                                                                                                                                                  |
| 4 | Р       | Р         | Р   | Same as mode 3, but external execution is also disabled.                                                                                                                                                                      |

**Table 16-1.**Lock Bit Protection Modes

When lock bit 1 is programmed, the logic level at the  $\overline{EA}$  pin is sampled and latched during reset. If the device is powered up without a reset, the latch initializes to a random value and holds that value until reset is activated. The latched value of  $\overline{EA}$  must agree with the current logic level at that pin in order for the device to function properly.

The AT89LV55 code memory array is programmed byte-by-byte. *To program any non-blank byte in the on-chip Flash Memory, the entire memory must be erased using the Chip Erase Mode.* 

### 17. Programming the Flash

The AT89LV55 is normally shipped with the on-chip Flash memory array in the erased state (that is, contents = FFH) and ready to be programmed.

**Programming Algorithm:** Before programming the AT89LV55, the address, data and control signals should be set up according to Table 18-1, "Flash Programming Modes," on page 19 and Figure 18-1. To program the AT89LV55, take the following steps:

- 1. Input the desired memory location on the address lines.
- 2. Input the appropriate data byte on the data lines.
- 3. Activate the correct combination of control signals.
- 4. Raise EA/V<sub>PP</sub> to 12V
- 5. Pulse ALE/PROG once to program a byte in the Flash array or the lock bits. The bytewrite cycle is self-timed and typically takes no more than 1.5 ms. Repeat steps 1 through 5, changing the address and data for the entire array or until the end of the object file is reached.

**Data Polling:** The AT89LV55 features Data Polling to indicate the end of a write cycle. During a write cycle, an attempted read of the last byte written will result in the complement of the written data on PO.7. Once the write cycle has been completed, true data is valid on all outputs, and the next cycle may begin. Data Polling may begin any time after a write cycle has been initiated.

**Ready/Busy:** The progress of byte programming can also be monitored by the RDY/BUSY output signal. P3.4 is pulled low after ALE goes high during programming to indicate BUSY. P3.4 is pulled high again when programming is done to indicate READY.





**Program Verify:** If lock bits LB1 and LB2 have not been programmed, the programmed code data can be read back via the address and data lines for verification. The lock bits cannot be verified directly. Verification of the lock bits is achieved by observing that their features are enabled.





\*Programming address line A14 (P3.0) is not the same as the external memory address line A14 (P2.6)

**Chip Erase:** The entire Flash array is erased electrically by using the proper combination of control signals and by holding ALE/PROG low for 10 ms. The code array is written with all 1s. The chip erase operation must be executed before the code memory can be reprogrammed.

**Reading the Signature Bytes:** The signature bytes are read by the same procedure as a normal verification of locations 030H, and 031H, except that P3.6 and P3.7 must be pulled to a logic low. The values returned are as follows:

- (030H) = 1EH indicates manufactured by Atmel
- (031H) = 65H indicates 89LV55
- (032H) = FFH indicates 12V programming

### 18. Programming Interface

Every code byte in the Flash array can be written, and the entire array can be erased, by using the appropriate combination of control signals. The write operation cycle is self-timed and once initiated, will automatically time itself to completion.

All major programming vendors offer worldwide support for the Atmel microcontroller series. Please contact your local programming vendor for the appropriate software revision.

Figure 18-1. Verifying the Flash Memory



| <b>o o</b> | Table 18-1. | Flash Programming Modes |
|------------|-------------|-------------------------|
|------------|-------------|-------------------------|

| Mode                |       | RST | PSEN | ALE/PROG | EA/V <sub>PP</sub> | P2.6 | P2.7 | P3.6 | P3.7 |
|---------------------|-------|-----|------|----------|--------------------|------|------|------|------|
| Write Code Data     |       | Н   | L    |          | 12V                | L    | Н    | Н    | н    |
| Read Code Data      |       | Н   | L    | Н        | Н                  | L    | L    | Н    | Н    |
| Write Lock          | Bit-1 | Н   | L    |          | 12V                | н    | Н    | Н    | н    |
|                     | Bit-2 | Н   | L    |          | 12V                | н    | Н    | L    | L    |
|                     | Bit-3 | Н   | L    |          | 12V                | н    | L    | н    | L    |
| Chip Erase          |       | Н   | L    |          | 12V                | н    | L    | L    | L    |
| Read Signature Byte |       | Н   | L    | Н        | Н                  | L    | L    | L    | L    |

Note: 1. Chip Erase requires a 10 ms PROG pulse.





### **19. Flash Programming and Verification Characteristics**

 $T_{A}$  = 0°C to 70°C,  $V_{CC}$  = 5.0V  $\pm$  10%

| Symbol              | Parameter                                                   | Min                 | Мах                 | Units |
|---------------------|-------------------------------------------------------------|---------------------|---------------------|-------|
| V <sub>PP</sub>     | Programming Enable Voltage                                  | 11.5                | 12.5                | V     |
| I <sub>PP</sub>     | Programming Enable Current                                  |                     | 1.0                 | mA    |
| 1/t <sub>CLCL</sub> | Oscillator Frequency                                        | 3                   | 12                  | MHz   |
| t <sub>AVGL</sub>   | Address Setup to PROG Low                                   | 48t <sub>CLCL</sub> |                     |       |
| t <sub>GHAX</sub>   | Address Hold After PROG                                     | 48t <sub>CLCL</sub> |                     |       |
| t <sub>DVGL</sub>   | Data Setup to PROG Low                                      | 48t <sub>CLCL</sub> |                     |       |
| t <sub>GHDX</sub>   | Data Hold After PROG                                        | 48t <sub>CLCL</sub> |                     |       |
| t <sub>EHSH</sub>   | P2.7 ( $\overline{\text{ENABLE}}$ ) High to V <sub>PP</sub> | 48t <sub>CLCL</sub> |                     |       |
| t <sub>SHGL</sub>   | V <sub>PP</sub> Setup to PROG Low                           | 10                  |                     | μs    |
| t <sub>GHSL</sub>   | V <sub>PP</sub> Hold After PROG                             | 10                  |                     | μs    |
| t <sub>GLGH</sub>   | PROG Width                                                  | 1                   | 110                 | μs    |
| t <sub>AVQV</sub>   | Address to Data Valid                                       |                     | 48t <sub>CLCL</sub> |       |
| t <sub>ELQV</sub>   | ENABLE Low to Data Valid                                    |                     | 48t <sub>CLCL</sub> |       |
| t <sub>EHQZ</sub>   | Data Float After ENABLE                                     | 0                   | 48t <sub>CLCL</sub> |       |
| t <sub>GHBL</sub>   | PROG High to BUSY Low                                       |                     | 1.0                 | μs    |
| t <sub>wc</sub>     | Byte Write Cycle Time                                       |                     | 2.0                 | ms    |

# 20. Flash Programming and Verification Waveforms ( $V_{PP} = 12V$ )



20 AT89LV55

## 21. Absolute Maximum Ratings\*

| Operating Temperature55°C to +125°C                       |
|-----------------------------------------------------------|
| Storage Temperature65°C to +150°C                         |
| Voltage on Any Pin<br>with Respect to Ground1.0V to +7.0V |
| Maximum Operating Voltage6.6V                             |
| DC Output Current15.0 mA                                  |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### 22. DC Characteristics

The values shown in this table are valid for  $T_A = -40^{\circ}$ C to  $85^{\circ}$ C and  $V_{CC} = 2.7$ V to 6.0V, unless otherwise noted.

| Symbol                                                                | Parameter                                                        | Condition                                           | Min                       | Max                       | Units |
|-----------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------|---------------------------|---------------------------|-------|
| V <sub>IL</sub>                                                       | Input Low Voltage                                                | (Except EA)                                         | -0.5                      | 0.2 V <sub>CC</sub> - 0.1 | V     |
| V <sub>IL1</sub>                                                      | Input Low Voltage (EA)                                           |                                                     | -0.5                      | 0.2 V <sub>CC</sub> - 0.3 | V     |
| V <sub>IH</sub>                                                       | Input High Voltage                                               | (Except XTAL1, RST)                                 | 0.2 V <sub>CC</sub> + 0.9 | V <sub>CC</sub> + 0.5     | V     |
| V <sub>IH1</sub>                                                      | Input High Voltage                                               | (XTAL1, RST)                                        | 0.7 V <sub>CC</sub>       | V <sub>CC</sub> + 0.5     | V     |
| V <sub>OL</sub>                                                       | Output Low Voltage <sup>(1)</sup><br>(Ports 1, 2, 3)             | I <sub>OL</sub> = 1.6 mA                            |                           | 0.45                      | V     |
| V <sub>OL1</sub>                                                      | Output Low Voltage <sup>(1)</sup><br>(Port 0, ALE, <u>PSEN</u> ) | I <sub>OL</sub> = 3.2 mA                            |                           | 0.45                      | V     |
|                                                                       |                                                                  | $I_{OH}$ = -60 $\mu$ A, $V_{CC}$ = 5V $\pm$ 10%     | 2.4                       |                           | V     |
| V <sub>OH</sub>                                                       | Output High Voltage                                              | I <sub>OH</sub> = -25 μA                            | 0.75 V <sub>CC</sub>      |                           | V     |
|                                                                       | Output High Voltage                                              | I <sub>OH</sub> = -10 μA                            | 0.9 V <sub>CC</sub>       |                           | V     |
| V <sub>OH1</sub> Output High Voltage<br>(Port 0 in External Bus Mode) |                                                                  | $I_{OH}$ = -800 $\mu\text{A},V_{CC}$ = 5V $\pm$ 10% | 2.4                       |                           | V     |
|                                                                       |                                                                  | I <sub>OH</sub> = -300 μA                           | 0.75 V <sub>CC</sub>      |                           | V     |
|                                                                       | I <sub>OH</sub> = -80 μA                                         | 0.9 V <sub>CC</sub>                                 |                           | V                         |       |
| I <sub>IL</sub>                                                       | Logical 0 Input Current<br>(Ports 1, 2, 3)                       | V <sub>IN</sub> = 0.45V                             |                           | -50                       | μA    |
| I <sub>TL</sub>                                                       | Logical 1 to 0 Transition Current<br>(Ports 1, 2, 3)             | V <sub>IN</sub> = 2V                                |                           | -650                      | μA    |
| I <sub>LI</sub>                                                       | Input Leakage Current<br>(Port 0, EA)                            | $0.45 < V_{\rm IN} < V_{\rm CC}$                    |                           | ±10                       | μA    |
| RRST                                                                  | Reset Pulldown Resistor                                          |                                                     | 50                        | 300                       | kΩ    |
| C <sub>IO</sub>                                                       | Pin Capacitance                                                  | Test Freq. = 1 MHz, $T_A = 25^{\circ}C$             |                           | 10                        | pF    |
|                                                                       | Power Supply Current                                             | Active Mode, 12 MHz                                 |                           | 25                        | mA    |
|                                                                       |                                                                  | Idle Mode, 12 MHz                                   |                           | 6.5                       | mA    |
| I <sub>CC</sub>                                                       | Power-down Mode <sup>(1)</sup>                                   | $V_{CC} = 6V$                                       |                           | 100                       | μA    |
|                                                                       |                                                                  | $V_{CC} = 3V$                                       |                           | 40                        | μA    |

Notes: 1. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows:

Maximum I<sub>OL</sub> per port pin: 10 mA

Maximum I<sub>OL</sub> per 8-bit port:

Port 0: 26 mA, Ports 1, 2, 3: 15 mA

Maximum total I<sub>OL</sub> for all output pins: 71 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

2. Minimum  $V_{CC}$  for Power-down is 2V.





### 23. AC Characteristics

Under operating conditions, load capacitance for Port 0, ALE/ $\overline{PROG}$ , and  $\overline{PSEN} = 100 \text{ pF}$ ; load capacitance for all other outputs = 80 pF.

### 23.1 External Program and Data Memory Characteristics

|                     |                                                   | 12 MHz | Oscillator | Variable                 | Units                    |     |
|---------------------|---------------------------------------------------|--------|------------|--------------------------|--------------------------|-----|
| Symbol              | Parameter                                         | Min    | Мах        | Min                      | Max                      |     |
| 1/t <sub>CLCL</sub> | Oscillator Frequency                              |        |            | 0                        | 12                       | MHz |
| t <sub>LHLL</sub>   | ALE Pulse Width                                   | 127    |            | 2t <sub>CLCL</sub> - 40  |                          | ns  |
| t <sub>AVLL</sub>   | Address Valid to ALE Low                          | 43     |            | t <sub>CLCL</sub> - 40   |                          | ns  |
| t <sub>LLAX</sub>   | Address Hold After ALE Low                        | 48     |            | t <sub>CLCL</sub> - 35   |                          | ns  |
| t <sub>LLIV</sub>   | ALE Low to Valid Instruction In                   |        | 233        |                          | 4t <sub>CLCL</sub> - 100 | ns  |
| t <sub>LLPL</sub>   | ALE Low to PSEN Low                               | 43     |            | t <sub>CLCL</sub> - 40   |                          | ns  |
| t <sub>PLPH</sub>   | PSEN Pulse Width                                  | 205    |            | 3t <sub>CLCL</sub> - 45  |                          | ns  |
| t <sub>PLIV</sub>   | PSEN Low to Valid Instruction In                  |        | 145        |                          | 3t <sub>CLCL</sub> - 105 | ns  |
| t <sub>PXIX</sub>   | Input Instruction Hold After PSEN                 | 0      |            | 0                        |                          | ns  |
| t <sub>PXIZ</sub>   | Input Instruction Float After PSEN                |        | 59         |                          | t <sub>CLCL</sub> - 25   | ns  |
| t <sub>PXAV</sub>   | PSEN to Address Valid                             | 75     |            | t <sub>CLCL</sub> - 8    |                          | ns  |
| t <sub>AVIV</sub>   | Address to Valid Instruction In                   |        | 312        |                          | 5t <sub>CLCL</sub> - 105 | ns  |
| t <sub>PLAZ</sub>   | PSEN Low to Address Float                         |        | 10         |                          | 10                       | ns  |
| t <sub>RLRH</sub>   | RD Pulse Width                                    | 400    |            | 6t <sub>CLCL</sub> - 100 |                          | ns  |
| t <sub>wLWH</sub>   | WR Pulse Width                                    | 400    |            | 6t <sub>CLCL</sub> - 100 |                          | ns  |
| t <sub>RLDV</sub>   | RD Low to Valid Data In                           |        | 252        |                          | 5t <sub>CLCL</sub> - 165 | ns  |
| t <sub>RHDX</sub>   | Data Hold After RD                                | 0      |            | 0                        |                          | ns  |
| t <sub>RHDZ</sub>   | Data Float After RD                               |        | 97         |                          | 2t <sub>CLCL</sub> - 70  | ns  |
| t <sub>LLDV</sub>   | ALE Low to Valid Data In                          |        | 517        |                          | 8t <sub>CLCL</sub> - 150 | ns  |
| t <sub>AVDV</sub>   | Address to Valid Data In                          |        | 585        |                          | 9t <sub>CLCL</sub> - 165 | ns  |
| t <sub>LLWL</sub>   | ALE Low to $\overline{RD}$ or $\overline{WR}$ Low | 200    | 300        | 3t <sub>CLCL</sub> - 50  | 3t <sub>CLCL</sub> + 50  | ns  |
| t <sub>AVWL</sub>   | Address to RD or WR Low                           | 203    |            | 4t <sub>CLCL</sub> - 130 |                          | ns  |
| t <sub>QVWX</sub>   | Data Valid to WR Transition                       | 23     |            | t <sub>CLCL</sub> - 60   |                          | ns  |
| t <sub>QVWH</sub>   | Data Valid to WR High                             | 433    |            | 7t <sub>CLCL</sub> - 150 |                          | ns  |
| t <sub>WHQX</sub>   | Data Hold After WR                                | 33     |            | t <sub>CLCL</sub> - 50   |                          | ns  |
| t <sub>RLAZ</sub>   | RD Low to Address Float                           |        | 0          |                          | 0                        | ns  |
| t <sub>WHLH</sub>   | RD or WR High to ALE High                         | 43     | 123        | t <sub>CLCL</sub> - 40   | t <sub>CLCL</sub> + 40   | ns  |

### 24. External Program Memory Read Cycle



25. External Data Memory Read Cycle









### 26. External Data Memory Write Cycle

### 27. External Clock Drive Waveforms



### 28. External Clock Drive

| Symbol              | Parameter            | Min  | Max | Units |
|---------------------|----------------------|------|-----|-------|
| 1/t <sub>CLCL</sub> | Oscillator Frequency | 0    | 12  | MHz   |
| t <sub>CLCL</sub>   | Clock Period         | 83.3 |     | ns    |
| t <sub>CHCX</sub>   | High Time            | 20   |     | ns    |
| t <sub>CLCX</sub>   | Low Time             | 20   |     | ns    |
| t <sub>CLCH</sub>   | Rise Time            |      | 20  | ns    |
| t <sub>CHCL</sub>   | Fall Time            |      | 20  | ns    |

## 29. Serial Port Timing: Shift Register Mode Test Conditions

The values in this table are valid for  $V_{CC}$  = 5.0V  $\pm$  20% and Load Capacitance = 80 pF.

|                   |                                             | 12 MI | Hz Osc | Variable                  | Units                     |    |
|-------------------|---------------------------------------------|-------|--------|---------------------------|---------------------------|----|
| Symbol            | Parameter                                   | Min   | Max    | Min                       | Max                       |    |
| t <sub>XLXL</sub> | Serial Port Clock Cycle Time                | 1.0   |        | 12t <sub>CLCL</sub>       |                           | ns |
| t <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge      | 700   |        | 10t <sub>CLCL</sub> - 133 |                           | ns |
| t <sub>XHQX</sub> | Output Data Hold After Clock<br>Rising Edge | 50    |        | 2t <sub>CLCL</sub> - 117  |                           | ns |
| t <sub>XHDX</sub> | Input Data Hold After Clock Rising Edge     | 0     |        | 0                         |                           | ns |
| t <sub>XHDV</sub> | Clock Rising Edge to Input Data<br>Valid    |       | 700    |                           | 10t <sub>CLCL</sub> - 133 | ns |







### 30. Shift Register Mode Timing Waveforms

# 31. AC Testing Input/Output Waveforms (1)



1. AC Inputs during testing are driven at 2.4V for a logic "1" and 0.45V for a logic "0". Timing measurements are made at 2.0V Note: for a logic "1" and 0.8V for a logic "0".

### 32. Float Waveforms <sup>(1)</sup>



1. For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to Note: float when a 100 mV change from the loaded  $V_{\text{OH}}/V_{\text{OL}}$  level occurs.

VALIE







- Notes: 1. XTAL1 tied to GND for  $I_{\rm CC}$  (power-down)
  - 2. Lock bits programmed





# 33. Ordering Information

| Speed<br>(MHz) | Power<br>Supply | Ordering Code | Package | Operation Range               |
|----------------|-----------------|---------------|---------|-------------------------------|
| 12             | 2.7V - 6.0V     | AT89LV55-12AC | 44A     | Commercial<br>(0°C to 70°C)   |
|                |                 | AT89LV55-12JC | 44J     |                               |
|                |                 | AT89LV55-12PC | 40P6    |                               |
|                |                 | AT89LV55-12AI | 44A     | Industrial<br>(-40°C to 85°C) |
|                |                 | AT89LV55-12JI | 44J     |                               |
|                |                 | AT89LV55-12PI | 40P6    |                               |

| Package Type |                                                          |  |  |
|--------------|----------------------------------------------------------|--|--|
| 44 <b>A</b>  | 44-lead, Thin Plastic Gull Wing Quad Flatpack (TQFP)     |  |  |
| 44J          | 44-lead, Plastic J-Leaded Chip Carrier (PLCC)            |  |  |
| 40P6         | 40-lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) |  |  |

### 34. Package Information

#### 34.1 44A – TQFP







#### 34.2 44J - PLCC



# AT89LV55

#### 34.3 40P6 - PDIP



