MC100EP33:3.3 V / 5.0 V ECL ÷·4 Divider

The MC10/100EP33 is an integrated divide by 4 divider. The differential clock inputs.

技术特性
  • 320ps Propagation Delay
  • Maximum Frequency > 4 GHz Typical
  • PECL Mode Operating Range: VCC= 3.0 V to 5.5 V with VEE= 0 V
  • NECL Mode Operating Range: VCC= 0 V with VEE= -3.0 V to -5.5 V
  • Open Input Default State
  • Safety Clamp on Inputs
  • Q Output will default LOW with inputs open or at VEE
  • VBB Output
  • Pb-Free Packages are Available
封装图 MARKING DIAGRAM

MC100EP33 封装图

订购信息 Ordering Information
产品 状况 Compliance 具体说明 封装 MSL* 容器 预算价格 (1千个数量的单价)
类型 外形 类型 数量
MC100EP33DG Active
Pb-free
Halide free
3.3 V / 5.0 V ECL ÷·4 Divider SOIC-8 751-07 1 Tube 98  
MC100EP33DR2G Active
Pb-free
Halide free
3.3 V / 5.0 V ECL ÷·4 Divider SOIC-8 751-07 1 Tape and Reel 2500  
MC100EP33DTG Active
Pb-free
Halide free
3.3 V / 5.0 V ECL ÷·4 Divider TSSOP-8 948R-02 3 Tube 100  
MC100EP33DTR2G Active
Pb-free
Halide free
3.3 V / 5.0 V ECL ÷·4 Divider TSSOP-8 948R-02 3 Tape and Reel 2500  
MC100EP33MNR4G Active
Pb-free
Halide free
3.3 V / 5.0 V ECL ÷·4 Divider DFN-8 506AA 1 Tape and Reel 1000  
数据资料DataSheet下载
概述 文档编号/大小 版本
3.3 V / 5.0 V ECL ÷·4 Divider MC100EP33-D(417.0kB) 1