NB6L239:2.5 V / 3.3 V Any Differential Clock IN to Differential LVPECL OUT Dual Bank Divide by 1/2/4/8 and 2/4/8/16

The NB6L239 is a high-speed, low skew clock divider with two divider circuits, each having selectable clock divide ratios; divide 1/2/4/8 and divide 2/4/8/16. Both divider circuits drive a pair of LVPECL outputs

技术特性
  • Maximum Clock Input Frequency; ≥ 3GHz
  • Input compatibility with LVDS/LVPECL/CML/HSTL
  • 70 ps Typical Rise/Fall Times
  • 5 ps Typcial Output-to-Output Skew
  • Ex. 622.08MHz Input Generates 38.88MHz to 622.08 MHz Outputs
  • Internal 50 Ω Termination Provided
  • Random Clock Jitter ≤ 1 ps RMS
  • Divide-by-1 Edge of QA Aligned to QB divided Output
  • Operating Range: VCC = 2.375 V to 3.465 V with VEE = 0 V
  • Master Reset for Synchronization of Multiple Chips
  • VBBAC Reference Output
  • Synchronous Output Disable/Enable
  • Telecom/Datacom Routers, Swithes
  • Pb-Free Packages are Available
封装图 MARKING DIAGRAM

NB6L239 封装图

订购信息 Ordering Information
产品 状况 Compliance 具体说明 封装 MSL* 容器 预算价格 (1千个数量的单价)
类型 外形 类型 数量
NB6L239MNG Active
Pb-free
Halide free
2.5 V / 3.3 V Any Differential Clock IN to Differential LVPECL OUT Dual Bank Divide by 1/2/4/8 and 2/4/8/16 QFN-16 485G-01 1 Tube 123  
NB6L239MNR2G Active
Pb-free
Halide free
2.5 V / 3.3 V Any Differential Clock IN to Differential LVPECL OUT Dual Bank Divide by 1/2/4/8 and 2/4/8/16 QFN-16 485G-01 1 Tape and Reel 3000  
数据资料DataSheet下载
概述 文档编号/大小 版本
2.5 V / 3.3 V Any Differential Clock IN to Differential LVPECL OUT Dual Bank Divide by 1/2/4/8 and 2/4/8/16 NB6L239-D(417.0kB) 1