74ALVCH162244DGG: 2.5 V / 3.3 V 16位缓冲器/线路驱动器(3态)

74ALVCH162244是一款高性能、低功耗、低电压的硅栅CMOS器件,优于最先进的CMOS兼容TTL系列。

74ALVCH162244是带3态输出的16位非反相缓冲器/线路驱动器。该器件可用作四个4位缓冲器、两个8位缓冲器或一个16位缓冲器。3态输出通过输出使能输入1OE和2OE控制。nOE上的高电平使输出呈高阻抗关断状态。74ALVCH162244设计为在处于输出的高电平和低电平状态时都具有30 Ω串联电阻。

74ALVCH162244具有有源总线保持电路,提供该电路是为了使闲置或浮动数据输入保持在有效逻辑电平。该器件因此特性而无需外部上拉或下拉电阻。

74ALVCH162244DGG: 产品结构框图
Outline 3d SOT362-1
数据手册 (1)
名称/描述Modified Date
16-bit buffer/line driver with 30 Ohm termination resistor (3-state) (REV 2.0) PDF (91.0 kB) 74ALVCH162244 [English]14 Mar 2014
应用说明 (5)
名称/描述Modified Date
Sorting through the low voltage logic maze (REV 1.0) PDF (72.0 kB) AN10156 [English]13 Mar 2013
Package lead inductance considerations in high-speed applications (REV 1.0) PDF (43.0 kB) AN212 [English]13 Mar 2013
Ground and VCC Bounce of High-Speed Integrated Circuits (REV 1.0) PDF (25.0 kB) AN223 [English]13 Mar 2013
Live Insertion Aspects of Philips Logic Families (REV 1.0) PDF (73.0 kB) AN252 [English]13 Mar 2013
Interfacing 3 Volt and 5 Volt Applications (REV 1.0) PDF (63.0 kB) AN240 [English]15 Sep 1995
手册 (2)
名称/描述Modified Date
電圧レベルシフタ (REV 1.1) PDF (3.1 MB) 75017511_JP [English]16 Feb 2015
Voltage translation: How to manage mixed-voltage designs with NXP® level translators (REV 1.0) PDF (2.6 MB) 75017511 [English]20 May 2014
选型工具指南 (2)
名称/描述Modified Date
ロジック製品セレクションガイド... (REV 1.0) PDF (38.3 MB) LOGIC_SELECTION_GUIDE_2015_JP [English]19 Nov 2015
Logic selection guide 2016 (REV 1.1) PDF (15.3 MB) 75017285 [English]08 Jan 2015
封装信息 (1)
名称/描述Modified Date
plastic thin shrink small outline package; 48 leads; body width 6.1 mm (REV 1.0) PDF (467.0 kB) SOT362-1 [English]08 Feb 2016
包装 (1)
名称/描述Modified Date
TSSOP48; Reel pack; SMD, 13" Q1/T1 Standard product orientation Orderable part number ending ,118 or... (REV 5.0) PDF (242.0 kB) SOT362-1_118 [English]15 Apr 2013
支持信息 (1)
名称/描述Modified Date
Footprint for wave soldering (REV 1.0) PDF (16.0 kB) SSOP-TSSOP-VSO-WAVE [English]08 Oct 2009
IBIS
订购信息
型号状态Family功能VCC (V)说明Logic switching levelsPackage versionOutput drive capability (mA)fmax (MHz)No of bitsPower dissipation considerationstpd (ns)Tamb (Cel)Rth(j-a) (K/W)Ψth(j-top) (K/W)Rth(j-c) (K/W)Package nameNo of pins
74ALVCH162244DGGActiveALVCBuffers/inverters/drivers2.3 - 3.616-bit buffer/line driver with bus hold and 30 Ohm termination resistors (3-state)LVTTLSOT362-1+/- 1215016low2.7-40~85821.835TSSOP4848
封装环保信息
产品编号封装说明Outline Version回流/波峰焊接包装产品状态部件编号订购码 (12NC)Marking化学成分RoHS / 无铅 / RHF无铅转换日期EFRIFR(FIT)MTBF(小时)MSLMSL LF
74ALVCH162244DGGSOT362-1SSOP-TSSOP-VSO-WAVEBulk PackActive74ALVCH162244DGG,1 (9352 051 10112)ALVCH16224474ALVCH162244DGGAlways Pb-free123.83.872.58E811
Reel 13" Q1/T1Active74ALVCH162244DGG:1 (9352 051 10118)ALVCH16224474ALVCH162244DGGAlways Pb-free123.83.872.58E811
Tube in DrypackWithdrawn74ALVCH162244DGG,5 (9352 051 10512)ALVCH16224474ALVCH162244DGGweek 14, 2005123.83.872.58E822
Reel 13" Q1/T1 in DrypackWithdrawn74ALVCH162244DGG:5 (9352 051 10518)ALVCH16224474ALVCH162244DGGweek 14, 2005123.83.872.58E822
16-bit buffer/line driver with 30 Ohm termination resistor (3-state) 74ALVCH162244DL
Sorting through the low voltage logic maze 74LVC_H_245A_Q100
Package lead inductance considerations in high-speed applications 74LVC_H_245A_Q100
Ground and VCC Bounce of High-Speed Integrated Circuits 74ALVC164245DGG-Q100
Live Insertion Aspects of Philips Logic Families 74HC_T_245_Q100
Interfacing 3 Volt and 5 Volt Applications 74LVC377PW
電圧レベルシフタ 74AVC16245DGG-Q100
Voltage translation: How to manage mixed-voltage designs with NXP® level translators 74AVC16245DGG-Q100
ロジック製品セレクションガイド... 74LVC_H_245A_Q100
Logic selection guide 2016 74LVC_H_245A_Q100
alvch162244 IBIS model 74ALVCH162244DL
plastic thin shrink small outline package; 48 leads; body width 6.1 mm 74LVC_H_16245A_Q100
SSOP-TSSOP-VSO-WAVE LPC1114FDH28
TSSOP48; Reel pack; SMD, 13" Q1/T1 Standard product orientation Orderable part number ending ,118 or... 74LVC_H_16245A_Q100
74ALVCH162244
74LVTN16245B