74LV00BQ: 四路2输入与非门

74LV00是低压硅栅CMOS器件,与74HC00和74HCT00针脚和功能兼容。

74LV00提供四路2输入与非功能。

74LV00BQ: 产品结构框图
sot762-1_3d
数据手册 (1)
名称/描述Modified Date
Quad 2-input NAND gate (REV 4.0) PDF (172.0 kB) 74LV00 [English]09 Dec 2015
应用说明 (1)
名称/描述Modified Date
Sorting through the low voltage logic maze (REV 1.0) PDF (72.0 kB) AN10156 [English]13 Mar 2013
手册 (2)
名称/描述Modified Date
電圧レベルシフタ (REV 1.1) PDF (3.1 MB) 75017511_JP [English]16 Feb 2015
Voltage translation: How to manage mixed-voltage designs with NXP® level translators (REV 1.0) PDF (2.6 MB) 75017511 [English]20 May 2014
封装信息 (1)
名称/描述Modified Date
plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 3 x... (REV 1.0) PDF (187.0 kB) SOT762-1 [English]08 Feb 2016
包装 (1)
名称/描述Modified Date
Standard product orientation 12NC ending 115 (REV 3.0) PDF (108.0 kB) SOT762-1_115 [English]09 Apr 2013
SPICE
订购信息
型号状态FamilyVCC (V)功能Logic switching levels类型说明Package versionOutput drive capability (mA)tpd (ns)fmax (MHz)No of bitsPower dissipation considerationsTamb (Cel)Rth(j-a) (K/W)Ψth(j-top) (K/W)Rth(j-c) (K/W)Package nameNo of pins
74LV00BQActiveLV1.0 - 5.5NAND gatesTTLNAND gatesquad 2-input NAND gateSOT762-1+/- 127304low-40~1259511.762DHVQFN1414
封装环保信息
产品编号封装说明Outline Version回流/波峰焊接包装产品状态部件编号订购码 (12NC)Marking化学成分RoHS / 无铅 / RHF无铅转换日期EFRIFR(FIT)MTBF(小时)MSLMSL LF
74LV00BQSOT762-1Reel 7" Q1/T1Active74LV00BQ,115 (9352 855 59115)LV0074LV00BQAlways Pb-free144.910.239.78E711
Quad 2-input NAND gate 74LV00PW
Sorting through the low voltage logic maze 74LVC_H_245A_Q100
電圧レベルシフタ 74AVC16245DGG-Q100
Voltage translation: How to manage mixed-voltage designs with NXP® level translators 74AVC16245DGG-Q100
lv Spice model 74LV74PW
plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 3 x... 74LV164_Q100
Standard product orientation 12NC ending 115 74LV164_Q100
74LVC132A
74LV164