74LV132DB: 四路2输入与非施密特触发器

74LV132是低压硅栅CMOS器件,与74HC132和74HCT132针脚和功能兼容。

74LV132包含四个2输入与非门,其接受标准输入信号。该类器件能够将缓慢变化的输入信号转换成清晰无抖动的输出信号。

门针对正向和负向信号在不同点进行切换。正电压VT+和负电压VT-之差定义为输入迟滞电压VH.

74LV132DB: 产品结构框图
Outline 3d SOT337-1
数据手册 (1)
名称/描述Modified Date
Quad 2-input NAND Schmitt trigger (REV 6.0) PDF (199.0 kB) 74LV132 [English]09 Dec 2015
应用说明 (1)
名称/描述Modified Date
Sorting through the low voltage logic maze (REV 1.0) PDF (72.0 kB) AN10156 [English]13 Mar 2013
手册 (2)
名称/描述Modified Date
電圧レベルシフタ (REV 1.1) PDF (3.1 MB) 75017511_JP [English]16 Feb 2015
Voltage translation: How to manage mixed-voltage designs with NXP® level translators (REV 1.0) PDF (2.6 MB) 75017511 [English]20 May 2014
封装信息 (1)
名称/描述Modified Date
plastic shrink small outline package; 14 leads; body width 5.3 mm (REV 1.0) PDF (295.0 kB) SOT337-1 [English]08 Feb 2016
包装 (1)
名称/描述Modified Date
Standard product orientation 12NC ending 118 (REV 1.0) PDF (86.0 kB) SOT337-1_118 [English]04 Apr 2013
支持信息 (2)
名称/描述Modified Date
Footprint for reflow soldering (REV 1.0) PDF (16.0 kB) SSOP-TSSOP-VSO-REFLOW [English]08 Oct 2009
Footprint for wave soldering (REV 1.0) PDF (16.0 kB) SSOP-TSSOP-VSO-WAVE [English]08 Oct 2009
SPICE
订购信息
型号状态Family功能VCC (V)类型Logic switching levels说明Package versionOutput drive capability (mA)tpd (ns)fmax (MHz)No of bitsPower dissipation considerationsTamb (Cel)Rth(j-a) (K/W)Ψth(j-top) (K/W)Rth(j-c) (K/W)Package nameNo of pins
74LV132DBActiveLVSchmitt-triggers1.0 - 5.5NAND gatesTTLquad 2-input NAND gate Schmitt-triggerSOT337-1+/- 1210304low-40~12515640.0SSOP1414
封装环保信息
产品编号封装说明Outline Version回流/波峰焊接包装产品状态部件编号订购码 (12NC)Marking化学成分RoHS / 无铅 / RHF无铅转换日期EFRIFR(FIT)MTBF(小时)MSLMSL LF
74LV132DBSOT337-1SSOP-TSSOP-VSO-REFLOW SSOP-TSSOP-VSO-WAVE
SSOP-TSSOP-VSO-REFLOW SSOP-TSSOP-VSO-WAVE
Reel 13" Q1/T1Active74LV132DB,118 (9352 300 90118)LV13274LV132DBweek 12, 2005144.910.239.78E711
Bulk PackActive74LV132DB,112 (9352 300 90112)LV13274LV132DBweek 12, 2005144.910.239.78E711
Quad 2-input NAND Schmitt trigger 74LV132PW
Sorting through the low voltage logic maze 74LVC_H_245A_Q100
電圧レベルシフタ 74AVC16245DGG-Q100
Voltage translation: How to manage mixed-voltage designs with NXP® level translators 74AVC16245DGG-Q100
lv Spice model 74LV74PW
plastic shrink small outline package; 14 leads; body width 5.3 mm 74LVC32A_Q100
Footprint for reflow soldering 74HC_T_595_Q100
SSOP-TSSOP-VSO-WAVE LPC1114FDH28
Standard product orientation 12NC ending 118 74LVC32A_Q100
74LV132
74LV164