NB4L339MNGEVB: SONET/SDH Clock Distribution IC Evaluation Board

The NB4L339 is a multi-function Clock generator featuring a 2:1 Clock multiplexer front end and simultaneously outputs a selection of four different divide ratios from its four divider blocks; div1, div2, div4 and div8. One divide block has a choice of div1 or div2. The output of each divider block is fanned-out to two identical differential LVPECL copies of the selected clock. All outputs provide standard LVPECL voltage levels when externally terminated with a 50-ohm resistor to VCC - 2 V. The differential Clock inputs incorporate internal 50-ohm termination resistors and will accept LVPECL, CML or LVDS logic levels. The common Output Enable pin (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock. Therefore, all associated specification limits are referenced to the negative edge of the clock input. This device is housed in a 5x5 mm 32 pin QFN package.

评估/开发工具信息
产品状况Compliance简短说明所用产品
NB4L339MNGEVBActivePb-freeSONET/SDH Clock Distribution IC Evaluation BoardNB4L339MNG
技术文档
类型文档标题文档编号/大小修订号
Eval Board: ManualNB4L339MNGEVB Evaluation Board User's ManualEVBUM2070/D - 183.0 KB1
EVBUM2070/D - 183 NB4L339MNGEVB
NB4L339MNGEVB