#### **Features**

- Incorporates the ARM7TDMI<sup>®</sup> ARM<sup>®</sup> Thumb<sup>®</sup> Processor Core
  - High-performance 32-bit RISC Architecture
  - High-density 16-bit Instruction Set
  - Leader in MIPS/Watt
  - Embedded ICE (In-circuit Emulation)
- 136 Kbytes of On-chip SRAM
  - 32-bit Data Bus, Single Clock Cycle Access
- 1024K-word 16-bit Flash Memory (2M bytes)
  - Single Voltage Read/Write, 90 ns Access Time
  - Sector Erase Architecture, Erase Suspend Capability
  - Fast Word Program Time of 20 μs (typ); Fast Sector Erase Time of 200 ms (typ)
  - Dual-plane Organization Allows Concurrent Read and Program/Erase
  - Low-power Operation: 25 mA Active (Read Current, f = 5 MHz,  $I_{OUT}$  = 0 mA typ), 10  $\mu$ A Standby (Standby Current CMOS: NCSF =  $V_{DD}$  0.3V to  $V_{DD}$  Maximum)
  - Data Polling, Toggle Bit and Ready/Busy End of Program Cycle Detection
  - Reset Input for Device Initialization
  - Sector Program Unlock Command
  - 128-bit Protection Register
  - Factory-programmed AT91 Flash Uploader Software
- Fully Programmable External Bus Interface (EBI)
  - Up to 8 Chip Selects, Maximum External Address Space of 64M Bytes
  - Software Programmable 8/16-bit External Data Bus
- 8-level Priority, Individually Maskable, Vectored Interrupt Controller
  - 4 External Interrupts, Including a High-priority Low-latency Interrupt Request
- 32 Programmable I/O Lines
- 3-channel 16-bit Timer/Counter
  - 3 External Clock Inputs, 2 Multi-purpose I/O Pins per Channel
- 2 USARTs
  - 2 Dedicated Peripheral Data Controller (PDC) Channels per USART
- Programmable Watchdog Timer
- Advanced Power-saving Features
  - CPU and Peripherals Can be De-activated Individually
- Fully Static Operation: 0 Hz to 33 MHz Internal Frequency Range at 3.0V, 85°C
- 2.7V to 3.6V Operating Range
- -40°C to 85°C Temperature Range
- Available in a 120-ball BGA Package

## **Description**

The AT91FR40161 is a member of the Atmel AT91 16/32-bit Microcontroller family, which is based on the ARM7TDMI processor core. The processor has a high-performance 32-bit RISC architecture with a high-density 16-bit instruction set and very low power consumption. A large number of internally banked registers result in very fast exception handling, making the device ideal for real-time control applications. The eight-level priority-vectored interrupt controller, together with the Peripheral Data Controller, significantly enhance real-time device performance.

By combining a microcontroller featuring more than 1 Mbit of on-chip SRAM and a wide range of peripheral functions with 16 Mbits of Flash memory in a single compact 120-ball BGA package, the AT91FR40161 provides a powerful, flexible and cost-effective solution to many compute-intensive embedded control applications and offers significant board size and system cost reductions.

The Flash memory may be programmed via the JTAG/ICE interface or the factory-programmed Flash Uploader using a single device supply, making the AT91FR40161 ideal for in-system programmable applications.



AT91 ARM<sup>®</sup>
Thumb<sup>®</sup>
Microcontrollers

AT91FR40161

**Preliminary** 

6040A-ATARM-27-Nov-03



Note: This is a summary document. For full product information, refer to the documents listed in Table 2 on page 8 of this document.



# **Pin Configuration**

Figure 1. AT91FR40161 Pinout (Top View)

| K               | J                  | Н              | G        | F                   | E           | D         | С                | В                    | Α                 |    |
|-----------------|--------------------|----------------|----------|---------------------|-------------|-----------|------------------|----------------------|-------------------|----|
| O<br>GND        | P26<br>NCS2        | O<br>NCS0      | TCK      | O<br>TDO            | P25<br>MCKO | O<br>MCKI | P22<br>RXD1      | O<br>P21/TXD<br>NTRI | GND               | 1  |
| P27<br>NCS3     | O<br>NCS1          | (;)<br>NWAIT   | O<br>TDI | )<br>VDD            | GND         | ン<br>VDD  |                  | P20<br>SCK1          | ()<br>VDD         | 2  |
| A0<br>NLB       | TMS                | P24<br>BMS     | NWODVF   | ::::<br>NWR1<br>NUB | P13<br>SCK0 | ()<br>P17 | )<br>P16         | P15<br>RXD0          | (_)<br>P19        | 3  |
| つ<br>VDD        | ()<br>P23          | ()<br>NRST     |          |                     |             |           | P12<br>FIQ       | (``)<br>P11<br>IRQ2  | C)<br>P14<br>TXD0 | 4  |
| ()<br>GND       | )<br>P10<br>IRQ1   | (¨)<br>GND     |          |                     |             |           | P9<br>IRQ0       | P8<br>TIOB2          | ()<br>VDD         | 5  |
| O<br>VDD        | ()<br>GND          | P30/A22<br>CS5 |          |                     |             |           | P6<br>TCLK2      | C<br>P5<br>TIOB1     | P7<br>TIOA2       | 6  |
| ()<br>GND       | P29/A21<br>CS6     | P31/A23<br>CS4 |          |                     |             |           | P0<br>TCLK0      | P4<br>TIOA1          | O<br>P3<br>TCLK1  | 7  |
| ( )<br>A1       | ()<br>GND          | ()<br>VDD      |          |                     |             |           | ()<br>VDD        | つ<br>GND             | P2<br>TIOB0       | 8  |
| )<br>NCSF       | \(\)<br>NRD<br>NOE | ()<br>VDD      |          |                     |             |           | ()<br>GND        | O<br>VDD             | ()<br>A2          | 9  |
| つ<br>GND        | O<br>D0            | ○<br>D8        |          |                     |             |           | P1<br>TIOA0      | ( )<br>A3            | ()<br>A4          | 10 |
| )<br>D2         | O<br>D9            | O<br>D1        |          |                     |             |           | <u> </u>         | A6                   | ()<br>A7          | 11 |
| <u>ု</u><br>D11 | ()<br>D3           | ()<br>D10      |          |                     |             |           | (_)<br>A8        | ()<br>A18            | (_)<br>VPP        | 12 |
| O<br>D5         | )<br>D12           | O<br>D4        |          |                     |             |           | (_)<br>A19       | ()<br>NBUSY          | P28/A20<br>CS7    | 13 |
|                 |                    |                | O<br>D6  |                     |             |           | ∭<br>NWR0<br>NWE | ΔΩ                   | $\circ$           | 14 |
| ()<br>GND       |                    |                | O<br>NC  |                     |             |           |                  | $\circ$              |                   | 15 |
| つ<br>VDD        |                    |                | O<br>VDD |                     |             |           |                  |                      |                   | 16 |
|                 |                    |                |          |                     |             |           |                  |                      |                   | 1  |

## **Pin Description**

Table 1. AT91FR40161 Pin Description

| Module | Name          | Function                      | Туре   | Active<br>Level | Comments                                                                                  |
|--------|---------------|-------------------------------|--------|-----------------|-------------------------------------------------------------------------------------------|
|        | A0 - A23      | Address Bus                   | Output | _               | Valid after reset; do not reprogram A20 to I/O, as it is MSB of Flash address             |
|        | D0 - D15      | Data Bus                      | I/O    | _               |                                                                                           |
|        | NCS0 - NCS3   | External Chip Select          | Output | Low             | Used to select external devices                                                           |
|        | CS4 - CS7     | External Chip Select          | Output | High            | A23 - A20 after reset                                                                     |
|        | NWR0          | Lower Byte 0 Write Signal     | Output | Low             | Used in Byte Write option                                                                 |
|        | NWR1          | Upper Byte 1 Write Signal     | Output | Low             | Used in Byte Write option                                                                 |
| EBI    | NRD           | Read Signal                   | Output | Low             | Used in Byte Write option                                                                 |
| בטו    | NWE           | Write Enable                  | Output | Low             | Used in Byte Select option                                                                |
|        | NOE           | Output Enable                 | Output | Low             | Used in Byte Select option                                                                |
|        | NUB           | Upper Byte Select             | Output | Low             | Used in Byte Select option                                                                |
|        | NLB           | Lower Byte Select             | Output | Low             | Used in Byte Select option                                                                |
|        | NWAIT         | Wait Input                    | Input  | Low             |                                                                                           |
|        | BMS           | Boot Mode Select              | Input  | _               | Sampled during reset; must be driven low during reset for Flash to be used as boot memory |
| 410    | FIQ           | Fast Interrupt Request        | Input  | _               | PIO-controlled after reset                                                                |
| AIC    | IRQ0 - IRQ2   | External Interrupt Request    | Input  | _               | PIO-controlled after reset                                                                |
|        | TCLK0 - TCLK2 | Timer External Clock          | Input  | _               | PIO-controlled after reset                                                                |
| Timer  | TIOA0 - TIOA2 | Multi-purpose Timer I/O Pin A | I/O    | _               | PIO-controlled after reset                                                                |
|        | TIOB0 - TIOB2 | Multi-purpose Timer I/O Pin B | I/O    | _               | PIO-controlled after reset                                                                |
|        | SCK0 - SCK1   | External Serial Clock         | I/O    | _               | PIO-controlled after reset                                                                |
| USART  | TXD0 - TXD1   | Transmit Data Output          | Output | _               | PIO-controlled after reset                                                                |
|        | RXD0 - RXD1   | Receive Data Input            | Input  | _               | PIO-controlled after reset                                                                |
| PIO    | P0 - P31      | Parallel IO Line              | I/O    | _               |                                                                                           |
| WD     | NWDOVF        | Watchdog Overflow             | Output | Low             | Open drain                                                                                |
| Clock  | MCKI          | Master Clock Input            | Input  | _               | Schmidt trigger                                                                           |
| CIOCK  | MCKO          | Master Clock Output           | Output | _               |                                                                                           |
| Poont  | NRST          | Hardware Reset Input          | Input  | Low             | Schmidt trigger                                                                           |
| Reset  | NTRI          | Tri-state Mode Select         | Input  | Low             | Sampled during reset                                                                      |
|        | TMS           | Test Mode Select              | Input  | _               | Schmidt trigger, internal pull-up                                                         |
| ICE    | TDI           | Test Data Input               | Input  | _               | Schmidt trigger, internal pull-up                                                         |
| ICE    | TDO           | Test Data Output              | Output | _               |                                                                                           |
|        | TCK           | Test Clock                    | Input  | _               | Schmidt trigger, internal pull-up                                                         |





Table 1. AT91FR40161 Pin Description (Continued)

| Module          | Name            | Function                     | Туре   | Active<br>Level | Comments                                                                                       |
|-----------------|-----------------|------------------------------|--------|-----------------|------------------------------------------------------------------------------------------------|
|                 | NCSF            | Flash Memory Select          | Input  | Low             | Enables Flash Memory when pulled low                                                           |
| Flash<br>Memory | NBUSY           | Flash Memory Busy Output     | Output | Low             | Flash RDY/BUSY signal; open-drain                                                              |
| Wichiory        | NRSTF           | Flash Memory Reset Input     | Input  | Low             | Resets Flash to standard operating mode                                                        |
|                 | V <sub>DD</sub> | Power                        | Power  | _               | All V <sub>DD</sub> and all GND pins MUST be                                                   |
| Dower           | GND             | Ground                       | Ground | _               | connected to their respective supplies by the shortest route                                   |
| Power           | VPP             | Faster Program/Erase Voltage | Power  | -               | See AT49BV/LV1604A/1614A (T)<br>2 Mbyte (1M x 16/2M x 8) 3-volt Only Flash<br>Memory Datasheet |

## **Block Diagram**

Figure 2. AT91FR40161







## Architectural Overview

The AT91FR40161 integrates Atmel's AT91R40807 ARM Thumb processor and an AT49BV1604A/1614A 2 Mbyte (16 Mbit) Flash memory die in a single compact 120-ball BGA device. The address, data and control signals, except the Flash memory enable and Flash reset, are internally interconnected.

The AT91R40807 architecture consists of two main buses, the Advanced System Bus (ASB) and the Advanced Peripheral Bus (APB). Designed for maximum performance and controlled by the memory controller, the ASB interfaces the ARM7TDMI processor with the on-chip 32-bit memories, the External Bus Interface (EBI) and the AMBA™ Bridge. The AMBA Bridge drives the APB, designed for access to on-chip peripherals and optimized for low power consumption.

The AT91FR40161 implements the ICE port of the ARM7TDMI processor on dedicated pins, offering a complete, low-cost and easy-to-use debug solution for target debugging.

#### **Memories**

The AT91FR40161 embeds 136 Kbytes of internal SRAM. The internal memory is directly connected to the 32-bit data bus and is single-cycle accessible. This provides maximum performance of 36 MIPS at 40 MHz by using the ARM instruction set of the processor, minimizing system power consumption and improving on the performance of separate memory solutions.

The AT91FR40161 features an External Bus Interface (EBI), which enables connection of external memories and application-specific peripherals. The EBI supports 8- or 16-bit devices and can use two 8-bit devices to emulate a single 16-bit device. The EBI implements the early read protocol, enabling faster memory access than standard memory interfaces.

The AT91FR40161 embeds a Flash memory organized as 1024K 16-bit words, accessed via the EBI. Its main function is program memory. A 16-bit Thumb instruction can be loaded from Flash memory in a single access. Separate MCU and Flash memory reset inputs (NRST and NRSTF) are provided for maximum flexibility. The user is thus free to tailor the reset operation to the application.

The AT91FR40161 integrates resident boot software called AT91 Flash Uploader software in the embedded Flash. The AT91 Flash Uploader software is able to upload program application software into its Flash memory.

## **Peripherals**

The AT91FR40161 integrates several peripherals that are classified as system or user peripherals.

All on-chip peripherals are 32-bit accessible by the AMBA Bridge, and can be programmed with a minimum number of instructions. The peripheral register set is composed of control, mode, data, status and enable/disable/status registers.

An on-chip Peripheral Data Controller (PDC) transfers data between the on-chip USARTs and on- and off-chip memory address spaces without processor intervention. Most importantly, the PDC removes the processor interrupt handling overhead, making it possible to transfer up to 64K contiguous bytes without reprogramming the start address, thus increasing the performance of the microcontroller and reducing the power consumption.

#### **System Peripherals**

The External Bus Interface (EBI) controls the external memory or peripheral devices via an 8- or 16-bit data bus and is programmed through the APB. Each chip select line has its own programming register.

The Power-saving (PS) module implements the Idle Mode (ARM7TDMI core clock stopped until the next interrupt) and enables the user to adapt the power consumption of the microcontroller to application requirements (independent peripheral clock control).

The Advanced Interrupt Controller (AIC) controls the internal interrupt sources from the internal peripherals and the four external interrupt lines (including the FIQ) to provide an interrupt and/or fast interrupt request to the ARM7TDMI. It integrates an 8-level priority controller, and, using the auto-vectoring feature, reduces the interrupt latency time.

The Parallel Input/Output Controller (PIO) controls up to 32 I/O lines. It enables the user to select specific pins for on-chip peripheral input/output functions, and general-purpose input/output signal pins. The PIO controller can be programmed to detect an interrupt on a signal change from each line.

The Watchdog (WD) can be used to prevent system lock-up if the software becomes trapped in a deadlock.

The Special Function (SF) module integrates the Chip ID, the Reset Status and the Protect registers.

Two USARTs, independently configurable, enable communication at a high baud rate in synchronous or asynchronous mode. The format includes start, stop and parity bits and up to eight data bits. Each USART also features a Timeout and a Time Guard register, facilitating the use of the two dedicated Peripheral Data Controller (PDC) channels.

The 3-channel, 16-bit Timer Counter (TC) is highly programmable and supports capture or waveform modes. Each TC channel can be programmed to measure or generate different kinds of waves, and can detect and control two input/output signals. In addition, the TC has three external clock signals.

**User Peripherals** 





## **Associated Documentation**

Table 2. Associated Documentation

| Product     | Information                                                                           |                 | Document Title                                                                         |  |
|-------------|---------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------|--|
|             | Internal architecture of pro<br>ARM/Thumb instruction se<br>Embedded in-circuit-emula | ets             | ARM7TDMI (Thumb) Datasheet, lit. no. 0673                                              |  |
|             | External memory interface<br>Peripheral operations<br>Peripheral user interfaces      | mapping         | AT91x40 Series Datasheet, lit. no. 1354                                                |  |
|             | DC characteristics Power consumption                                                  | MCU             | AT91R40807 Electrical Characteristics Datasheet,<br>lit. no. 1367                      |  |
| AT91FR40161 | Thermal and reliability considerations AC characteristics                             | Flash<br>Memory | AT49BV/LV1604A/1614A(T) 2-Mbyte (1M x 16/2M x 8) 3-volt<br>Only Flash Memory Datasheet |  |
|             | Product overview Ordering information Packaging information Soldering profile         |                 | AT91FR40161 Summary Datasheet (this document)                                          |  |
|             | Detailed description of Fla                                                           | sh memory       | AT49BV/LV1604A/1614A(T) 2-Mbyte (1M x 16/2M x 8) 3-volt Only Flash Memory Datasheet    |  |

#### **Product Overview**

#### **Power Supply**

The AT91FR40161 has a single power supply pin,  $V_{DD}$ . The  $V_{DD}$  pin supplies the I/O pads and the core. The supported voltage range on  $V_{DD}$  is 2.7V to 3.6V.

# Input/Output Considerations

The AT91FR40161 I/O pads accept voltage levels up to the power supply limit. After reset, the microcontroller peripheral I/Os are initialized as inputs to provide the user with maximum flexibility. It is recommended that in any application phase, the inputs to the microcontroller be held at valid logic levels to minimize the power consumption.

#### **Master Clock**

The AT91FR40161 has a fully static design and works on the Master Clock (MCK), provided on the MCKI pin from an external source.

The Master Clock is also provided as an output of the device on the pin MCKO, which is multiplexed with a general purpose I/O line. While NRST is active, and after the reset, the MCKO is valid and outputs an image of the MCK signal. The PIO Controller must be programmed to use this pin as standard I/O line.

#### Reset

Reset restores the default states of the user interface registers (defined in the user interface of each peripheral), and forces the ARM7TDMI to perform the next instruction fetch from address zero. Except for the program counter, the ARM7TDMI registers do not have defined reset states.

#### **NRST Pin**

NRST is active low-level input. It is asserted asynchronously, but exit from reset is synchronized internally to the MCK. The signal presented on MCKI must be active within the specification for a minimum of 10 clock cycles up to the rising edge of NRST to ensure correct operation. The first processor fetch occurs 80 clock cycles after the rising edge of NRST.

#### **Watchdog Reset**

The watchdog can be programmed to generate an internal reset. In this case, the reset has the same effect as the NRST pin assertion, but the pins BMS and NTRI are not sampled. Boot Mode and Tri-state Mode are not updated. If the NRST pin is asserted and the watchdog triggers the internal reset, the NRST pin has priority.

#### **Emulation Functions**

#### **Tri-state Mode**

The AT91FR40161 microcontroller provides a tri-state mode, which is used for debug purposes. This enables the connection of an emulator probe to an application board without having to desolder the device from the target board. In tri-state mode, all the output pin drivers of the AT91R40807 microcontroller are disabled.

In Tri-state Mode, direct access to the Flash via external pins is provided. This enables production Flash programming using standard Flash programmers prior to board mounting.

To enter tri-state mode, the NTRI pin must be held low during the last ten clock cycles before the rising edge of NRST. For normal operation, the NTRI pin must be held high during reset by a resistor of up to 400 kOhm.

NTRI is multiplexed with I/O line P21 and USART1 serial data transmit line TXD1.

#### JTAG/ICE Debug

ARM standard embedded In-circuit Emulation is supported via the JTAG/ICE port. The pins TDI, TDO, TCK and TMS are dedicated to this debug function and can be connected to a host computer via the external ICE interface. In ICE Debug Mode, the





ARM7TDMI core responds with a non-JTAG chip ID that identifies the microcontroller. This is not fully IEEE1149.1 compliant.

### **Memory Controller**

The ARM7TDMI processor address space is 4 Gbytes. The memory controller decodes the internal 32-bit address bus and defines three address spaces:

- Internal memories in the four lowest megabytes
- Middle space reserved for the external devices (memory or peripherals) controlled by the EBI
- Internal peripherals in the four highest megabytes

In any of these address spaces, the ARM7TDMI operates in little-endian mode only.

#### **Internal Memories**

The AT91FR40161 microcontroller integrates 8 Kbytes of primary internal SRAM that is 32 bits wide and single clock cycle accessible. This memory bank is mapped at address 0x0 (after the remap command), allowing ARM7TDMI exception vectors between 0x0 and 0x20 to be modified by the software. The rest of the bank can be used for stack allocation (to speed up context saving and restoring), or as data and program storage for critical algorithms. Byte (8-bit), half-word (16-bit) or word (32-bit) accesses are supported and are executed within one cycle. Fetching Thumb or ARM instructions is supported and internal memory can store twice as many Thumb instructions as ARM ones.

The AT91FR40161 also integrates an extended memory bank of 128 Kbytes at address 0x0010 0000. Placing the SRAM on-chip and using the 32-bit data bus bandwidth maximizes the microcontroller performance and minimizes the system power consumption. The 32-bit bus increases the effectiveness of the use of the ARM instruction set, and the ability of processing data that is wider than 16-bit, thus making optimal use of the ARM7TDMI advanced performance.

Being able to dynamically update application software in the 128 Kbyte SRAM adds an extra dimension to the AT91FR40161. In order to prevent accidental write to the extended SRAM while the application is running, a write detection feature has been implemented.

The AT91FR40161 also integrates a 2 Mbyte Flash memory that is accessed via the External Bus Interface. All data, address and control lines, except for the Chip Select signal, are connected within the device.

#### **Boot Mode Select**

The ARM reset vector is at address 0x0. After the NRST line is released, the ARM7TDMI executes the instruction stored at this address. This means that this address must be mapped in nonvolatile memory after the reset. The input level on the BMS pin during the last 10 clock cycles before the rising edge of the NRST selects the type of boot memory (see Table 3).

If the embedded Flash memory is to be used as boot memory, the BMS input must be pulled down externally and NCS0 must be connected to NCSF externally.

The pin BMS is multiplexed with the I/O line P24 that can be programmed after reset like any standard PIO line.

Table 3. Boot Mode Select

| BMS | Boot Memory                    |  |
|-----|--------------------------------|--|
| 1   | Internal 32-bit extended SRAM  |  |
| 0   | External 16-bit memory on NCS0 |  |

#### **Remap Command**

The ARM vectors (Reset, Abort, Data Abort, Prefetch Abort, Undefined Instruction, Interrupt, Fast Interrupt) are mapped from address 0x0 to address 0x20. In order to allow these vectors to be redefined dynamically by the software, the AT91FR40161 uses a remap command that enables switching between the boot memory and the internal primary SRAM bank addresses. The remap command is accessible through the EBI User Interface by writing one in RCB of EBI\_RCR (Remap Control Register). Performing a remap command is mandatory if access to the other external devices (connected to chip selects 1 to 7) is required. The remap operation can only be changed back by an internal reset or an NRST assertion.

#### **Abort Control**

The abort signal providing a Data Abort or a Prefetch Abort exception to the ARM7TDMI is asserted when accessing an undefined address in the EBI address space.

No abort is generated when reading the internal memory or by accessing the internal peripherals, whether the address is defined or not.

#### **External Bus Interface**

The External Bus Interface handles the accesses between addresses 0x0040 0000 and 0xFFC0 0000. It generates the signals that control access to the external devices, and can be configured from eight 1-Mbyte banks up to four 16-Mbyte banks. It supports byte, half-word and word aligned accesses.

For each of these banks, the user can program:

- Number of wait states
- Number of data float times (wait time after the access is finished to prevent any bus contention in case the device is too long in releasing the bus)
- Data bus width (8-bit or 16-bit)
- With a 16-bit wide data bus, the user can program the EBI to control one 16-bit device (Byte Access Select Mode) or two 8-bit devices in parallel that emulate a 16bit memory (Byte Write Access Mode).

The External Bus Interface features also the Early Read Protocol, configurable for all the devices, that significantly reduces access time requirements on an external device in the case of single-clock cycle access.

In the AT91FR40161, the External Bus Interface connects internally to the Flash memory.

#### **Flash Memory**

The 2 Mbyte Flash memory is organized as 1,048,576 words of 16 bits each. The Flash memory is addressed as 16-bit words via the EBI. It uses address lines A1 - A20.

The address, data and control signals, except the Flash memory enable, are internally interconnected. The user should connect the Flash memory enable (NCSF) to one of the active-low chip selects on the EBI; NCSO must be used if the Flash memory is to be the boot memory. In addition, if the Flash memory is to be used as boot memory, the BMS input must be pulled down externally in order for the processor to perform correct 16-bit fetches after reset.

During boot, the EBI must be configured with the correct number of standard wait states. For example, four standard wait states are required when the microcontroller is running at 40 MHz.

The user must ensure that all  $V_{DD}$  and all GND pins are connected to their respective supplies by the shortest route. The Flash memory powers on in the read mode. Command sequences are used to place the device in other operating modes, such as program and erase.





A separate Flash memory reset input pin (NRSTF) is provided for maximum flexibility, enabling the reset operation to adapt to the application. When this input is at a logic high level, the memory is in its standard operating mode; a low level on this input halts the current memory operation and puts its outputs in a high impedance state.

The Flash memory features data polling to detect the end of a program cycle. While a program cycle is in progress, an attempted read of the last word written will return the complement of the written data on I/O7. An open-drain NBUSY output pin provides another method of detecting the end of a program or erase cycle. This pin is pulled low while program and erase cycles are in progress and is released at the completion of the cycle. A toggle bit feature provides a third means of detecting the end of a program or erase cycle.

The Flash memory is segmented into two memory planes. Reads from one memory plane may be performed even while program or erase functions are being executed in the other memory plane. This feature enhances performance by not requiring the system to wait for a program or erase cycle to complete before a read may be performed.

The Flash memory is divided into 39 sectors for erase operations. To further enhance device flexibility, an Erase Suspend feature is offered. This feature puts the erase cycle on hold for an indefinite period and allows the user to read data from, or to write data to, any other sector within the same memory plane. There is no need to suspend an erase cycle if the data to be read is in the other memory plane.

The device has the capability to protect data stored in any sector. Once the data protection for a sector is enabled, the data in that sector cannot be changed while input levels lie between ground and  $V_{DD}$ .

An optional VPP pin is available to enhance program/erase times.

A 6-byte command sequence (Enter Single Pulse Program Mode) allows the device to be written to directly, using single pulses on the write control lines. This mode (Single-pulse Programming) is exited by powering down the device or by pulsing the NRSTF pin low for a minimum of 50 ns and then bringing it back to  $V_{DD}$ .

The following hardware features protect against inadvertent programming of the Flash memory:

- V<sub>DD</sub> Sense if V<sub>DD</sub> is below 1.8V (typical), the program function is inhibited.
- V<sub>DD</sub> Power-on Delay once V<sub>DD</sub> has reached the V<sub>DD</sub> sense level, the device will automatically time out 10 ms (typically) before programming.
- Program Inhibit holding any one of OE low, CE high or WE high inhibits program cycles.
- Noise Filter pulses of less than 15 ns (typical) on the WE or CE inputs will not initiate a program cycle.

See the AT49BV1604A/1614A(T) 2-Mbyte (1M x 16/2M x 8) 3-volt Only Flash Memory Datasheet for further details on Flash operation and electrical characteristics.

# AT91 Flash Uploader Software

All Flash-based AT91 devices are delivered with a pre-programmed software called the AT91 Flash Uploader that resides in the first sector of the embedded Flash. The Flash Uploader allows programming to the embedded flash through a serial port. Either of the on-chip USARTs can be used by the Flash Uploader.

Figure 3. Flash Uploader



#### **Flash Uploader Operations**

The Flash Uploader requires the embedded Flash to be used as the AT91FR40161 boot memory and a valid clock to be applied to MCKI. After reset, the Flash Uploader immediately recopies itself into the internal SRAM and jumps to it. The following operation requires this memory resource only. External accesses are performed only to program the embedded Flash.

When starting, PIO input change interrupts are initialized on the RXD lines of both USARTs. When an interrupt occurs, a Timer Counter channel is started. When the next input change is detected on the RXD line, the Timer Counter channel is stopped. This is how the first character length is measured, and the USART can be initiated by taking into account the ratio between the device master clock speed and the actual communication baud rate speed.

The Programming System then sends commands and data following a proprietary protocol for the Flash device to be programmed. It is up to the Programming System to erase and program the first sector of the Flash as the last step of the operation, in order to minimize the risk that the Flash Uploader is erased and the power supply shuts down.

Note that in the event that the Flash Uploader is erased from the first sector while the new final application is not yet programmed, and while the target system power supply is switched off, a non-recoverable error occurs and the AT91FR40161 cannot be re-programmed using the Flash Uploader.

#### **Programming System**

Atmel provides a free Host Loader that runs on an IBM<sup>®</sup>-compatible PC under Windows<sup>®</sup>95 or Windows<sup>®</sup>98 operating system. It can be downloaded from the Atmel web site and requires only a serial cable to connect the Host to the Target.





Communications can be selected on either COM1 or COM2 and the serial link speed is limited to 115200 bauds. Because the serial link is the bottleneck in this configuration, the Flash programming lasts 110 seconds per Mbyte.

Reduced programming time can be achieved by using a faster programming system. An AT91 Evaluation Board is capable of running a serial link at up to 500 Kbits/sec and can match the fastest programming allowed by the Flash, for example, about 40 seconds per Mbyte when the word programming becomes the bottleneck.

## **Peripherals**

The AT91FR40161 peripherals are connected to the 32-bit wide Advanced Peripheral Bus.

Peripheral registers are only word accessible. Byte and half-word accesses are not supported. If a byte or a half-word access is attempted, the memory controller automatically masks the lowest address bits and generates a word access.

Each peripheral has a 16 Kbyte address space allocated (the AIC only has a 4 Kbyte address space).

#### **Peripheral Registers**

The following registers are common to all peripherals:

- Control Register write-only register that triggers a command when a one is written
  to the corresponding position at the appropriate address. Writing a zero has no
  effect.
- Mode Register read/write register that defines the configuration of the peripheral.
   Usually has a value of 0x0 after a reset.
- Data Registers read and/or write register that enables the exchange of data between the processor and the peripheral.
- Status Register read-only register that returns the status of the peripheral.
- Enable/Disable/Status Registers are shadow command registers. Writing a one in
  the Enable Register sets the corresponding bit in the Status Register. Writing a one
  in the Disable Register resets the corresponding bit and the result can be read in the
  Status Register. Writing a bit to zero has no effect. This register access method
  maximizes the efficiency of bit manipulation, and enables modification of a register
  with a single non-interruptible instruction, replacing the costly read-modify-write
  operation.

Unused bits in the peripheral registers must be written at 0 for upward compatibility. These bits read 0.

#### **Peripheral Interrupt Control**

The Interrupt Control of each peripheral is controlled from the status register using the interrupt mask. The status register bits are ANDed to their corresponding interrupt mask bits and the result is then ORed to generate the Interrupt Source signal to the Advanced Interrupt Controller.

The interrupt mask is read in the Interrupt Mask Register and is modified with the Interrupt Enable Register and the Interrupt Disable Register. The enable/disable/status (or mask) makes it possible to enable or disable peripheral interrupt sources with a non-interruptible single instruction. This eliminates the need for interrupt masking at the AIC or core level in real-time and multi-tasking systems.

#### **Peripheral Data Controller**

The AT91FR40161 has a 4-channel PDC dedicated to the two on-chip USARTs. One PDC channel is dedicated to the receiver and one to the transmitter of each USART.

The user interface of a PDC channel is integrated in the memory space of each USART. It contains a 32-bit Address Pointer Register (RPR or TPR) and a 16-bit Transfer Counter Register (RCR or TCR). When the programmed number of transfers are performed, a status bit indicating the end of transfer is set in the USART Status Register and an interrupt can be generated.





#### System Peripherals

**PS: Power-saving** 

The Power-saving feature optimizes power consumption, enabling the software to stop the ARM7TDMI clock (idle mode), restarting it when the module receives an interrupt (or reset). It also enables on-chip peripheral clocks to be enabled and disabled individually, matching power consumption and application needs.

AIC: Advanced Interrupt Controller

The Advanced Interrupt Controller has an 8-level priority, individually maskable, vectored interrupt controller, and drives the NIRQ and NFIQ pins of the ARM7TDMI from:

- The external fast interrupt line (FIQ)
- The three external interrupt request lines (IRQ0 IRQ2)
- The interrupt signals from the on-chip peripherals

The AIC is extensively programmable offering maximum flexibility, and its vectoring features reduce the real-time overhead in handling interrupts.

The AIC also features a spurious vector detection feature, which reduces spurious interrupt handling to a minimum, and a protect mode that facilitates the debug capabilities.

PIO: Parallel I/O Controller

The AT91FR40161 has 32 programmable I/O lines. Six pins are dedicated as general-purpose I/O pins. Other I/O lines are multiplexed with an external signal of a peripheral to optimize the use of available package pins. The PIO controller enables generation of an interrupt on input change and insertion of a simple input glitch filter on any of the PIO pins.

WD: Watchdog

The Watchdog is built around a 16-bit counter and is used to prevent system lock-up if the software becomes trapped in a deadlock. It can generate an internal reset or interrupt, or assert an active level on the dedicated pin NWDOVF. All programming registers are password-protected to prevent unintentional programming.

SF: Special Function

The AT91FR40161 provides registers that implement the following special functions.

- Chip Identification
- RESET Status
- Protect Mode

### **User Peripherals**

USART: Universal Synchronous/ Asynchronous Receiver Transmitter The AT91FR40161 provides two identical, full-duplex, universal synchronous/asynchronous receiver/transmitters.

Each USART has its own baud rate generator, and two dedicated Peripheral Data Controller channels. The data format includes a start bit, up to 8 data bits, an optional programmable parity bit and up to 2 stop bits.

The USART also features a Receiver Timeout register, facilitating variable length frame support when it is working with the PDC, and a Time-guard register, used when interfacing with slow remote equipment.

**TC: Timer Counter** 

The AT91FR40161 features a Timer Counter block that includes three identical 16-bit timer counter channels. Each channel can be independently programmed to perform a wide range of functions including frequency measurement, event counting, interval measurement, pulse generation, delay timing and pulse width modulation.

The Timer Counter can be used in Capture or Waveform mode, and all three counter channels can be started simultaneously and chained together.





# **Ordering Information**

Table 4. Ordering Information

| Ordering Code  | Package | Temperature Operating Range   |
|----------------|---------|-------------------------------|
| AT91FR40161-CI | BGA 120 | Industrial<br>(-40°C to 85°C) |

## **Packaging Information**

Figure 4. 120-ball Ball Grid Array Package Drawing





Table 5. Thermal Resistance Data

| Sym           | nbol | Parameter                              | Condition | Package      | Typical | Units |
|---------------|------|----------------------------------------|-----------|--------------|---------|-------|
| $\theta_{JA}$ |      | Junction-to-ambient thermal resistance | Still Air | 120-ball BGA | 36.6    | °C/M  |
| $\theta_{JC}$ |      | Junction-to-case thermal resistance    |           | 120-ball BGA | 11      | °C/W  |

Table 6. Device and 120-ball BGA Package Maximum Weight

| rdn | ma |
|-----|----|
| עסו | mg |
|     | 5  |





## **Soldering Profile**

Table 7 gives the recommended soldering profile from J-STD-20.

Table 7. Soldering Profile

|                                            | Convection or IR/Convection   | VPR                            |
|--------------------------------------------|-------------------------------|--------------------------------|
| Average Ramp-up Rate (183°C to Peak)       | 3°C/sec. max.                 | 10°C/sec.                      |
| Preheat Temperature 125°C ±25°C            | 120 sec. max                  |                                |
| Temperature Maintained Above 183°C         | 60 sec. to 150 sec.           |                                |
| Time within 5°C of Actual Peak Temperature | 10 sec. to 20 sec.            | 60 sec.                        |
| Peak Temperature Range                     | 220 +5/-0°C or<br>235 +5/-0°C | 215 to 219°C or<br>235 +5/-0°C |
| Ramp-down Rate                             | 6°C/sec.                      | 10°C/sec.                      |
| Time 25°C to Peak Temperature              | 6 min. max                    |                                |

Small packages may be subject to higher temperatures if they are reflowed in boards with larger components. In this case, small packages may have to withstand temperatures of up to 235°C, not 220°C (IR reflow).

Recommended package reflow conditions depend on package thickness and volume. See Table 8.

Table 8. Recommended Package Reflow Conditions (1, 2, 3)

| Parameter     | Temperature  |
|---------------|--------------|
| Convection    | 220 +5/-0°C  |
| VPR           | 215 to 219°C |
| IR/Convection | 220 +5/-0°C  |

- Notes: 1. The packages are qualified by Atmel using IR reflow conditions, not convection or VPR.
  - 2. By default, the package level 1 is qualified at 220°C (unless 235°C is stipulated).
  - 3. The body temperature is the most important parameter, but other profile parameters such as total exposure time to hot temperature or heating rate may also influence component reliability.

A maximum of three reflow passes is allowed per component.

## **Document Details**

Title AT91FR40161 Summary

Literature Number 6040S

**Revision History** 

Version A Publication Date: 27-Nov-03

