## 8-Bit, Programmable, 2- to 3-Phase, Synchronous Buck Controller

## FEATURES

Selectable 2- or 3-phase operation at up to 1 MHz per phase $\pm 7.7 \mathrm{mV}$ worst-case differential sensing error over temperature
Logic-level PWM outputs for interface to external high power drivers
Fast enhanced PWM (FEPWM) flex mode for excellent load transient performance
Active current balancing between all output phases
Built-in power-good/crowbar blanking supports on-the-fly VID code changes
Digitally programmable 0.5 V to 1.6 V output supports both VR10.x and VR11 specifications
Programmable short-circuit protection with programmable latch-off delay

## APPLICATIONS

## Desktop PC power supplies for

 Next generation Intel ${ }^{\oplus}$ processors VRM modules
## GENERAL DESCRIPTION

The ADP3193A ${ }^{1}$ is a highly efficient, multiphase, synchronous buck switching regulator controller optimized for converting a 12 V main supply into the core supply voltage required by high performance Intel processors. It uses an internal 8-bit DAC to read a voltage identification (VID) code directly from the processor, which is used to set the output voltage between 0.5 V and 1.6 V .

This device uses a multimode PWM architecture to drive the logic-level outputs at a programmable switching frequency that can be optimized for VR size and efficiency. The phase relationship of the output signals can be programmed to provide 2 - or 3-phase operation, allowing for the construction of up to three complementary buck switching stages.

The ADP3193A also includes programmable no load offset and slope functions to adjust the output voltage as a function of the load current, optimally positioning it for a system transient. The ADP3193A also provides accurate and reliable short-circuit protection, adjustable current limiting, and delayed power-good output that accommodates on-the-fly output voltage changes requested by the CPU .

FUNCTIONAL BLOCK DIAGRAM


Figure 1.
The ADP3193A has a built-in shunt regulator that allows the part to be connected to the 12 V system supply through a series resistor.

The ADP3193A is specified over the extended commercial temperature range of $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ and is available in a 32-lead LFCSP.

[^0]ADP3193A/D

## ADP3193A

## TABLE OF CONTENTS

Features .....  .1
Applications ..... 1
General Description ..... 1
Functional Block Diagram .....  1
Revision History .....  2
Specifications .....  .3
Absolute Maximum Ratings .....  5
ESD Caution .....  5
Pin Configuration and Function Descriptions ..... 6
Typical Performance Characteristics .....  7
Test Circuits .....  8
Theory of Operation .....  9
Start-Up Sequence .....  9
Phase Detection Sequence .....  9
Master Clock Frequency ..... 10
Output Voltage Differential Sensing ..... 10
Output Current Sensing ..... 10
Current Control Mode and Thermal Balance. ..... 10
Voltage Control Mode ..... 10
Current Reference ..... 11
Fast Enhanced PWM Mode ..... 11
Delay Timer ..... 11
Soft Start ..... 11
Current-Limit, Short-Circuit, and Latch-Off Protection ..... 11
Dynamic VID ..... 12
Power-Good Monitoring ..... 12
Output Crowbar ..... 12
Output Enable and UVLO ..... 13
Application Information ..... 18
Setting the Clock Frequency ..... 18
Soft Start Delay Time ..... 18
Current-Limit Latch-Off Delay Times ..... 18
Inductor Selection ..... 18
Current Sense Amplifier ..... 19
Inductor DCR Temperature Correction ..... 20
Output Offset. ..... 20
Cout Selection ..... 21
Power MOSFETs ..... 22
Ramp Resistor Selection ..... 23
COMP Pin Ramp ..... 23
Current-Limit Setpoint ..... 23
Feedback Loop Compensation Design ..... 24
$\mathrm{C}_{\text {IN }}$ Selection and Input Current di/dt Reduction ..... 25
Shunt Resistor Design ..... 25
Tuning Procedure for ADP3193A ..... 26
Layout and Component Placement ..... 27
Outline Dimensions ..... 29
Ordering Guide ..... 29

## REVISION HISTORY

## SPECIFICATIONS

VCC $=5 \mathrm{~V}, \mathrm{FBRTN}=\mathrm{GND}, \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$, unless otherwise noted. ${ }^{1}$
Table 1.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE CURRENT <br> Reference Bias Voltage Reference Bias Current | $\begin{aligned} & V_{\text {IREF }} \\ & I_{\text {IREF }} \end{aligned}$ | RİREF $=100 \mathrm{k} \Omega$ | 14.25 | $\begin{aligned} & 1.5 \\ & 15 \end{aligned}$ | 15.75 | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| ERROR AMPLIFIER <br> Output Voltage Range ${ }^{2}$ Accuracy <br> Differential Nonlinearity Input Bias Current FBRTN Current Output Current Gain Bandwidth Product Slew Rate Boot Voltage Hold Time | Vсомр <br> $V_{\text {fb }}$ <br> $\mathrm{V}_{\text {FB(BOOT) }}$ <br> $\mathrm{I}_{\text {fb }}$ <br> Ifbrta <br> Icomp <br> GBW (ERR) <br> tвоот | Relative to nominal DAC output, referenced to FBRTN (see Figure 4) <br> In startup $\mathrm{I}_{\mathrm{FB}}=\mathrm{I}_{\mathrm{IREF}}$ <br> FB forced to $\mathrm{V}_{\text {out }}$ - $3 \%$ $\begin{aligned} & C O M P=F B \\ & C O M P=F B \\ & C_{D E L A Y}=10 \mathrm{nF} \end{aligned}$ | $\begin{aligned} & 0 \\ & -7.7 \\ & 1.092 \\ & -1 \\ & 13.5 \end{aligned}$ | $1.1$ <br> 15 <br> 65 <br> 500 <br> 20 <br> 25 <br> 2 | $\begin{aligned} & 4.4 \\ & +7.7 \\ & \\ & 1.108 \\ & +1 \\ & 16.5 \\ & 200 \end{aligned}$ | V <br> mV <br> V <br> LSB <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> ms |
| VID INPUTS <br> Input Low Voltage <br> Input High Voltage <br> Input Current <br> VID Transition Delay Time ${ }^{2}$ <br> No CPU Detection Turn-Off Delay Time ${ }^{2}$ | $\mathrm{V}_{\text {ILVII })}$ <br> $\mathrm{V}_{\text {H(VII) }}$ <br> lin(vid) | VID(x), VIDSEL <br> VID(x), VIDSEL <br> VID code change to FB change VID code change to PWM going low | $\begin{aligned} & 0.8 \\ & 400 \\ & 5 \end{aligned}$ | -1 | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mathrm{~ns} \\ & \mu \mathrm{~s} \end{aligned}$ |
| OSCILLATOR <br> Frequency Range ${ }^{2}$ <br> Frequency Variation <br> Output Voltage RAMPADJ Output Voltage RAMPADJ Input Current Range | fosc <br> fPHASE <br> $V_{\text {RT }}$ <br> $V_{\text {bampad }}$ <br> $I_{\text {RampadJ }}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{T}}=210 \mathrm{k} \Omega, 3 \text {-phase } \\ & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{T}}=100 \mathrm{k} \Omega, 3 \text {-phase } \\ & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{T}}=40 \mathrm{k} \Omega, 3 \text {-phase } \\ & \mathrm{R}_{T}=243 \mathrm{k} \Omega \text { to } \mathrm{GND} \\ & \text { RAMPADJ - FB } \end{aligned}$ | $\begin{aligned} & 0.25 \\ & 240 \\ & \\ & 1.9 \\ & -50 \\ & 1 \end{aligned}$ | $\begin{aligned} & 260 \\ & 530 \\ & 1000 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 4 \\ & 293 \\ & \\ & 2.1 \\ & +50 \\ & 50 \end{aligned}$ | MHz <br> kHz <br> kHz <br> kHz <br> V <br> mV <br> $\mu \mathrm{A}$ |
| CURRENT SENSE AMPLIFIER <br> Offset Voltage Input Bias Current <br> Gain Bandwidth Product Slew Rate Input Common-Mode Range Output Voltage Range Output Current Current Limit Latch-Off Delay Time | Vos(CSA) IBIAS(CSSUM) GBW(CSA) <br> Icscomp toc(DeLay) | CSSUM - CSREF (see Figure 4) $\begin{aligned} & \text { CSSUM }=\mathrm{CSCOMP} \\ & \text { CCSCOMP }=10 \mathrm{pF} \end{aligned}$ CSSUM and CSREF $C_{D E L A Y}=10 \mathrm{nF}$ | $\begin{aligned} & -1.0 \\ & -10 \\ & 0 \\ & 0.05 \end{aligned}$ | 10 <br> 10 <br> 500 <br> 8 | $\begin{aligned} & +1.0 \\ & +10 \\ & \\ & 3.5 \\ & 3.5 \end{aligned}$ | mV <br> nA <br> MHz <br> $\mathrm{V} / \mu \mathrm{s}$ <br> V <br> V <br> $\mu \mathrm{A}$ <br> ms |
| CURRENT BALANCE AMPLIFIER <br> Common-Mode Range <br> Input Resistance <br> Input Current Input Current Matching | $\mathrm{V}_{\mathrm{sw}(\mathrm{x}) \mathrm{CM}}$ <br> Rsw(x) <br> $\mathrm{Isw}_{\mathrm{sw}}(\mathrm{x}$ <br> $\Delta l s w(x)$ | $\begin{aligned} & S W(x)=0 V \\ & S W(x)=0 V \\ & S W(x)=0 V \end{aligned}$ | $\begin{aligned} & -600 \\ & 10 \\ & 8 \\ & -4 \end{aligned}$ | $\begin{aligned} & 17 \\ & 12 \end{aligned}$ | $\begin{aligned} & +200 \\ & 26 \\ & 20 \\ & +4 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{k} \Omega \\ & \mu \mathrm{~A} \\ & \% \end{aligned}$ |

## ADP3193A

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CURRENT LIMIT COMPARATOR <br> ILIMIT Bias Current <br> ILIMIT Voltage <br> Maximum Output Voltage <br> Current-Limit Threshold Voltage <br> Current-Limit Setting Ratio | Ilimit <br> Vlimit <br> Vaı |  | $\begin{aligned} & 9 \\ & 1.09 \\ & 3 \\ & 80 \end{aligned}$ | $\begin{aligned} & 10 \\ & 1.21 \\ & 100 \\ & 82.6 \end{aligned}$ | $\begin{aligned} & 11 \\ & 1.33 \\ & 125 \end{aligned}$ | $\mu \mathrm{A}$ <br> V <br> V <br> mV $\mathrm{mV} / \mathrm{V}$ |
| DELAY TIMER <br> Normal Mode Output Current Output Current in Current Limit Threshold Voltage | Idelay <br> ldelay(cl) <br> $V_{\text {delay(th) }}$ | $\begin{aligned} & I_{\text {DeLay }}=I_{\text {IREF }} \\ & I_{\text {DeLAYY(CL) }}=0.25 \times \mathrm{I}_{\text {IREF }} \end{aligned}$ | $\begin{aligned} & 12 \\ & 3.0 \\ & 1.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 3.75 \\ & 1.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 18 \\ & 4.5 \\ & 1.8 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> V |
| SOFT START Output Current | Iss | During startup, Iss = liger | 12 | 15 | 18 | $\mu \mathrm{A}$ |
| ENABLE INPUT <br> Threshold Voltage Hysteresis Input Current Delay Time | $\mathrm{V}_{\mathrm{TH}(\text { (EN })}$ <br> V HYS (EN) <br> $\operatorname{lin(EN)}$ <br> $t_{\text {DELAY(EN) }}$ | $\mathrm{EN}>950 \mathrm{mV}, \mathrm{C}_{\text {delay }}=10 \mathrm{nF}$ | $\begin{aligned} & 800 \\ & 80 \end{aligned}$ | $\begin{aligned} & 850 \\ & 100 \\ & -1 \\ & 2 \end{aligned}$ | $\begin{aligned} & 900 \\ & 125 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{A}$ <br> ms |
| $\overline{\text { OD OUTPUT }}$ <br> Output Low Voltage Output High Voltage | $\begin{aligned} & \text { VOL(ID) } \\ & V_{\text {OH(OD }} \end{aligned}$ |  | 4 | $\begin{aligned} & 160 \\ & 5 \end{aligned}$ | 500 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{v} \end{aligned}$ |
| POWER-GOOD COMPARATOR <br> Undervoltage Threshold Overvoltage Threshold Output Low Voltage Power-Good Delay Time During Soft Start ${ }^{2}$ VID Code Changing VID Code Static <br> Crowbar Trip Point Crowbar Reset Point Crowbar Delay Time VID Code Changing VID Code Static | VPWRGD(UV) <br> VPWRGD(OV) <br> Vol(PWRGD) <br> $V_{\text {Crowbar }}$ <br> tcrowbar | Relative to nominal DAC output Relative to nominal DAC output <br> $I_{\text {PWRGD(SINK) }}=-4 \mathrm{~mA}$ <br> $C_{\text {delay }}=10 \mathrm{nF}$ <br> Relative to nominal DAC output <br> Relative to FBRTN <br> Overvoltage to PWM going low | -400 100 100 100 320 100 | $\begin{aligned} & -350 \\ & 150 \\ & 150 \\ & 2 \\ & 250 \\ & 200 \\ & 150 \\ & 375 \\ & \\ & 250 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & -300 \\ & 200 \\ & 300 \\ & \\ & 200 \\ & 430 \end{aligned}$ | mV <br> mV <br> mV <br> ms <br> $\mu \mathrm{s}$ <br> ns <br> mV <br> mV <br> $\mu \mathrm{s}$ <br> ns |
| PWM OUTPUTS <br> Output Low Voltage Output High Voltage | Vol(PWM) <br> Vон(Ршм) | $\begin{aligned} & \text { lpwm(IINK) }=-400 \mu \mathrm{~A} \\ & \text { IPWM(SOURCE) }=400 \mu \mathrm{~A} \end{aligned}$ | 4.0 | $\begin{aligned} & 160 \\ & 5 \end{aligned}$ | 500 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{~V} \end{aligned}$ |
| SUPPLY <br> VCC² <br> DC Supply Current UVLO Turn-On Current UVLO Threshold Voltage UVLO Turn-Off Voltage | VCC <br> Ivce <br> Vuvio | $V_{\text {SYSTEM }}=12 \mathrm{~V}$, Rshunt $=340 \Omega$ (see Figure 4) <br> $\mathrm{V}_{\text {SYSTEM }}=13.2 \mathrm{~V}, \mathrm{R}_{\text {SHUNT }}=340 \Omega$ <br> VCC rising <br> VCC falling | 4.65 9 | 5 <br> 6.5 <br> 4.1 | $\begin{aligned} & 5.55 \\ & 25 \\ & 11 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |

[^1]
## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| VCC | -0.3 V to +6 V |
| FBRTN | -0.3 V to +0.3 V |
| PWM1 to PWM3, RAMPADJ | -0.3 V to $\mathrm{VCC}+0.3 \mathrm{~V}$ |
| SW1 to SW3 | -5 V to +25 V |
| $\quad<200 \mathrm{~ns}$ | -10 V to +25 V |
| All Other Inputs and Outputs | -0.3 V to $\mathrm{VCC}+0.3 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Ambient Temperature Range | $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Operating Junction Temperature | $125^{\circ} \mathrm{C}$ |
| Thermal Impedance $\left(\theta_{\mathrm{JA}}\right)$ | $32.6^{\circ} \mathrm{C} / \mathrm{W}$ |
| Lead Temperature |  |
| $\quad$ Soldering (10 sec) | $300^{\circ} \mathrm{C}$ |
| $\quad$ Infrared $(15 \mathrm{sec})$ | $260^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Absolute maximum ratings apply individually only, not in combination. Unless otherwise specified, all other voltages are referenced to GND.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## ADP3193A

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

Table 3. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | EN | Power Supply Enable Input. Pulling this pin to GND disables the PWM outputs and pulls the PWRGD output low. |
| 2 | PWRGD | Power-Good Output. Open-drain output that signals when the output voltage is outside of the proper operating range. |
| 3 | FBRTN | Feedback Return. VID DAC and error amplifier reference for remote sensing of the output voltage. |
| 4 | FB | Feedback Input. Error amplifier input for remote sensing of the output voltage. An external resistor between this pin and the output voltage sets the no load offset point. |
| 5 | COMP | Error Amplifier Output and Compensation Point. |
| 6 | SS | Soft Start Delay Setting Input. An external capacitor connected between this pin and GND sets the soft start ramp-up time. |
| 7 | DELAY | Delay Timer Setting Input. An external capacitor connected between this pin and GND sets the overcurrent latch-off delay time, boot voltage hold time, EN delay time, and PWRGD delay time. |
| 8 | ILIMIT | Current-Limit Set Point. An external resistor from this pin to GND sets the current-limit threshold of the converter. |
| 9 | RT | Frequency Setting Resistor Input. An external resistor connected between this pin and GND sets the oscillator frequency of the device. |
| 10 | RAMPADJ | PWM Ramp Current Input. An external resistor from the converter input voltage to this pin sets the internal PWM ramp. |
| 11 | CSREF | Current Sense Reference Voltage Input. The voltage on this pin is used as the reference for the current sense amplifier and the power-good and crowbar functions. This pin should be connected to the common point of the output inductors. |
| 12 | CSSUM | Current Sense Summing Node. External resistors from each switch node to this pin sum the average inductor currents to measure the total output current. |
| 13 | CSCOMP | Current Sense Compensation Point. A resistor and capacitor from this pin to CSSUM determines the gain of the current sense amplifier and the positioning loop response time. |
| 14 | GND | Ground. All internal biasing and the logic output signals of the device are referenced to this ground. |
| 15 | $\overline{O D}$ | Output Disable Logic Output. This pin is actively pulled low when the EN input is low or when VCC is below its UVLO threshold to signal to the driver IC that the driver high-side and low-side outputs should go low. |
| 16 | IREF |  |
| 17 to 19 | SW3 to SW1 | Current Balance Inputs. Inputs for measuring the current level in each phase. The SW pins of unused phases should be left open. |
| 20 to 22 | PWM3 to PWM1 | Logic-Level PWM Outputs. Each output is connected to the input of an external MOSFET driver, such as the ADP3120A. Connecting PWM3 output to VCC causes that phase to turn off, allowing the ADP3193A to operate as a 2- or 3-phase controller. |
| 23 | VCC | Supply Voltage. A $340 \Omega$ resistor should be placed between the 12 V system supply and the VCC pin. The internal shunt regulator maintains VCC $=5 \mathrm{~V}$. |
| 24 to 31 | VID7 to VID0 | Voltage Identification DAC Inputs. These eight pins are pulled down to GND, providing a logic zero if left open. When in normal operation mode, the DAC output programs the FB regulation voltage from 0.5 V to 1.6 V (see Table 4). |
| 32 | VIDSEL | VID DAC Selection Pin. The logic state of this pin determines whether the internal VID DAC decodes VID0 to VID7 as extended VR10 or VR11 inputs. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Master Clock Frequency vs. $R_{T}$

## ADP3193A

## TEST CIRCUITS



Figure 4. Closed-Loop Output Voltage Accuracy


Figure 5. Current Sense Amplifier Offset Voltage (Vos)

## THEORY OF OPERATION

The ADP3193A combines a multimode, fixed-frequency PWM control with multiphase logic outputs for use in 2- and 3-phase synchronous buck CPU core supply power converters. The internal VID DAC is designed to interface with the Intel 8-bit VRD/VRM 11 and 7-bit VRD/VRM 10.x CPUs. Multiphase operation is important for producing the high currents and low voltages demanded by today's microprocessors. Handling the high currents in a singlephase converter increases thermal demands on the components in the system, such as the inductors and MOSFETs.

The multimode control of the ADP3193A ensures a stable, high performance topology for the following:

- Balancing currents and thermals between phases
- High speed response at the lowest possible switching frequency and output decoupling
- Minimizing thermal switching losses by using lower frequency operation
- Tight load line regulation and accuracy
- High current output due to 3-phase operation
- Reduced output ripple due to multiphase cancellation
- PC board layout noise immunity
- Ease of use and design due to independent component selection
- Flexibility in design by allowing optimization for either low cost or high performance


## START-UP SEQUENCE

The ADP3193A follows the VR11 start-up sequence shown in Figure 7. After both the EN and UVLO conditions are met, the DELAY pin goes through one cycle (TD1). The first three clock cycles of TD2 are blanked from the PWM outputs and used for phase detection, as explained in the Phase Detection Sequence section. Then, the soft start ramp is enabled (TD2), and the output increases to the boot voltage of 1.1 V . The boot hold time is determined by the DELAY pin as it goes through a second cycle (TD3). During TD3, the processor VID pins settle to the required VID code. When TD3 is over, the ADP3193A soft starts either up or down to the final VID voltage (TD4). After TD4 has been completed and the PWRGD masking time (equal to VID on-the-fly masking) is completed, a third ramp on the DELAY pin sets the PWRGD blanking (TD5).


Figure 7. System Start-Up Sequence

## PHASE DETECTION SEQUENCE

During startup, the number of operational phases and their phase relationship is determined by the internal circuitry that monitors the PWM outputs. Normally, the ADP3193A operates as a 3-phase PWM controller. Connecting the PWM3 pin to VCC programs 2-phase operation.

Prior to soft start, while EN is low, the PWM3 pin sinks approximately $100 \mu \mathrm{~A}$. An internal comparator checks the voltage on PWM3 and compares it with a threshold of 3 V . If the pin is tied to VCC, it is above the threshold. Otherwise, an internal current sink pulls the pin to GND, which is below the threshold. PWM1 and PWM2 are low during the phase detection interval that occurs during the first three clock cycles of TD2. After this time, if PWM3 is not pulled to VCC, the $100 \mu \mathrm{~A}$ current sink is removed, and it functions as normal PWM output. If PWM3 is pulled to VCC, the $100 \mu \mathrm{~A}$ current source is removed, and it is put into a high impedance state.

The PWM outputs are logic-level devices intended for driving external gate drivers such as the ADP3120A. Because each phase is monitored independently, operation approaching $100 \%$ duty cycle is possible. In addition, more than one output can be on at the same time to allow overlapping phases.

## ADP3193A

## MASTER CLOCK FREQUENCY

The clock frequency of the ADP3193A is set with an external resistor connected from the RT pin to ground. The frequency follows the graph in Figure 3. To determine the frequency per phase, the clock is divided by the number of phases in use. If all phases are in use, divide by 3 . If PWM3 is tied to VCC, divide the master clock by 2 for the frequency of the remaining phases.

## OUTPUT VOLTAGE DIFFERENTIAL SENSING

The ADP3193A includes differential sensing, high accuracy VID DAC and reference, and a low offset error amplifier. This maintains a worst-case specification of $\pm 7.7 \mathrm{mV}$ differential sensing error over its full operating output voltage and temperature range. The output voltage is sensed between the FB pin and the FBRTN pin. FB should be connected through a resistor to the regulation point, usually the remote sensing pin of the microprocessor. FBRTN should be connected directly to the remote sensing ground point. The internal VID DAC and precision reference are referenced to FBRTN, which has a minimal current of $65 \mu \mathrm{~A}$ to allow accurate remote sensing. The internal error amplifier compares the output of the DAC to the FB pin to regulate the output voltage.

## OUTPUT CURRENT SENSING

The ADP3193A provides a dedicated current sense amplifier (CSA) to monitor the total output current for proper voltage positioning vs. load current and for current-limit detection. Sensing the load current at the output gives the total average current being delivered to the load, which is an inherently more accurate method than peak current detection or sampling the current across a sensing element, such as the low-side MOSFET. Depending on the objectives of the system, this amplifier can be configured in several ways:

- Output inductor DCR sensing without a thermistor for lowest cost.
- Output inductor DCR sensing with a thermistor for improved accuracy in tracking inductor temperature.
- Sensing resistor for highest accuracy measurements.

The positive input of the CSA is connected to the CSREF pin, which is connected to the output voltage. The inputs to the amplifier are summed together through resistors from the sensing element, such as the switch node side of the output inductors,
to the inverting input CSSUM. The feedback resistor between CSCOMP and CSSUM sets the gain of the amplifier, and a filter capacitor is placed in parallel with this resistor. The gain of the amplifier is programmable by adjusting the feedback resistor.

The difference between CSREF and CSCOMP is also used as a differential input for the current-limit comparator.

To provide the best accuracy for sensing current, the CSA has a low offset input voltage and the sensing gain is set by the external resistor.

## CURRENT CONTROL MODE AND THERMAL BALANCE

The ADP3193A has individual inputs (SW1 to SW3) for each phase that are used to monitor the current. This information is combined with an internal ramp to create a current-balancing feedback system that has been optimized for initial current balance accuracy and dynamic thermal balancing during operation. This current balance information is independent of the average output current information used for positioning, as described in the Output Current Sensing section.

The magnitude of the internal ramp can be set to optimize the transient response of the system. It also monitors the supply voltage for feedforward control for changes in the supply. A resistor connected from the power input voltage to the RAMPADJ pin determines the slope of the internal PWM ramp. External resistors can be placed in series with individual phases to create an intentional current imbalance, such as when one phase has better cooling and can support higher currents. Resistors Rswi through $\mathrm{R}_{\text {sw }}$ (see Figure 10) can be used for adjusting thermal balance in this 3-phase example. It is best to have the ability to add these resistors during the initial design; therefore, ensure that placeholders are provided in the layout.

To increase the current in any given phase, enlarge $\mathrm{R}_{\mathrm{sw}}$ for that phase (make Rsw $=0$ for the hottest phase, and do not change it during balancing). Increasing Rsw to only $500 \Omega$ results in a substantial increase in phase current. Increase each Rsw value by small amounts to achieve balance, starting with the coolest phase first.

## VOLTAGE CONTROL MODE

A high gain, high bandwidth voltage mode error amplifier is used for the voltage mode control loop. The control input voltage to the positive input is set via the VID logic according to the voltages listed in Table 4.

This voltage is also offset by the droop voltage for active positioning of the output voltage as a function of current, commonly known as active voltage positioning. The output of the amplifier is the COMP pin, which sets the termination voltage for the internal PWM ramps.

The negative input (FB) is tied to the output sense location with Resistor $\mathrm{R}_{\mathrm{B}}$ and is used for sensing and controlling the output voltage at this point. A current source (equal to IREF) from the FB pin flowing through $R_{B}$ is used for setting the no load offset voltage from the VID voltage. The no load voltage is negative with
respect to the VID DAC. The main loop compensation is incorporated into the feedback network between FB and COMP pins.

## CURRENT REFERENCE

The IREF pin is used to set an internal current reference. This reference current sets $\mathrm{I}_{\mathrm{FB}}, \mathrm{I}_{\mathrm{DeLay}}, \mathrm{I}_{\mathrm{SS}}$, and $\mathrm{I}_{\text {LImit }}$. A resistor to ground programs the current based on the 1.5 V output.

$$
I R E F=\frac{1.5 \mathrm{~V}}{R_{\text {IREF }}}
$$

Typically, $R_{\text {IREF }}$ is set to $100 \mathrm{k} \Omega$ to program $\operatorname{IREF}=15 \mu \mathrm{~A}$. Therefore,

$$
\begin{aligned}
& I_{F B}=I R E F=15 \mu \mathrm{~A} \\
& I_{D E L A Y}=I R E F=15 \mu \mathrm{~A} \\
& I_{S S}=I R E F=15 \mu \mathrm{~A} \\
& I_{L I M I T}=2 / 3(I R E F)=10 \mu \mathrm{~A}
\end{aligned}
$$

## FAST ENHANCED PWM MODE

Fast enhanced PWM mode is intended to improve the transient response of the ADP3193A to a load step-up. In previous generations of controllers, when a load step-up occurred, the controller could only respond to the load change after the PWM signal was turned on. Enhanced PWM mode allows the controller to immediately respond when a load step-up occurs. This allows the phases to respond more quickly when a load increase takes place.

## DELAY TIMER

The delay times for the start-up timing sequence are set with a capacitor from the DELAY pin to ground. In UVLO or when EN is logic low, the DELAY pin is held at ground. After the UVLO and EN signals are asserted, the first delay time (TD1 in Figure 7) is initiated. A current flows out of the DELAY pin to charge $C_{\text {dLy. }}$. This current is equal to IREF, which is normally $15 \mu \mathrm{~A}$. A comparator monitors the DELAY voltage with a threshold of 1.7 V . The delay time is therefore set by the IREF current charging a capacitor from 0 V to 1.7 V . This DELAY pin is used for multiple delay timings (TD1, TD3, and TD5) during the start-up sequence. In addition, DELAY is used for timing the current-limit latch-off, as explained in the Current-Limit, Short-Circuit, and Latch-Off Protection section.

## SOFT START

The soft start times for the output voltage are set with a capacitor from the SS pin to ground. After TD1 and the phase detection cycle have been completed, the SS time (TD2 in Figure 7) starts. The SS pin is disconnected from GND, and the capacitor is charged up to the 1.1 V boot voltage by the SS amplifier, which has an output current equal to IREF (normally $15 \mu \mathrm{~A}$ ). The voltage at the FB pin follows the ramping voltage on the SS pin, limiting
the inrush current during startup. The soft start time depends on the value of the boot voltage and $\mathrm{C}_{\mathrm{ss}}$.

When the SS voltage is within 100 mV of the boot voltage, the boot voltage delay time (TD3 in Figure 7) starts. The end of the boot voltage delay time signals the beginning of the second soft start time (TD4 in Figure 7). The SS voltage changes from the boot voltage to the programmed VID DAC voltage (either higher or lower) using the SS amplifier with the output current equal to IREF. The voltage of the FB pin follows the ramping voltage of the SS pin, limiting the inrush current during the transition from the boot voltage to the final DAC voltage. The second soft start time depends on the boot voltage, the programmed VID DAC voltage, and the Css.

If EN is taken low or if VCC drops below UVLO, DELAY and SS are reset to ground to be ready for another soft start cycle. Figure 8 shows typical start-up waveforms for the ADP3193A.


Figure 8. Typical Start-Up Waveforms (Channel 1: CSREF, Channel 2: DELAY, Channel 3: SS, Channel 4: Phase 1 Switch Node)

## CURRENT-LIMIT, SHORT-CIRCUIT, AND LATCH-OFF PROTECTION

The ADP3193A compares a programmable current-limit setpoint to the voltage from the output of the current sense amplifier. The level of current limit is set with the resistor from the ILIMIT pin to ground. During operation, the current from ILIMIT is equal to $2 / 3$ of IREF, resulting in $10 \mu \mathrm{~A}$ normally. This current through the external resistor sets the ILIMIT voltage, which is internally scaled to provide a current limit threshold of $82.6 \mathrm{mV} / \mathrm{V}$. If the difference in voltage between CSREF and CSCOMP rises above the current-limit threshold, the internal current-limit amplifier controls the internal COMP voltage to maintain the average output current at the limit.

If the limit is reached and TD5 in Figure 7 has completed, a latch-off delay time starts, and the controller shuts down if the fault is not removed. The current-limit delay time shares the

## ADP3193A

DELAY pin timing capacitor with the start-up sequence timing. However, during current limit, the DELAY pin current is reduced to IREF/4. A comparator monitors the DELAY voltage and shuts off the controller when the voltage reaches 1.7 V . Therefore, the current-limit latch-off delay time is set by the current of IREF/4 charging the delay capacitor from 0 V to 1.7 V . This delay is four times longer than the delay time during the start-up sequence.

The current-limit delay time starts only after the TD5 is complete. If there is a current limit during startup, the ADP3193A goes through TD1 to TD5, and then starts the latch-off time. Because the controller continues to cycle the phases during the latch-off delay time, the controller returns to normal operation and the DELAY capacitor is reset to GND if the short is removed before the 1.7 V threshold is reached.

The latch-off function can be reset by either removing and reapplying the supply voltage to the ADP3193A or by briefly toggling the EN pin low. To disable the short-circuit latch-off function, an external resistor should be placed in parallel with $C_{\text {DIY }}$. This prevents the DELAY capacitor from charging up to the 1.7 V threshold. The addition of this resistor causes a slight increase in the delay times.

During startup, when the output voltage is below 200 mV , a secondary current limit is active. This is necessary because the voltage swing of CSCOMP cannot go below ground. This secondary current limit controls the internal COMP voltage to the PWM comparators to 1.5 V . This limits the voltage drop across the low-side MOSFETs through the current balance circuitry. An inherent per-phase current limit protects individual phases if one or more phases stop functioning because of a faulty component. This limit is based on the maximum normal mode COMP voltage. Typical overcurrent latch-off waveforms are shown in Figure 9.


Figure 9. Overcurrent Latch-Off Waveforms (Channel 1: CSREF, Channel 2: DELAY,
Channel 3: COMP, Channel 4: Phase 1 Switch Node)

## DYNAMIC VID

The ADP3193A can dynamically change the VID inputs while the controller is running. This allows the output voltage to change while the supply is running and supplying current to the load. This is commonly referred to as VID on-the-fly (OTF). A VID OTF can occur under light or heavy load conditions. The processor signals the controller by changing the VID inputs in multiple steps from the start code to the finish code. This change can be positive or negative.

When a VID input changes state, the ADP3193A detects the change and ignores the DAC inputs for a minimum of 400 ns . This time prevents a false code due to logic skew while the eight VID inputs are changing. Additionally, the first VID change initiates the PWRGD and crowbar blanking functions for a minimum of $100 \mu$ s to prevent a false PWRGD or crowbar event. Each VID change resets the internal timer.

## POWER-GOOD MONITORING

The power-good comparator monitors the output voltage via the CSREF pin. The PWRGD pin is an open-drain output whose high level, when connected to a pull-up resistor, indicates that the output voltage is within the specified nominal limits, which are based on the VID voltage setting. PWRGD goes low if the output voltage is outside of this specified range, if the VID DAC inputs are in no CPU mode, or if the EN pin is pulled low. PWRGD is blanked during a VID OTF event for a period of $200 \mu$ to prevent false signals during the time the output is changing.

The PWRGD circuitry also incorporates an initial turn-on delay time (TD5) based on the DELAY timer. Prior to the SS voltage reaching the programmed VID DAC voltage and the PWRGD masking time finishing, the PWRGD pin is held low. When the SS pin is within 100 mV of the programmed DAC voltage, the capacitor on the DELAY pin begins to charge. A comparator monitors the DELAY voltage and enables PWRGD when the voltage reaches 1.7 V . The PWRGD delay time is, therefore, set by a current of IREF charging a capacitor from 0 V to 1.7 V .

## OUTPUT CROWBAR

To protect the load and output components of the supply, the PWM outputs are driven low, which turns on the low-side MOSFETs when the output voltage exceeds the upper crowbar threshold. This crowbar action stops when the output voltage falls below the release threshold of approximately 300 mV .

Turning on the low-side MOSFETs pulls down the output as the reverse current builds up in the inductors. If the output overvoltage is due to a short in the high-side MOSFET, this action current limits the input supply or blows its fuse, protecting the microprocessor from being destroyed.

## OUTPUT ENABLE AND UVLO

For the ADP3193A to begin switching, the input supply (VCC) to the controller must be higher than the UVLO threshold and the EN pin must be higher than its 0.85 V threshold. This initiates a system start-up sequence. If either UVLO or EN is less than its respective threshold, the ADP3193A is disabled. This holds the PWM outputs at ground, shorts the DELAY capacitor to ground, and forces PWRGD and $\overline{\mathrm{OD}}$ signals low.

In the application circuit (see Figure 10), the $\overline{\mathrm{OD}}$ pin should be connected to the $\overline{\mathrm{OD}}$ inputs of the ADP3120A drivers. Grounding $\overline{\mathrm{OD}}$ disables the drivers such that both DRVH and DRVL are grounded. This feature is important in preventing the discharge of the output capacitors when the controller is shut off. If the driver outputs are not disabled, a negative voltage can be generated during output due to the high current discharge of the output capacitors through the inductors.

Table 4. VR11 and VR10.x VID Codes for the ADP3193A

|  | VR11 DAC Codes: VIDSEL = High |  |  |  |  |  |  |  | VR10.x DAC Codes: VIDSEL = Low |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VIDO | VID4 | VID3 | VID2 | VID1 | VIDO | VID5 | VID6 |
| Off | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  | N/A |  |  |  |
| Off | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  | N/A |  |  |  |
| 1.60000 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 |
| 1.59375 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| 1.58750 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |
| 1.58125 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| 1.57500 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |
| 1.56875 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
| 1.56250 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| 1.55625 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 1.55000 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 1.54375 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 |
| 1.53750 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1.53125 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1.52500 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 |
| 1.51875 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 |
| 1.51250 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 |
| 1.50625 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 |
| 1.50000 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 |
| 1.49375 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 |
| 1.48750 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 |
| 1.48125 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 |
| 1.47500 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1.46875 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1.46250 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 |
| 1.45625 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1.45000 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 |
| 1.44375 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| 1.43750 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 |
| 1.43125 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |
| 1.42500 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 |
| 1.41875 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 |
| 1.41250 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 |
| 1.40625 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 |
| 1.40000 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 |
| 1.39375 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 |
| 1.38750 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 |
| 1.38125 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 1.37500 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| 1.36875 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 |
| 1.36250 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 |
| 1.35625 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| 1.35000 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 |
| 1.34375 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 |
| 1.33750 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| 1.33125 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 |

## ADP3193A

|  | VR11 DAC Codes: VIDSEL = High |  |  |  |  |  |  |  | VR10.x DAC Codes: VIDSEL = Low |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VIDO | VID4 | VID3 | VID2 | VID1 | VIDO | VID5 | VID6 |
| 1.32500 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 |
| 1.31875 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 |
| 1.31250 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 |
| 1.30625 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 |
| 1.30000 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 1.29375 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 |
| 1.28750 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 |
| 1.28125 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 |
| 1.27500 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 1.26875 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 |
| 1.26250 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 1.25625 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 1.25000 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 |
| 1.24375 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |
| 1.23750 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 |
| 1.23125 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 1.22500 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 |
| 1.21875 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 1.21250 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 |
| 1.20625 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| 1.20000 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 |
| 1.19375 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 |
| 1.18750 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 1.18125 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
| 1.17500 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 1.16875 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 |
| 1.16250 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 |
| 1.15625 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 1.15000 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |
| 1.14375 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 |
| 1.13750 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 1.13125 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1.12500 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 1.11875 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |
| 1.11250 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 1.10625 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 |
| 1.10000 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 1.09375 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 |
| Off | N/A |  |  |  |  |  |  |  | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| Off | N/A |  |  |  |  |  |  |  | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| Off | N/A |  |  |  |  |  |  |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| Off | N/A |  |  |  |  |  |  |  | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1.08750 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 1.08125 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1.07500 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 1.06875 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| 1.06250 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |
| 1.05625 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 1.05000 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 |
| 1.04375 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| 1.03750 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| 1.03125 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 1.02500 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |
| 1.01875 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |
| 1.01250 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |
| 1.00625 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |
| 1.00000 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 0.99375 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |


| Output | VR11 DAC Codes: VIDSEL = High |  |  |  |  |  |  |  | VR10.x DAC Codes: VIDSEL = Low |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VIDO | VID4 | VID3 | VID2 | VID1 | VIDO | VID5 | VID6 |
| 0.98750 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| 0.98125 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| 0.97500 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 |
| 0.96875 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 0.96250 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 |
| 0.95625 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |
| 0.95000 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 |
| 0.94375 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |
| 0.93750 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |
| 0.93125 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 |
| 0.92500 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |
| 0.91875 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 |
| 0.91250 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 |
| 0.90625 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |
| 0.90000 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0.89375 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |
| 0.88750 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0.88125 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.87500 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| 0.86875 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0.86250 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |
| 0.85625 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0.85000 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 |
| 0.84375 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |
| 0.83750 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |
| 0.83125 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |
| 0.82500 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.81875 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.81250 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.80625 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.80000 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.79375 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.78750 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.78125 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.77500 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.76875 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.76250 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.75625 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.75000 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.74375 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.73750 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.73125 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.72500 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.71875 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.71250 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.70625 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.70000 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.69375 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.68750 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.68125 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.67500 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.66875 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.66250 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.65625 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.65000 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.64375 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.63750 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.63125 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 |  |  |  | N/A |  |  |  |

## ADP3193A

|  | VR11 DAC Codes: VIDSEL = Hiah |  |  |  |  |  |  |  | VR10.x DAC Codes: VIDSEL = Low |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output | VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VIDO | VID4 | VID3 | VID2 | VID1 | VIDO | VID5 | VID6 |
| 0.62500 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.61875 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.61250 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.60625 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.60000 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.59375 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.58750 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.58125 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.57500 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.56875 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.56250 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.55625 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.55000 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.54375 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.53750 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.53125 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.52500 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 |  |  |  | N/A |  |  |  |
| 0.51875 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 |  |  |  | N/A |  |  |  |
| 0.51250 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |  | N/A |  |  |  |
| 0.50625 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |  |  |  | N/A |  |  |  |
| 0.50000 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 |  |  |  | N/A |  |  |  |
| Off | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| Off | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |



Figure 10. Typical 3-Phase Application Circuit

## ADP3193A

## APPLICATION INFORMATION

The design parameters for a typical Intel VRD 11 compliant CPU application are as follows:

- Input voltage $\left(\mathrm{V}_{\text {IN }}\right)=12 \mathrm{~V}$
- VID setting voltage $\left(\mathrm{V}_{\mathrm{VID}}\right)=1.400 \mathrm{~V}$
- Duty cycle ( D$)=0.117$
- Nominal output voltage at no load $\left(\mathrm{V}_{\text {омı }}\right)=1.381 \mathrm{~V}$
- Nominal output voltage at 65 A load $\left(\mathrm{V}_{\text {OfL }}\right)=1.316 \mathrm{~V}$
- Static output voltage drop based on a $1.0 \mathrm{~m} \Omega$ load line ( $\mathrm{R}_{\mathrm{o}}$ ) from no load to full load $\left(\mathrm{V}_{\mathrm{D}}\right)=\mathrm{V}_{\mathrm{ONL}}-\mathrm{V}_{\text {OFL }}=$ $1.381 \mathrm{~V}-1.316 \mathrm{~V}=65 \mathrm{mV}$
- Maximum output current $\left(\mathrm{I}_{\mathrm{o}}\right)=65 \mathrm{~A}$
- Maximum output current step ( $\Delta \mathrm{I} \mathrm{o}$ ) $=50 \mathrm{~A}$
- Maximum output current slew rate $\left(\mathrm{S}_{\mathrm{R}}\right)=200 \mathrm{~A} / \mu \mathrm{S}$
- Number of phases $(\mathrm{n})=3$
- $\quad$ Switching frequency per phase $\left(\mathrm{f}_{\mathrm{sw}}\right)=330 \mathrm{kHz}$


## SETTING THE CLOCK FREQUENCY

The ADP3193A uses a fixed-frequency control architecture. The frequency is set by an external timing resistor $\left(\mathrm{R}_{\mathrm{T}}\right)$. The clock frequency and the number of phases determine the switching frequency per phase, which relates directly to switching losses as well as to the sizes of the inductors, the input capacitors, and the output capacitors. With $n=3$ for three phases, a clock frequency of 990 kHz sets the switching frequency ( $\mathrm{f}_{\mathrm{sw}}$ ) of each phase to 330 kHz , which represents a practical trade-off between the switching losses and the sizes of the output filter components. Figure 3 shows that to achieve a 990 kHz oscillator frequency, the correct value for $\mathrm{R}_{\mathrm{T}}$ is $169 \mathrm{k} \Omega$ (closest $1 \%$ resistor is $169 \mathrm{k} \Omega$ ). Alternatively, the value for $\mathrm{R}_{\mathrm{T}}$ can be calculated using

$$
\begin{equation*}
R_{T}=\frac{1}{n \times f_{S W} \times 6 \mathrm{pF}} \tag{1}
\end{equation*}
$$

where 6 pF is the internal IC component values. For good initial accuracy and frequency stability, a $1 \%$ resistor is recommended.

## SOFT START DELAY TIME

The value of $\mathrm{C}_{\text {ss }}$ sets the soft start time. The ramp is generated with a $15 \mu \mathrm{~A}$ internal current source. The value for $\mathrm{C}_{\text {SS }}$ can be found using

$$
\begin{equation*}
C_{S S}=15 \mu \mathrm{~A} \times \frac{T D 2}{V_{\text {BOOT }}} \tag{2}
\end{equation*}
$$

where TD2 is the desired soft start time, and $V_{B O O T}$ is internally set to 1.1 V .

Assuming a desired TD2 time of 1.4 ms , Css is 19 nF . The closest standard value for CsS is 18 nF . Although CsS also controls the time delay for TD4 (determined by the final VID voltage), the minimum
specification for TD4 is 0 ns . This means that as long as the TD2 time requirement is met, TD4 is within the specification.

## CURRENT-LIMIT LATCH-OFF DELAY TIMES

The start-up and current-limit delay times are determined by the capacitor connected to the DELAY pin. The first step is to set $C_{D L Y}$ for the TD1, TD3, and TD5 delay times (see Figure 7). The DELAY ramp ( $\mathrm{I}_{\text {Delay }}$ ) is generated using a $15 \mu \mathrm{~A}$ internal current source. The value for $\mathrm{C}_{\text {DIY }}$ can be approximated using

$$
\begin{equation*}
C_{D L Y}=I_{D E L A Y} \times \frac{T D(x)}{V_{D E L A Y(T H)}} \tag{3}
\end{equation*}
$$

where:
$T D(x)$ is the desired delay time for TD1, TD3, and TD5.
$V_{\text {DeLay(th) }}$ is the DELAY threshold voltage and is given as 1.7 V .
In this example, 2 ms is chosen for all three delay times, which meets Intel specifications. Solving for C CDLY results in a value of 17.6 nF . The closest standard value for $\mathrm{C}_{\text {diy }}$ is 18 nF .

When the ADP3193A surpasses the current limit, the internal current source changes from $15 \mu \mathrm{~A}$ to $3.75 \mu \mathrm{~A}$. As a result, the latch-off delay time becomes four times longer than the start-up delay time. Note that longer latch-off delay times can be achieved by placing a resistor in parallel with Coly.

## INDUCTOR SELECTION

The choice of inductance for the inductor determines the ripple current in the inductor. Less inductance leads to more ripple current, which increases the output ripple voltage and conduction losses in the MOSFETs. However, using smaller inductors allows the converter to meet a specified peak-to-peak transient deviation with less total output capacitance. Conversely, a higher inductance means lower ripple current and reduced conduction losses, but more output capacitance is required to meet the same peak-topeak transient deviation.

In any multiphase converter, a practical value for the peak-topeak inductor ripple current is less than $50 \%$ of the maximum dc current in the same inductor. Equation 4 shows the relationship between the inductance, oscillator frequency, and peak-to-peak ripple current in the inductor.

$$
\begin{equation*}
I_{R}=\frac{V_{V I D} \times(1-D)}{f_{S W} \times L} \tag{4}
\end{equation*}
$$

Equation 5 can be used to determine the minimum inductance based on a given output ripple voltage.

$$
\begin{equation*}
L \geq \frac{V_{V I D} \times R_{O} \times(1-(n \times D))}{f_{S W} \times V_{R I P P L E}} \tag{5}
\end{equation*}
$$

Solving Equation 5 for an output ripple voltage of 10 mV p-p yields

$$
L \geq \frac{1.4 \mathrm{~V} \times 1.0 \mathrm{~m} \Omega \times(1-0.35)}{330 \mathrm{kHz} \times 10 \mathrm{mV}}=276 \mathrm{nH}
$$

If the resulting ripple voltage is less than what is designed for, the inductor can be made smaller until the ripple value is met. This allows optimal transient response and minimum output decoupling.
The smallest possible inductor should be used to minimize the number of output capacitors. Choosing a 320 nH inductor is a good choice for a starting point, and it provides a calculated ripple current of 11.7 A . The inductor should not saturate at the peak current of 27.6 A , and it should be able to handle the sum of the power dissipation caused by the average current of 21.7 A in the winding and core loss.
Another important factor in the inductor design is the dc resistance (DCR), which is used for measuring the phase currents. Too large of a DCR causes excessive power losses, whereas too small of a value leads to increased measurement error. A good rule is to have the $\operatorname{DCR}\left(R_{\mathrm{L}}\right)$ be about $1 \times$ to $1^{112} \times$ the droop resistance $\left(\mathrm{R}_{\mathrm{O}}\right)$. This example uses an inductor with a DCR of $1.4 \mathrm{~m} \Omega$.

## Designing an Inductor

After the inductance and DCR are known, the next step is either to design an inductor or to find a standard inductor that best meets the overall design goals. It is also important to have the inductance and DCR tolerance specified to control the accuracy of the system. Reasonable tolerances that most manufacturers can meet are $20 \%$ inductance and $7 \%$ DCR at room temperature.
The first decision in designing the inductor is choosing the core material. Several possibilities for providing low core loss at high frequencies include the powder cores (from Micrometals, Inc., for example, or Kool-Mu ${ }^{\circledR}$ from Magnetics ${ }^{\ominus}$ ) and the gapped soft ferrite cores (for example, 3F3 or 3F4 from Philips). Low frequency powdered iron cores should be avoided due to their high core loss, especially when the inductor value is relatively low and the ripple current is high.
The best choice for a core geometry is a closed-loop type of inductor, such as a potentiometer core; a PQ, U , or E core; or a toroid. A good compromise between price and performance is a core with a toroidal shape.
Many useful magnetics design references are available for quickly designing a power inductor, such as

- Magnetic Designer Software from Intusoft
- Designing Magnetic Components for High Frequency DCDC Converters, by William T. McLyman, K G Magnetics, Inc., ISBN 1883107008


## Selecting a Standard Inductor

The following power inductor manufacturers can provide design consultation and upon request deliver power inductors optimized for high power applications.

- Coilcraft, Inc.
- Coiltronics
- Sumida Corporation


## CURRENT SENSE AMPLIFIER

Most designs require the regulator output voltage measured at the CPU pins to droop when the output current increases. The specified voltage drop corresponds to a dc output resistance ( $\mathrm{R}_{\mathrm{o}}$ ), also referred to as a load line.
The output current is measured by summing the voltage across each inductor and passing the signal through a low-pass filter. This summer filter is the CS amplifier configured with Resistor $\mathrm{R}_{\mathrm{PH}(\mathrm{x})}$ (summer) and Resistors Rcs and Ccs (filters). The impedance gain of the regulator is set by the following equations, where $\mathrm{R}_{\mathrm{L}}$ is the DCR of the output inductors:

$$
\begin{align*}
R_{O} & =\frac{R_{C S}}{R_{P H(x)}} \times R_{L}  \tag{6}\\
C_{C S} & =\frac{L}{R_{L} \times R_{C S}} \tag{7}
\end{align*}
$$

The user has the flexibility to choose either $\mathrm{R}_{\mathrm{CS}}$ or $\mathrm{R}_{\mathrm{PH}(\mathrm{x})}$. However, it is best to select $R_{C S}$ equal to $100 \mathrm{k} \Omega$, and then solve for $R_{P H(x)}$ by rearranging Equation 6 . In the following example, $\mathrm{R}_{\mathrm{o}}=1 \mathrm{~m} \Omega$ to equal the design load line.

$$
\begin{aligned}
& R_{P H(x)}=\frac{R_{L}}{R_{O}} \times R_{C S} \\
& R_{P H(x)}=\frac{1.4 \mathrm{~m} \Omega}{1.0 \mathrm{~m} \Omega} \times 100 \mathrm{k} \Omega=140 \mathrm{k} \Omega
\end{aligned}
$$

Next, use Equation 7 to solve for Ccs.

$$
C_{C S}=\frac{320 \mathrm{nH}}{1.4 \mathrm{~m} \Omega \times 100 \mathrm{k} \Omega}=2.28 \mathrm{nF}
$$

It is best to include two locations for $\mathrm{C}_{\mathrm{cs}}$ in the layout so that standard values can be used in parallel to better achieve the desired value. For best accuracy, $\mathrm{C}_{\mathrm{CS}}$ should be a $5 \%$ or $10 \%$ NPO capacitor. This example uses a $5 \%$ combination for Ccs of two 1 nF capacitors in parallel. Recalculating $\mathrm{R}_{\mathrm{CS}}$ and $\mathrm{R}_{\mathrm{PH}(\mathrm{x})}$ using this capacitor combination yields $114 \mathrm{k} \Omega$ and $160 \mathrm{k} \Omega$. The closest standard $1 \%$ value for $\mathrm{R}_{\mathrm{PH}(\mathrm{x})}$ is $158 \mathrm{k} \Omega$.

## ADP3193A

## INDUCTOR DCR TEMPERATURE CORRECTION

When the inductor DCR is used as the sense element and copper wire is used as the source of the DCR, the user needs to compensate for temperature changes of the inductor's winding. Fortunately, copper has a well-known temperature coefficient (TC) of $0.39 \% /{ }^{\circ} \mathrm{C}$.

If $\mathrm{R}_{\mathrm{CS}}$ is designed to have an opposite and equal percentage of change in resistance to that of the wire, it cancels the temperature variation of the inductor DCR. Due to the nonlinear nature of negative temperature coefficient (NTC) thermistors, Resistors Rcsı and $\mathrm{R}_{\mathrm{CS} 2}$ are needed. See Figure 11 to linearize the NTC and produce the desired temperature tracking.


Figure 11. Temperature-Compensation Circuit Values
The following procedure and equations yield values to use for $\mathrm{R}_{\mathrm{CS} 1}, \mathrm{R}_{\mathrm{CS} 2}$, and $\mathrm{R}_{\mathrm{TH}}$ (the thermistor value at $25^{\circ} \mathrm{C}$ ) for a given $\mathrm{R}_{\mathrm{CS}}$ value.

1. Select an NTC based on type and value. Because the value is unknown, use a thermistor with a value close to $\mathrm{R}_{\mathrm{cs}}$. The NTC should also have an initial tolerance of better than $5 \%$.
2. Based on the type of NTC, find its relative resistance value at two temperatures. The temperatures that work well are $50^{\circ} \mathrm{C}$ and $90^{\circ} \mathrm{C}$. These resistance values are called $\left.\mathrm{A}\left(\mathrm{R}_{T H\left(50^{\circ} \mathrm{C}\right)}\right) / \mathrm{R}_{\mathrm{TH}\left(25^{\circ} \mathrm{C}\right)}\right)$ and $\left.\mathrm{B}\left(\mathrm{R}_{T H\left(90^{\circ} \mathrm{C}\right)}\right) / \mathrm{R}_{\mathrm{TH}\left(25^{\circ} \mathrm{C}\right)}\right)$. The relative value of the NTC is always 1 at $25^{\circ} \mathrm{C}$.
3. Find the relative value of $\mathrm{Rcs}_{\mathrm{cs}}$ required for each of these temperatures. This is based on the percentage of change needed, which in this example is initially $0.39 \% /{ }^{\circ} \mathrm{C}$. These temperatures are called $\mathrm{r}_{1}\left(1 /\left(1+T C \times\left(T_{1}-25^{\circ} \mathrm{C}\right)\right)\right)$ and $\mathrm{r}_{2}\left(1 /\left(1+T C \times\left(T_{2}-25^{\circ} \mathrm{C}\right)\right)\right)$, where $T C=0.0039$ for copper, $T_{1}=50^{\circ} \mathrm{C}$, and $T_{2}=90^{\circ} \mathrm{C}$. From this, $\mathrm{r}_{1}=0.9112$ and $\mathrm{r}_{2}=0.7978$.
4. Compute the relative values for $\mathrm{R}_{\mathrm{CS} 1}, \mathrm{R}_{\mathrm{CS} 2}$, and $\mathrm{R}_{T H}$ using

$$
\begin{align*}
& r_{C S 2}=\frac{(A-B) \times r_{1} \times r_{2}-A \times(1-B) \times r_{2}+B \times(1-A) \times r_{1}}{A \times(1-B) \times r_{1}-B \times(1-A) \times r_{2}-(A-B)} \\
& r_{C S 1}=\frac{(1-A)}{\frac{1}{1-r_{C S 2}}-\frac{A}{r_{1}-r_{C S 2}}} \\
& r_{T H}=\frac{1}{\frac{1}{1-r_{C S 2}}-\frac{1}{r_{C S 1}}} \tag{10}
\end{align*}
$$

Calculate $R_{T H}=r_{T H} \times R_{C S}$, and then select the closest value thermistor available. In addition, compute a scaling factor $(k)$ based on the ratio of the actual thermistor value used relative to the computed one.

$$
\begin{equation*}
k=\frac{R_{\text {TH }(A C T U A L)}}{R_{\text {TH (CALCULATED })}} \tag{11}
\end{equation*}
$$

5. Calculate values for $\mathrm{R}_{\mathrm{CS1}}$ and $\mathrm{R}_{\mathrm{CS} 2}$ using Equation 12 and Equation 13.

$$
\begin{align*}
& R_{C S 1}=R_{C S} \times k \times r_{C S 1}  \tag{12}\\
& R_{C S 2}=R_{C S} \times\left((1-k)+\left(k \times r_{C S 2}\right)\right) \tag{13}
\end{align*}
$$

In this example, Rcs is calculated to be $114 \mathrm{k} \Omega$. Look for an available $100 \mathrm{k} \Omega, 0603$-size thermistor. One such thermistor is the Vishay NTHS0603N01N1003JR NTC thermistor with $\mathrm{A}=0.3602$ and $\mathrm{B}=0.09174$. From these values, $\mathrm{r}_{\mathrm{CS} 1}=0.3795$, $\mathrm{r}_{\mathrm{CS} 2}=0.7195$, and $\mathrm{r}_{\mathrm{TH}}=1.075$.

Solving for $\mathrm{R}_{\text {TH }}$ yields $122.55 \mathrm{k} \Omega$; therefore, $100 \mathrm{k} \Omega$ is chosen, making $\mathrm{k}=0.816$. Next, find $\mathrm{R}_{\mathrm{CS} 1}$ and $\mathrm{R}_{\mathrm{CS} 2}$ to be $35.3 \mathrm{k} \Omega$ and $87.9 \mathrm{k} \Omega$. Finally, choose the closest $1 \%$ resistor values, which yields a choice of $35.7 \mathrm{k} \Omega$ and $88.7 \mathrm{k} \Omega$.

## OUTPUT OFFSET

The Intel specification requires that with no load the nominal output voltage of the regulator be offset to a value lower than the nominal voltage corresponding to the VID code. The offset is set by a constant current source flowing out of the FB pin ( $\mathrm{I}_{\text {fв }}$ ) and flowing through $\mathrm{R}_{\mathrm{B}}$. The value of $\mathrm{R}_{\mathrm{B}}$ can be found using Equation 14.

$$
\begin{align*}
& R_{B}=\frac{V_{V I D}-V_{O N L}}{I_{F B}}  \tag{14}\\
& R_{B}=\frac{1.4 \mathrm{~V}-1.381 \mathrm{~V}}{15 \mu \mathrm{~A}}=1.27 \mathrm{k} \Omega
\end{align*}
$$

The closest standard $1 \%$ resistor value is $1.27 \mathrm{k} \Omega$.

## Cout SELECTION

The required output decoupling for the regulator is typically recommended by Intel for various processors and platforms. Use some simple design guidelines to determine the requirements. These guidelines are based on having both bulk capacitors and ceramic capacitors in the system.

First, select the total amount of ceramic capacitance. This is based on the number and type of capacitor to be used. The best location for ceramic capacitors is inside the socket, with twelve to eighteen 1206 -size pieces being the physical limit. Other capacitors can be placed along the outer edge of the socket as well.

To determine the minimum amount of ceramic capacitance required, start with a worst-case load step that occurs immediately after a switching cycle has stopped. The ceramic capacitance then delivers the charge to the load while the load is ramping up until the VR responds with the next switching cycle.

Equation 15 provides the designer with a rough approximation for determining the minimum ceramic capacitance. Due to the complexity of the PCB parasitics and bulk capacitors, the actual amount of ceramic capacitance required can vary.

$$
\begin{equation*}
C_{Z(M I N)} \geq \frac{1}{2 R_{O}} \times\left[\frac{1}{f_{S W}} \times\left(\frac{1}{n}-D\right)-\frac{\Delta I_{O}}{2 S_{R}}\right] \tag{15}
\end{equation*}
$$

The typical ceramic capacitors consist of multiple $10 \mu \mathrm{~F}$ or $22 \mu \mathrm{~F}$ capacitors. For this example, Equation 15 yields $265 \mu \mathrm{~F}$, so twenty-six $10 \mu \mathrm{~F}$ ceramic capacitors suffice.

Next, there is an upper limit imposed on the total amount of bulk capacitance ( $\mathrm{C}_{\mathrm{X}}$ ), considering the VID on-the-fly voltage stepping of the output (voltage step, $\mathrm{V}_{\mathrm{V}}$, in time, $\mathrm{t}_{\mathrm{v}}$, with error of $\mathrm{V}_{\text {ERR }}$ ).

A lower limit is based on meeting the capacitance for load release at a given maximum load step ( $\Delta \mathrm{I}_{\mathrm{O}}$ ) and a maximum allowable overshoot. The total amount of load release voltage is $\Delta V_{o}=\Delta I_{o} \times R_{o}+\Delta V_{r l}$, where $\Delta V_{r l}$ is the maximum allowable overshoot voltage.

$$
\begin{align*}
& C_{X(M I N)} \geq\left(\frac{L \times \Delta I_{O}}{n \times\left(R_{O}+\frac{\Delta V_{r l}}{\Delta I_{O}}\right) \times V_{V I D}}-C_{Z}\right) \\
& C_{X(M A X)} \leq \frac{L}{n k^{2} R_{O}^{2}} \times \frac{V_{V}}{V_{V I D}} \times\left(\sqrt{1+\left(t_{V} \frac{V_{V I D}}{V_{V}} \times \frac{n K R_{O}}{L}\right)^{2}}-1\right)-C_{Z} \tag{17}
\end{align*}
$$

where $k=-\ln \left(\frac{V_{E R R}}{V_{V}}\right)$.

To meet the conditions of these equations and transient response, the ESR of the bulk capacitor bank ( $\mathrm{R}_{\mathrm{x}}$ ) should be less than two times the droop resistance ( $\mathrm{R}_{0}$ ). If $\mathrm{C}_{\mathrm{X}(\mathrm{MIN})}$ is larger than $\mathrm{C}_{\mathrm{X}(\mathrm{MAX})}$, the system cannot meet the VID on-the-fly specification and to maintain the output ripple may require the use of a smaller inductor or more phases (in addition to increasing the switching frequency).

This example uses twenty-six $10 \mu \mathrm{~F} 1206$ MLC capacitors ( $\mathrm{C}_{z}=260 \mu \mathrm{~F}$ ). The VID on-the-fly step change is 450 mV in $230 \mu \mathrm{~s}$ with a settling error of 2.5 mV . The maximum allowable load release overshoot for this example is 50 mV ; therefore, solving for the bulk capacitance yields
$C_{X(M I N)} \leq\left(\frac{320 \mathrm{nH} \times 50 \mathrm{~A}}{3 \times\left(1.0 \mathrm{~m} \Omega+\frac{50 \mathrm{mV}}{50 \mathrm{~A}}\right) \times 1.4 \mathrm{~V}}-260 \mu \mathrm{~F}\right)=1.64 \mathrm{mF}$
$C_{X(M A X)} \leq \frac{320 \mathrm{nH} \times 450 \mathrm{mV}}{3 \times 5.2^{2} \times(1.0 \mathrm{~m} \Omega)^{2} \times 1.4 \mathrm{~V}} \times$
$\left(\sqrt{1+\left(\frac{230 \mu \mathrm{~s} \times 1.4 \mathrm{~V} \times 3 \times 5.2 \times 1.0 \mathrm{~m} \Omega}{450 \mathrm{mV} \times 320 \mathrm{nH}}\right)^{2}}-1\right)-260 \mu \mathrm{~F}=42.7 \mathrm{mF}$
where $k=5.2$.
Using eight $560 \mu \mathrm{~F}$ aluminum-poly capacitors with a typical ESR of $6 \mathrm{~m} \Omega$ each yields $\mathrm{C}_{\mathrm{x}}=4.48 \mathrm{mF}$ with an $\mathrm{Rx}_{\mathrm{x}}=0.75 \mathrm{~m} \Omega$.

One last check should be made to ensure that the ESL of the bulk capacitors ( $\mathrm{L}_{\mathrm{x}}$ ) is low enough to limit the high frequency ringing during a load change.

This is tested using
$L_{X} \leq C_{Z} \times R o^{2} \times Q^{2}$
$L_{X} \leq 260 \mu \mathrm{~F} \times(1 \mathrm{~m} \Omega)^{2} \times \frac{4}{3}=347 \mathrm{pH}$
where $Q^{2}$ is limited to $4 / 3$ to ensure a critically damped system.
In this example, $\mathrm{L}_{\mathrm{x}}$ is approximately 240 pH for the eight aluminum-poly capacitors, which satisfies this limitation. If the $\mathrm{L}_{\mathrm{x}}$ of the chosen bulk capacitor bank is too large, the number of ceramic capacitors needs to be increased, or lower ESL bulks need to be used if there is excessive undershoot during a load transient.

For this multimode control technique, all ceramic designs can be used if the conditions of Equation 15 through Equation 18 are satisfied.

## ADP3193A

## POWER MOSFETS

For our example, the N-channel power MOSFETs have been selected for one high-side switch and two low-side switches per phase. The main selection parameters for the power MOSFETs are $\mathrm{V}_{\mathrm{GS}(\mathrm{TH})}, \mathrm{Q}_{\mathrm{G}}, \mathrm{C}_{\mathrm{ISS}}, \mathrm{C}_{\mathrm{RSS}}$, and $\mathrm{R}_{\mathrm{dS}(\mathrm{ON}) \text {. }}$ The minimum gate drive voltage (the supply voltage to the ADP3120A) dictates whether standard threshold or logic-level threshold MOSFETs must be used. With $\mathrm{V}_{\mathrm{GATE}} \sim 10 \mathrm{~V}$, logic-level threshold MOSFETs $\left(\mathrm{V}_{\mathrm{GS}(\mathrm{TH})}<2.5 \mathrm{~V}\right)$ are recommended.

The maximum output current ( $\mathrm{I}_{\mathrm{O}}$ ) determines the $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ requirement for the low-side (synchronous) MOSFETs. With the ADP3193A, currents are balanced between phases; therefore, the current in each low-side MOSFET is the output current divided by the total number of MOSFETs ( $\mathrm{n}_{\mathrm{SF}}$ ). With conduction losses being dominant, Equation 19 shows the total power that is dissipated in each synchronous MOSFET in terms of the ripple current per phase $\left(\mathrm{I}_{\mathrm{R}}\right)$ and the average total output current $\left(\mathrm{I}_{\mathrm{O}}\right)$ :

$$
\begin{equation*}
P_{S F}=(1-D) \times\left[\left(\frac{I_{O}}{n_{S F}}\right)^{2}+\frac{1}{12} \times\left(\frac{n I_{R}}{n_{S F}}\right)^{2}\right] \times R_{D S(S F)} \tag{19}
\end{equation*}
$$

Knowing the maximum output current being designed for and the maximum allowed power dissipation, the user can find the required $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ for the MOSFET. For D-PAK MOSFETs up to an ambient temperature of $50^{\circ} \mathrm{C}$, a safe limit for $\mathrm{P}_{\mathrm{SF}}$ is 1 W to 1.5 W at $120^{\circ} \mathrm{C}$ junction temperature. Therefore, for this example ( 56 A maximum), $\mathrm{R}_{\mathrm{DS}(\mathrm{SF})}$ (per MOSFET) is less than $4.7 \mathrm{~m} \Omega$. This $\mathrm{R}_{\mathrm{DS}(\mathrm{SF})}$ is also at a junction temperature of about $120^{\circ} \mathrm{C}$. As a result, users need to account for this when making this selection. This example uses two low-side MOSFETs at $4.8 \mathrm{~m} \Omega$, each at $120^{\circ} \mathrm{C}$.

Another important factor for the synchronous MOSFET is the input capacitance and feedback capacitance. The ratio of the feedback to the input must be small (less than $10 \%$ is recommended) to prevent accidentally turning on the synchronous MOSFETs when the switch node goes high.

In addition, the time to switch the synchronous MOSFETs off should not exceed the nonoverlap dead time of the MOSFET driver ( 45 ns typical for the ADP3120A). The output impedance of the driver is approximately $2 \Omega$, and the typical MOSFET input gate resistances are about $1 \Omega$ to $2 \Omega$. Therefore, a total gate capacitance of less than 6000 pF should be adhered to. Because two MOSFETs are in parallel, the input capacitance for each synchronous MOSFET should be limited to 6000 pF .

The high-side (main) MOSFET must be able to handle two main power dissipation components: conduction and switching losses. The switching loss is related to the amount of time for the main MOSFET to turn on and off and to the current and voltage that are being switched. Basing the switching speed on
the rise and fall times of the gate driver impedance and MOSFET input capacitance, the following expression provides an approximate value for the switching loss per main MOSFET:

$$
\begin{equation*}
P_{S(M F)}=2 \times f_{S W} \times \frac{V_{C C} \times I_{O}}{n_{M F}} \times R_{G} \times \frac{n_{M F}}{n} \times C_{I S S} \tag{20}
\end{equation*}
$$

where:
$n_{M F}$ is the total number of main MOSFETs.
$R_{G}$ is the total gate resistance ( $2 \Omega$ for the ADP3120A and about $1 \Omega$ for typical high speed switching MOSFETs, making $\mathrm{R}_{\mathrm{G}}=3 \Omega$ ). $C_{\text {ISS }}$ is the input capacitance of the main MOSFET.

Adding more main MOSFETs ( $\mathrm{n}_{\mathrm{MF}}$ ) does not help the switching loss per MOSFET because the additional gate capacitance slows switching. Use lower gate capacitance devices to reduce switching loss.

The conduction loss of the main MOSFET is given by the following:

$$
\begin{equation*}
P_{C(M F)}=D \times\left[\left(\frac{I_{O}}{n_{M F}}\right)^{2}+\frac{1}{12} \times\left(\frac{n \times I_{R}}{n_{M F}}\right)^{2}\right] \times R_{D S(M F)} \tag{21}
\end{equation*}
$$

where $R_{D S(M F)}$ is the on resistance of the MOSFET.
Typically, for main MOSFETs, the highest speed (low Ciss) device is preferred, but such devices usually have higher on resistance. Select a device that meets the total power dissipation (about 1.5 W for a single D-PAK) when combining the switching and conduction losses.

For this example, an NTD40N03L is selected as the main MOSFET (three total, $\mathrm{n}_{\mathrm{MF}}=3$ ), with $\mathrm{C}_{\text {ISS }}=584 \mathrm{pF}$ (maximum) and $\mathrm{R}_{\mathrm{DS}(\mathrm{MF})}=$ $19 \mathrm{~m} \Omega$ (maximum at $\mathrm{T}_{\mathrm{J}}=120^{\circ} \mathrm{C}$ ). An NTD110N02L is selected as the synchronous MOSFET (three total, $\mathrm{n}_{\mathrm{SF}}=3$ ), with $\mathrm{C}_{\text {ISS }}=2710 \mathrm{pF}$ (maximum) and $\mathrm{R}_{\mathrm{DS}(\mathrm{SF})}=4.8 \mathrm{~m} \Omega$ (maximum at $\mathrm{T}_{\mathrm{J}}=120^{\circ} \mathrm{C}$ ). The synchronous MOSFET CISS is less than 6000 pF , satisfying this requirement.

Solving for the power dissipation per MOSFET at $\mathrm{I}_{\mathrm{o}}=56 \mathrm{~A}$ and $\mathrm{I}_{\mathrm{R}}=11.7 \mathrm{~A}$ yields 1.53 W for each synchronous MOSFET and 1.06 W for each main MOSFET. As a guide, limit the MOSFET power dissipation to 1.5 W . The values calculated in Equation 20 and Equation 21 will comply with this guideline.

Finally, consider the power dissipation in the driver for each phase. This is best expressed as $\mathrm{Q}_{\mathrm{G}}$ for the MOSFETs and is given by Equation 22.

$$
\begin{equation*}
P_{D R V}=\left[\frac{f_{S W}}{2 \times n} \times\left(n_{M F} \times Q_{G M F}+n_{S F} \times Q_{G S F}\right)+I_{C C}\right] \times V_{C C} \tag{22}
\end{equation*}
$$

where $Q_{G M F}$ is the total gate charge for each main MOSFET, and $Q_{G S F}$ is the total gate charge for each synchronous MOSFET

Also shown is the standby dissipation factor ( $I_{C C} \times V_{C C}$ ) of the driver. For the ADP3120A, the maximum dissipation should be less than 400 mW . In this example, with $\mathrm{I}_{\mathrm{CC}}=7 \mathrm{~mA}, \mathrm{Q}_{\mathrm{GMF}}=5.8 \mathrm{nC}$, and $\mathrm{Q}_{\mathrm{GSF}}=48 \mathrm{nC}$, there is 191 mW in each driver, which is below the 400 mW dissipation limit. See the ADP3120A data sheet for more details.

## RAMP RESISTOR SELECTION

The ramp resistor $\left(\mathrm{R}_{\mathrm{R}}\right)$ is used for setting the size of the internal PWM ramp. The value of this resistor should be chosen to provide the best combination of thermal balance, stability, and transient response. Equation 23 is used for determining the optimum value.

$$
\begin{align*}
& R_{R}=\frac{A_{R} \times L}{3 \times A_{D} \times R_{D S} \times C_{R}}  \tag{23}\\
& R_{R}=\frac{0.2 \times 320 \mathrm{nH}}{3 \times 5 \times 4.8 \mathrm{~m} \Omega \times 5 \mathrm{pF}}=178 \mathrm{k} \Omega
\end{align*}
$$

where:
$A_{R}$ is the internal ramp amplifier gain.
$A_{D}$ is the current-balancing amplifier gain.
$R_{D S}$ is the total low-side MOSFET on resistance.
$C_{R}$ is the internal ramp capacitor value.
The internal ramp voltage magnitude can be calculated as follows:

$$
\begin{align*}
& V_{R}=\frac{A_{R} \times(1-D) \times V_{V I D}}{R_{R} \times C_{R} \times f_{S W}}  \tag{24}\\
& V_{R}=\frac{0.2 \times(1-0.117) \times 1.4 \mathrm{~V}}{178 \mathrm{k} \Omega \times 5 \mathrm{pF} \times 330 \mathrm{kHz}}=842 \mathrm{mV}
\end{align*}
$$

The size of the internal ramp can be increased or decreased. If it is increased, stability and noise rejection improve, but the transient response degrades. Conversely, if the ramp size is decreased, the transient response improves, but noise rejection and stability degrade.

In the denominator of Equation 23, the factor of 3 sets a ramp size that produces an optimal balance for good stability, transient response, and thermal balance.

## COMP PIN RAMP

In addition to the internal ramp, there is a ramp signal on the COMP pin due to the droop voltage and output voltage ramps. This ramp amplitude adds to the internal ramp to produce the following overall ramp signal at the PWM input:

$$
\begin{equation*}
V_{R T}=\frac{V_{R}}{\left(1-\frac{2 \times(1-n \times D)}{n \times f_{S W} \times C_{X} \times R_{O}}\right)} \tag{25}
\end{equation*}
$$

to be at least 0.5 V by decreasing the ramp resistor for noise immunity.

## CURRENT-LIMIT SETPOINT

To select the current-limit setpoint, first find the resistor value for $R_{\text {LIM }}$. The current-limit threshold for the ADP3193A is set with a constant current source flowing out of the ILIMIT pin, which sets up a voltage $\left(\mathrm{V}_{\text {LIM }}\right)$ across $R_{\text {LIM }}$ with a gain of $82.6 \mathrm{mV} / \mathrm{V}\left(\mathrm{A}_{\text {LIM }}\right)$. Therefore, increasing R RIM now increases the current limit. R RIM can be found using the following equation:

$$
\begin{equation*}
R_{L I M}=\frac{V_{C L}}{A_{L I M} \times I_{\text {ILIMIT }}}=\frac{I_{L I M} \times R_{C S A}}{82.6 \mathrm{mV}} \times R_{R E F} \tag{26}
\end{equation*}
$$

In this equation, $\mathrm{I}_{\text {LIM }}$ is the peak average current limit for the supply output and is equal to the dc current limit plus the output ripple current. In this example, choosing a dc current limit of 88.3 A and having a ripple current of 11.7 A yields an $\mathrm{I}_{\text {LIM }}$ of 100 A , resulting in an $R_{\text {LIM }}$ of $121 \mathrm{k} \Omega$, for which $121 \mathrm{k} \Omega$ is chosen as the nearest $1 \%$ value.

The per-phase initial duty cycle limit and peak current during a load step are determined by

$$
\begin{align*}
& D_{M A X}=D \times \frac{V_{C O M P(M A X)}-V_{B I A S}}{V_{R T}}  \tag{27}\\
& I_{P H M A X} \cong \frac{D_{M A X}}{f_{S W}} \times \frac{\left(V_{I N}-V_{V I D}\right)}{L} \tag{28}
\end{align*}
$$

For the ADP3193A, the maximum COMP voltage ( $\mathrm{V}_{\text {Comp(max) }}$ ) is 3.4 V , and the COMP pin bias voltage ( $\mathrm{V}_{\text {bias }}$ ) is 1.1 V . In this example, the maximum duty cycle is 0.23 . Because this is small due to the $V_{R T}$ being much larger than 0.5 V , reduce the ramp resistor to get closer to $0.5 \mathrm{~V}_{\mathrm{V}_{\mathrm{RT}}}$ and to obtain a larger duty cycle. Choosing a ramp resistor of $267 \mathrm{k} \Omega$ results in a $V_{R T}$ of 0.79 V , a $\mathrm{D}_{\mathrm{MAX}}$ of 0.34 , and a peak current of 34 A .

The limit of the peak per-phase current during the secondary current limit is determined by

$$
\begin{equation*}
I_{P H L I M} \cong \frac{V_{\text {COMP (CLAMPED })}-V_{B I A S}}{A_{D} \times R_{D S(M A X)}} \tag{29}
\end{equation*}
$$

For the ADP3193A, the current balancing amplifier gain $\left(A_{D}\right)$ is 5 and the clamped COMP pin voltage is 2 V . Using an $\mathrm{R}_{\mathrm{DS}(\mathrm{MAX})}$ of $5.6 \mathrm{~m} \Omega$ (low-side on resistance at $150^{\circ} \mathrm{C}$ ) results in a per-phase peak current limit of 36 A . This current level can be reached only with an absolute short at the output, and the current-limit latch-off function shuts down the regulator before overheating can occur.

In this example, the overall ramp signal is 1.19 V . However, if the ramp size is smaller than 0.5 V , increase the ramp size

## ADP3193A

## FEEDBACK LOOP COMPENSATION DESIGN

Optimized compensation of the ADP3193A allows the best possible response of the regulator's output to a load change. The basis for determining the optimum compensation is to make the regulator and output decoupling appear as an output impedance that is entirely resistive over the widest possible frequency range, including dc , and that is equal to the droop resistance ( $\mathrm{R}_{\mathrm{o}}$ ). With the resistive output impedance, the output voltage droops in proportion to the load current at any load current slew rate. This ensures optimal positioning and minimizes the output decoupling.

Because of the multimode feedback structure of the ADP3193A, it is necessary to set the feedback compensation so that the converter
output impedance works in parallel with the output decoupling to make the load look entirely resistive. In addition, it is necessary to compensate for several poles and zeros created by the output inductor and the decoupling capacitors (output filter).

A Type III compensator on the voltage feedback is adequate for proper compensation of the output filter.
Equation 30 to Equation 34 are intended to yield an optimal starting point for the design; some adjustments may be necessary to account for PCB and component parasitic effects (see the Tuning Procedure for ADP3193A section).

First, compute the time constants for all the poles and zeros in the system using Equation 30 to Equation 34.

$$
\begin{align*}
& R_{E}=n \times R_{O}+A_{D} \times R_{D S}+\frac{R_{L} \times V_{R T}}{V_{V I D}}+\frac{2 \times L \times(1-n \times D) \times V_{R T}}{n \times C_{X} \times R_{O} \times V_{V I D}}  \tag{30}\\
& R_{E}=3 \times 1 \mathrm{~m} \Omega+5 \times 4.8 \mathrm{~m} \Omega+\frac{1.4 \mathrm{~m} \Omega \times 0.79 \mathrm{~V}}{1.4 \mathrm{~V}}+\frac{2 \times 320 \mathrm{nH} \times(1-0.35) \times 0.79 \mathrm{~V}}{3 \times 4.48 \mathrm{mF} \times 1 \mathrm{~m} \Omega \times 1.4 \mathrm{~V}}=45.3 \mathrm{~m} \Omega \\
& T_{A}=C_{X} \times\left(R_{O}-R^{\prime}\right)+\frac{L_{X}}{R_{O}} \times \frac{R_{O}-R^{\prime}}{R_{X}}=4.48 \mathrm{mF} \times(1 \mathrm{~m} \Omega-0.5 \mathrm{~m} \Omega)+\frac{347 \mathrm{pH}}{1 \mathrm{~m} \Omega} \times \frac{1 \mathrm{~m} \Omega-0.5 \mathrm{~m} \Omega}{0.75 \mathrm{~m} \Omega}=2.47 \mu \mathrm{~s}  \tag{31}\\
& T_{B}=\left(R_{X}+R^{\prime}-R_{O}\right) \times C_{X}=(0.75 \mathrm{~m} \Omega+0.5 \mathrm{~m} \Omega-1 \mathrm{~m} \Omega) \times 4.48 \mathrm{mF}=1120 \mathrm{~ns}  \tag{32}\\
& T_{C}=\frac{V_{R T} \times\left(L-\frac{A_{D} \times R_{D S}}{2 \times f_{S W}}\right)}{V_{V I D} \times R_{E}}=\frac{0.79 \mathrm{~V} \times\left(320 \mathrm{nH}-\frac{5 \times 4.8 \mathrm{~m} \Omega}{2 \times 330 \mathrm{kHz}}\right)}{1.4 \mathrm{~V} \times 45.3 \mathrm{~m} \Omega}=3.53 \mu \mathrm{~s}  \tag{33}\\
& T_{D}=\frac{C_{X} \times C_{Z} \times R_{O}^{2}}{C_{X} \times\left(R_{O}-R^{\prime}\right)+C_{Z} \times R_{O}}=\frac{4.48 \mathrm{mF} \times 260 \mu \mathrm{~F} \times(1 \mathrm{~m} \Omega)^{2}}{4.48 \mathrm{mF} \times(1 \mathrm{~m} \Omega-0.5 \mathrm{~m} \Omega)+260 \mu \mathrm{~F} \times 1 \mathrm{~m} \Omega}=466 \mathrm{~ns} \tag{34}
\end{align*}
$$

where:
$R^{\prime}$ is the PCB resistance from the bulk capacitors to the ceramics and is approximately $0.5 \mathrm{~m} \Omega$ (assuming a 4-layer, 1 oz motherboard).
$R_{D S}$ is the total low-side MOSFET on resistance per phase.
$A_{D}=5$.
$V_{R T}=0.79 \mathrm{~V}$.
$L_{X}=347 \mathrm{pH}$ for the eight aluminum-poly capacitors.

The compensation values can then be solved using

$$
\begin{align*}
& C_{A}=\frac{n \times R_{O} \times T_{A}}{R_{E} \times R_{B}}=\frac{3 \times 1 \mathrm{~m} \Omega \times 2.47 \mu \mathrm{~s}}{45.3 \mathrm{~m} \Omega \times 1.27 \mathrm{k} \Omega}=128 \mathrm{pF}  \tag{35}\\
& R_{A}=\frac{T_{C}}{C_{A}}=\frac{3.53 \mu \mathrm{~s}}{128 \mathrm{pF}}=27.5 \mathrm{k} \Omega  \tag{36}\\
& C_{B}=\frac{T_{B}}{R_{B}}=\frac{1120 \mathrm{~ns}}{1.27 \mathrm{k} \Omega}=882 \mathrm{pF}  \tag{37}\\
& C_{F B}=\frac{T_{D}}{R_{A}}=\frac{466 \mathrm{~ns}}{27.5 \mathrm{k} \Omega}=16.9 \mathrm{pF} \tag{38}
\end{align*}
$$

These equations result in the starting values prior to tuning the design that account for layout and other parasitic effects (see the Tuning Procedure for ADP3193A section). The final values selected after tuning are

$$
\begin{aligned}
& C_{A}=220 \mathrm{pF} \\
& R_{A}=22.1 \mathrm{k} \Omega \\
& C_{B}=560 \mathrm{pF} \\
& C_{F B}=15 \mathrm{pF}
\end{aligned}
$$

Figure 12 and Figure 13 show the typical transient response using these compensation values.


Figure 12. Typical Transient Response for Design Example Load Step


Figure 13. Typical Transient Response for Design Example Load Release

## $\mathrm{C}_{\mathrm{IN}}$ SELECTION AND INPUT CURRENT di/dt REDUCTION

In continuous inductor current mode, the source current of the high-side MOSFET is approximately a square wave with a duty ratio equal to $n \times V_{\text {OUT }} / V_{I N}$ and an amplitude of one- $\mathrm{n}^{\text {th }}$ the maximum output current. To prevent large voltage transients, use a low ESR input capacitor sized for the maximum rms current. The maximum rms capacitor current is given by

$$
\begin{align*}
& I_{\text {CRMS }}=D \times I_{O} \times \sqrt{\frac{1}{N \times D}-1}  \tag{39}\\
& I_{\text {CRMS }}=0.117 \times 65 \mathrm{~A} \times \sqrt{\frac{1}{3 \times 0.117}-1}=10.3 \mathrm{~A}
\end{align*}
$$

The capacitor manufacturer's ripple-current ratings are often based on only 2000 hours of life. As a result, it is advisable to further derate the capacitor or to choose a capacitor rated at a higher temperature than is required. Several capacitors can be placed in parallel to meet size or height requirements in the design. In this example, the input capacitor bank is formed by
two $2700 \mu \mathrm{~F}, 16 \mathrm{~V}$ aluminum electrolytic capacitors and eight $4.7 \mu \mathrm{~F}$ ceramic capacitors.

To reduce the input current, di/dt, to a level below the recommended maximum of $0.1 \mathrm{~A} / \mu \mathrm{s}$, an additional small inductor ( $\mathrm{L}>370 \mathrm{nH}$ at 18 A ) should be inserted between the converter and the supply bus. This inductor also acts as a filter between the converter and the primary power source.

## SHUNT RESISTOR DESIGN

The ADP3193A uses a shunt to generate 5 V from the 12 V supply range. A trade-off can be made between the power dissipated in the shunt resistor and the UVLO threshold. Figure 14 shows the typical resistor value needed to realize certain UVLO voltages and the maximum power dissipated in the shunt resistor for these UVLO voltages.


Figure 14. Typical Shunt Resistor Value and Power Dissipation for Different UVLO Voltages

The maximum power dissipated is calculated using Equation 40.

$$
\begin{equation*}
P_{M A X}=\frac{\left(V_{I N(M A X)}-V_{C C(M I N)}\right)^{2}}{R_{\text {SHUNT }}} \tag{40}
\end{equation*}
$$

where:
$V_{I N(M A X)}$ is the maximum voltage from the 12 V input supply (if the 12 V input supply is $12 \mathrm{~V} \pm 5 \%, V_{\text {IN(MAX) }}=12.6 \mathrm{~V}$; if the 12 V input supply is $\left.12 \mathrm{~V} \pm 10 \%, V_{I N(M A X)}=13.2 \mathrm{~V}\right)$. $V_{C C(M I N)}$ is the minimum $V_{C C}$ voltage of the ADP3193A. This is specified as 4.75 V .
$R_{\text {SHUNT }}$ is the shunt resistor value.
The CECC standard specification for power rating in surfacemount resistors is 0.1 W for 0603 -size resistors, 0.125 W for 0805 size resistors, and 0.25 W for 1206 -size resistors.

## ADP3193A

## TUNING PROCEDURE FOR ADP3193A

## Set Up and Test the Circuit

1. Build a circuit based on the compensation values computed from the design spreadsheet.
2. Connect a dc load to the circuit.
3. Turn on the ADP3193A and verify that it operates properly.
4. Check for jitter with no load and full load conditions.

## Set the DC Load Line

1. Measure the output voltage with no load $\left(\mathrm{V}_{\mathrm{NL}}\right)$ and verify that it is within the specified tolerance range.
2. Measure the output voltage with a full load when the device is cold ( $\mathrm{V}_{\text {flcold }}$ ). Allow the board to run for $\sim 10$ minutes at full load, and then measure the output when the device is hot ( $\mathrm{V}_{\text {Flнот }}$ ). If the difference between the two measured voltages is more than a few millivolts, adjust $\mathrm{R}_{\mathrm{CS}}$ and Res2 using Equation 41 and Equation 43.

$$
\begin{equation*}
R_{C S 2(\text { NEW ) }}=R_{C S 2(O L D)} \times \frac{V_{N L}-V_{F L C O L D}}{V_{N L}-V_{F L H O T}} \tag{41}
\end{equation*}
$$

3. Repeat Step 2 until no adjustment of $\mathrm{R}_{\mathrm{CS} 1}$ and $\mathrm{R}_{\mathrm{CS} 2}$ is needed.
4. Compare the output voltage with no load to that with a full load using 5 A steps. Compute the load line slope for each change, and then calculate the average to determine the overall load line slope (Romeas).
5. If the difference between Romeas and $R_{o}$ is more than $0.05 \mathrm{~m} \Omega$, use Equation 42 to adjust the R $_{\text {PH }}$ values.

$$
\begin{equation*}
R_{P H(\text { NEW })}=R_{P H(O L D)} \times \frac{R_{O M E A S}}{R_{O}} \tag{42}
\end{equation*}
$$

6. Repeat Step 6 and Step 7 until no adjustment of $R_{P H}$ is needed. Once this is achieved, do not change $\mathrm{R}_{\mathrm{PH}}, \mathrm{R}_{\mathrm{CS} 1}, \mathrm{R}_{\mathrm{CS} 2}$, or $\mathrm{R}_{T H}$ for the remainder of the procedure.
7. Measure the output ripple with no load and with a full load with scope, making sure both are within specifications.

$$
\begin{equation*}
R_{\text {CSI (NEW) }}=\frac{1}{\frac{R_{C S 1(O L D)}+R_{T H\left(25^{\circ} \mathrm{C}\right)}}{R_{\text {CSI (OLD) }} \times R_{T H\left(25^{\circ} \mathrm{C}\right)}+\left(R_{C S 1(O L D)}-R_{C S 2(\text { NEW })}\right) \times\left(R_{C S 1(O L D)}-R_{T H\left(25^{\circ} \mathrm{C}\right)}\right)}-\frac{1}{R_{T H\left(25^{\circ} \mathrm{C}\right)}}} \tag{43}
\end{equation*}
$$

## Set the AC Load Line

1. Remove the dc load from the circuit and connect the dynamic load.
2. Connect the scope to the output voltage and set it to dccoupling mode with the time scale of $100 \mu \mathrm{~s} / \mathrm{div}$.
3. Set the dynamic load for a transient step of about 40 A at 1 kHz with $50 \%$ duty cycle.
4. Measure the output waveform. (Note that use of a dc offset on the scope may be necessary to see the waveform.) Try to use a vertical scale of $100 \mathrm{mV} / \mathrm{div}$ or finer. This waveform should look similar to Figure 15.


Figure 15. AC Load Line Waveform
5. Use the horizontal cursors to measure $V_{A C D R P}$ and $V_{\text {DCDRP }}$, as shown in Figure 15. Do not measure the undershoot or overshoot that occurs immediately after this step.
6. If the difference between $V_{\text {ACDRP }}$ and $V_{\text {DCDRP }}$ is more than a few millivolts, use Equation 44 to adjust $C_{c s}$. It may be necessary to try several parallel values to obtain an adequate one, because there are limited standard capacitor values available. It is a good idea to have locations for two capacitors in the layout for this reason.

$$
\begin{equation*}
C_{C S(N E W)}=C_{C S(O L D)} \times \frac{V_{A C D R P}}{V_{D C D R P}} \tag{44}
\end{equation*}
$$

7. Repeat Step 5 and Step 6 until no further adjustment of $\mathrm{C}_{\mathrm{CS}}$ is needed. Once this is achieved, do not change $\mathrm{C}_{\mathrm{cs}}$ for the remainder of the procedure.
8. Set the dynamic load step to its maximum step size (but do not use a step size that is larger than needed) and verify that the output waveform is square, meaning $V_{\text {ACDRP }}$ and $V_{\text {DCDRP }}$ are equal.

## Set the Initial Transient

1. With the dynamic load set at the maximum step size, expand the scope time scale to either $2 \mu \mathrm{~s} / \mathrm{div}$ or $5 \mu \mathrm{~s} / \mathrm{div}$. This may result in a waveform that has two overshoots and one minor undershoot before achieving the final desired value after $V_{\text {droop }}$ (see Figure 16).


Figure 16. Transient Setting Waveform
2. If both overshoots are larger than desired, try the following adjustments in the order shown:

- Increase the ramp resistor by $25 \%$ ( $\left.\mathrm{R}_{\text {RAMP }}\right)$.
- For $\mathrm{V}_{\text {TRANI }}$, increase $\mathrm{C}_{\mathrm{B}}$ or increase the switching frequency.
- For $\mathrm{V}_{\mathrm{TRAN} 2}$, increase $\mathrm{R}_{\mathrm{A}}$ by $25 \%$ and decrease $\mathrm{C}_{\mathrm{A}}$ by $25 \%$.

If these adjustments do not change the response, it is because the system is limited by the output decoupling. Check the output response and the switching nodes each time a change is made to ensure that the response is stable.
3. For load release (see Figure 17), if $\mathrm{V}_{\text {trankel }}$ is larger than the allowed overshoot, there is not enough output capacitance. Either increase the capacitance directly or decrease the inductor values. If the inductors are changed, however, it will be necessary to redesign the circuit using the information from the spreadsheet and to repeat all tuning guide procedures.


Figure 17. Transient Setting Waveform
Because the ADP3193A turns off all of the phases (switches inductors to ground), no ripple voltage is present during load release. Therefore, the user does not have to add headroom for ripple, which allows load release $V_{\text {tranrel }}$ to be larger than
$\mathrm{V}_{\text {tran } 1}$ by the amount of ripple while still meeting the specifications.

If $\mathrm{V}_{\text {trani }}$ and $\mathrm{V}_{\text {tranrel }}$ are less than the desired final droop, this implies that capacitors can be removed. When removing capacitors, also check the output ripple voltage to ensure that it is still within specifications.

## LAYOUT AND COMPONENT PLACEMENT

The following guidelines are recommended for optimal performance of a switching regulator in a PC system.

## General Recommendations

For good results, a PCB with at least four layers is recommended. This provides the needed versatility for control circuitry interconnections with optimal placement, power planes for ground, input and output power, and wide interconnection traces in the remainder of the power-delivery current paths. Keep in mind that each square unit of 1 oz copper trace has a resistance of $\sim 0.53 \mathrm{~m} \Omega$ at room temperature.

When high currents must be routed between PCB layers, use vias liberally to create several parallel current paths so that the resistance and inductance introduced by these current paths are minimized and the via current rating is not exceeded.

If critical signal lines (including the output voltage sense lines of the ADP3193A) must cross through power circuitry, it is best to interpose a signal ground plane between those signal lines and the traces of the power circuitry. This serves as a shield to minimize noise injection into the signals at the expense of increasing signal ground noise.

An analog ground plane should be used around and under the ADP3193A as a reference for the components associated with the controller. This plane should be tied to the nearest outputdecoupling capacitor ground and should not be tied to any other power circuitry to prevent power currents from flowing into it.

The components around the ADP3193A should be located close to the controller with short traces. The most important traces to keep short and away from other traces are those to the FB and CSSUM pins. The output capacitors should be connected as close as possible to the load (or connector) that receives the power, for example, as close as possible to a microprocessor core. If the load is distributed, the capacitors should also be distributed and placed in greater proportion where the load tends to be more dynamic.

Avoid crossing any signal lines over the switching power path loop (described in the Power Circuitry Recommendations section).

## ADP3193A

## Power Circuitry Recommendations

The switching power path on the PCB should be routed to encompass the shortest possible length to minimize radiated switching noise energy (that is, EMI) and conduction losses in the board. Failure to take proper precautions often results in EMI problems for the entire PC system and noise-related operational problems in the power-converter control circuitry. The switching power path is the loop formed by the current path through the input capacitors and the power MOSFETs, including all interconnecting PCB traces and planes. Using short, wide interconnection traces is especially critical in this path for two reasons: it minimizes the inductance in the switching loop, which can cause high energy ringing, and it accommodates the high current demand with minimal voltage loss.

When a power-dissipating component, such as a power MOSFET, is soldered to a PCB, it is recommended to use vias liberally both directly on the mounting pad and immediately surrounding it. Two important reasons for this are improved current rating through the vias and improved thermal performance from vias extended to the opposite side of the PCB, where a plane can more readily transfer the heat to the air. Make a mirror image on the opposite side of the PCB of any pad being used to heat-sink the MOSFETs.

This helps achieve the best thermal dissipation in the air around the board. To further improve thermal performance, use the largest pad area possible.

The output power path should also be routed to encompass a short distance. The output power path is formed by the current path through the inductor, the output capacitors, and the load.

For best EMI containment, a solid power ground plane should be used as one of the inner layers, extending fully under all the power components.

## Signal Circuitry Recommendations

The output voltage is sensed and regulated between the FB and FBRTN pins, which connect to the signal ground at the load. To avoid differential mode noise pickup in the sensed signal, the loop area should be small. Therefore, the FB and FBRTN traces should be routed adjacent to each other on top of the power ground plane back to the controller.

The feedback traces from the switch nodes should be connected as close as possible to the inductor, and the CSREF signal should be connected to the output voltage at the nearest inductor to the controller.

## OUTLINE DIMENSIONS



Figure 18. 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
$5 \mathrm{~mm} \times 5 \mathrm{~mm}$ Body, Very Thin Quad
(CP-32-2)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Ordering Quantity |
| :--- | :--- | :--- | :--- | :--- |
| ADP3193AJCPZ-RL | $0^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 32-Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-32-2 | 2,500 |

[^2]
#### Abstract

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any $^{\text {a }}$ products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.


## PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT:
Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada
Email: orderlit@onsemi.com

Europe, Middle East and Africa Technical Support:
Phone: 421337902910
Japan Customer Focus Center
Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
For additional information, please contact your local Sales Representative


[^0]:    ${ }^{1}$ Protected by U.S. Patent Number 6,683,441; other patents pending.

[^1]:    ${ }^{1}$ All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC).
    ${ }^{2}$ Guaranteed by design or bench characterization, not tested in production.

[^2]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part

