## **NanoPower Supervisory** Circuit

### Description

The CAT8836 is a voltage supervisory circuit intended to provide circuit initialization and start-up timing for DSPs and other processor-based systems.

When system power comes on, CAT8836's output once the supply voltage V<sub>DD</sub> becomes higher than 1.1 V. Thereafter, the supervisory circuit monitors  $V_{DD}$  and keeps the output active as long as  $V_{DD}$ remains below the threshold voltage of V<sub>TH</sub>. After V<sub>DD</sub> exceeds the monitoring threshold an internal timer delays the return of the output to the inactive state (high) to ensure proper system reset.

The duration of this reset delay is controlled by the CT input. When CT is connected to GND the reset delay is 10 ms, typical, in duration and when connected to  $V_{DD}$ , the delay time is typically 200 ms. Whenever the supply voltage drops below the monitoring threshold voltage V<sub>TH</sub>, the output becomes active (low) again.

### Features

- Supply Current: 220 nA (typical)
- Precision Supply Voltage Supervision Range: 1.8 V, 2.5 V, 3.0 V, and 3.3 V
- Power-On Reset Generator with Selectable Delay Time: 10 ms or 200 ms
- Push/Pull RESET (active low) Output
- Manual Reset Input
- Pin-for-Pin Replacement for TPS3836
- TSOT23–5 Package
- Temperature Range: -40°C to +85°C
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

### **Typical Applications**

- Applications Using Low-Power DSPs, Microcontrollers, or Microprocessors
- Portable- and Battery-Powered Equipment
- Intelligent Instruments
- Wireless Communication Systems
- Automotive Systems
- Notebook Computers

January, 2011 - Rev.



## **ON Semiconductor®**

http://onsemi.com



**TD SUFFIX** CASE 419AE







- UT = Device Code
- Y = Production Year (Last Digit)
- M = Production Month: 1–9 (Jan Sep), O, N, D (Oct – Dec)

### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.



Figure 1. Functional Block Diagram

### **Table 1. PIN FUNCTION DESCRIPTION**

| Pin Number | Pin Name | Description                                                                                          |
|------------|----------|------------------------------------------------------------------------------------------------------|
| 1          | СТ       | Delay select pin for a fixed value of 10 ms or 200 ms.                                               |
| 2          | GND      | Ground                                                                                               |
| 3          | MR       | Manual Reset                                                                                         |
| 4          | RESET    | Active low Reset. Reset is asserted either if VDD falls below reset threshold or if MR is activated. |
| 5          | VDD      | Supply Voltage which is monitored                                                                    |

### Table 2. ABSOLUTE MAXIMUM RATINGS (Over operating free-air temperature range, unless otherwise noted.)

| Parameter                                                                      | Symbol           | Value       | Unit |
|--------------------------------------------------------------------------------|------------------|-------------|------|
| Supply voltage (Note 1)                                                        | V <sub>DD</sub>  | 7           | V    |
| All other pins (Note 1)                                                        |                  | -0.3 to 6   | V    |
| Maximum low output current                                                     | I <sub>OL</sub>  | 5           | mA   |
| Maximum high output current                                                    | I <sub>OH</sub>  | -5          | mA   |
| Input clamp current, (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>DD</sub> ) | ۱ <sub>IK</sub>  | ±10         | mA   |
| Output clamp current, ( $V_O < 0$ or $V_O > V_{DD}$ )                          | Ι <sub>ΟΚ</sub>  | ±10         | mA   |
| Storage temperature range                                                      | T <sub>STG</sub> | –65 to +150 | °C   |
| Soldering temperature                                                          |                  | +260        | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. All voltages are with respect to GND.

### Table 3. RECOMMENDED OPERATING CONDITIONS (Note 2)

| Parameter                                                     | Symbol                | Min                | Max                   | Unit |
|---------------------------------------------------------------|-----------------------|--------------------|-----------------------|------|
| Supply voltage                                                | V <sub>DD</sub>       | 1.6                | 5.5                   | V    |
| Voltage range, CT, MR and RESET pins                          |                       | 0                  | V <sub>DD</sub> + 0.3 | V    |
| High-level input voltage                                      | V <sub>IH</sub>       | $0.7 	imes V_{DD}$ |                       | V    |
| Low-level input voltage                                       | V <sub>IL</sub>       |                    | $0.3 \times V_{DD}$   | V    |
| Input transition rise and fall rate at $\overline{\text{MR}}$ | $\Delta t / \Delta V$ |                    | 100                   | ns/V |
| Operating temperature range                                   | T <sub>A</sub>        | -40                | +85                   | °C   |

2. Refer to Electrical Characteristics and Application Information for Safe Operating Area.

## www.BDhr: mem.com/ON/

| able 4. ELECTRICAL CHARACTERISTICS | (Over recommended operating conditions, unless otherwise noted.) |
|------------------------------------|------------------------------------------------------------------|
|------------------------------------|------------------------------------------------------------------|

| Parameter                                           |                                | Symbol           | Test Conditions                                       | Min                 | Тур  | Мах  | Unit |
|-----------------------------------------------------|--------------------------------|------------------|-------------------------------------------------------|---------------------|------|------|------|
| RESET high-level output voltage                     | ESET high-level output voltage |                  | $V_{DD}$ = 3.3 V, $I_{OH}$ = -2 mA                    | $0.8 \times V_{DD}$ |      |      | V    |
| RESET Low-level output voltage                      |                                | V <sub>OL</sub>  | V <sub>DD</sub> = 1.8 V, I <sub>OL</sub> = 1 mA       |                     |      | 0.4  | V    |
|                                                     |                                |                  | V <sub>DD</sub> = 3.3 V, I <sub>OL</sub> = 2 mA       |                     |      |      |      |
| RESET power-up voltage<br>(Note 3)                  |                                |                  | $V_{DD} \ge 1.1$ V, $I_{OL} = 50 \ \mu A$             |                     |      | 0.2  | V    |
| Negative-going input threshold                      | CAT8836E18                     | V <sub>TH</sub>  | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$         | 1.66                | 1.71 | 1.74 | V    |
| voltage (Note 4)                                    | CAT8836J25                     |                  |                                                       | 2.18                | 2.25 | 2.29 | V    |
|                                                     | CAT8836H30                     |                  |                                                       | 2.70                | 2.79 | 2.85 | V    |
|                                                     | CAT8836L30                     |                  |                                                       | 2.56                | 2.64 | 2.69 | V    |
|                                                     | CAT8836K33                     |                  |                                                       | 2.84                | 2.93 | 2.99 | V    |
| Hysteresis at V <sub>DD</sub> input                 |                                | V <sub>HYS</sub> | 1.7 V < V <sub>IT</sub> < 2.5 V                       |                     | 30   |      | mV   |
|                                                     |                                |                  | 2.5 V < V <sub>IT</sub> < 3.5 V                       |                     | 40   |      |      |
| Input high-level current                            | MR (Note 5)                    | IIH              |                                                       | -40                 | -60  | -100 | μΑ   |
|                                                     | СТ                             |                  | CT = V <sub>DD</sub> = 5.5 V                          | -25                 |      | +25  | nA   |
| Input low-level current                             | MR (Note 5)                    | ١ <sub>IL</sub>  | $\overline{\text{MR}}$ = 0 V, V <sub>DD</sub> = 5.5 V | -130                | -200 | -340 | μA   |
|                                                     | СТ                             |                  | CT = 0 V, V <sub>DD</sub> = 5.5 V                     | -25                 |      | +25  | nA   |
| Supply current                                      |                                | I <sub>DD</sub>  | $V_{DD} > V_{TH}, V_{DD} < 3 V$                       |                     | 220  | 400  | nA   |
|                                                     |                                |                  | $V_{DD} > V_{TH}, V_{DD} > 3 V$                       |                     | 250  | 450  |      |
|                                                     |                                |                  | V <sub>DD</sub> < V <sub>TH</sub>                     |                     | 10   | 15   | μA   |
| Internal pull-up resistor at $\overline{\text{MR}}$ |                                | R <sub>IN</sub>  |                                                       |                     | 30   |      | kΩ   |
| Input capacitance at MR and CT                      |                                | Cl               | $V_{I} = 0 V \text{ to } V_{DD}$                      |                     | 5    |      | pF   |

3. The lowest voltage at which the RESET output becomes active.  $t_R$ ,  $V_{DD} \ge 15 \,\mu$ s/V. 4. To ensure best stability of the threshold voltage, a bypass capacitor (ceramic, 0.1  $\mu$ F) should be placed near the supply terminal. 5. If manual reset is unused, MR should be connected to  $V_{DD}$  to minimize current consumption.

## Table 5. SWITCHING CHARACTERISTICS (At T<sub>A</sub> = +25°C, R<sub>L</sub> = 1 M $\Omega$ , and C<sub>L</sub> = 50 pF, unless otherwise noted.)

| Parame                                                                            | eter              | Symbol           | Test Conditions                                                                                                                           | Min | Тур | Max | Unit |
|-----------------------------------------------------------------------------------|-------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Delay time                                                                        |                   | t <sub>PD</sub>  | $\label{eq:VDD} \begin{split} V_{DD} &\geq V_{TH} + 0.2 \text{ V},\\ \overline{MR} &= 0.7 \times V_{DD}, \text{ CT} = GND \end{split}$    | 5   | 10  | 15  | ms   |
|                                                                                   |                   |                  | $\label{eq:VDD} \begin{split} & V_{DD} \geq V_{TH} + 0.2 \ V, \\ & \overline{MR} = 0.7 \times V_{DD}, \ CT = V_{DD} \end{split}$          | 100 | 200 | 300 |      |
| Propagation (delay) time, V <sub>DD</sub> to RESET delay high-to-low-level output |                   | t <sub>PHL</sub> | $\label{eq:VIL} \begin{split} V_{IL} &= V_{TH} - 0.2 \text{ V}, \\ V_{IH} &= V_{TH} + 0.2 \text{ V} \end{split}$                          |     |     | 10  | μs   |
|                                                                                   |                   |                  | V <sub>IL</sub> = 1.6 V                                                                                                                   |     |     | 50  |      |
| Propagation (delay) time,<br>high-to-low-level output                             | MR to RESET delay | t <sub>MHL</sub> | $\label{eq:V_DD} \begin{split} V_{DD} &\geq V_{TH} + 0.2 \ V, \\ V_{IL} &= 0.3 \times V_{DD}, \\ V_{IH} &= 0.7 \times V_{DD} \end{split}$ |     |     | 100 | ns   |

### Table 6. TIMING REQUIREMENTS (At $T_A$ = +25°C, $R_L$ = 1 M $\Omega$ , and $C_L$ = 50 pF, unless otherwise noted.)

| Parameter   |                    | Symbol          | Test Conditions                                                                                | Min | Тур | Max | Unit |
|-------------|--------------------|-----------------|------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Pulse width | at V <sub>DD</sub> | t <sub>W</sub>  | $V_{IH} = V_{TH} + 0.2 V, V_{IL} = V_{TH} - 0.2 V$                                             | 6   |     |     | μs   |
|             | at MR              | t <sub>WR</sub> | $V_{DD} \geq V_{TH} + 0.2 \text{ V},  V_{IL} = 0.3 \times V_{DD},  V_{IH} = 0.7 \times V_{DD}$ | 1   |     |     |      |

## www.BDhr://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://http://httpi



Figure 2. Test Circuit

### TIMING DIAGRAM



# www.BDhtp://fremi.comcom/ON/

### **TYPICAL CHARACTERISTICS**





Figure 5. Normalized Reset Threshold Voltage vs. Temperature





### **Detailed Description**

The supervisory circuit monitors  $V_{DD}$  and keeps the RESET output active as long as  $V_{DD}$  remains below the threshold voltage of  $V_{TH}$ . An internal timer delays the return





of the output to the inactive state (high) to ensure proper system reset. The delay time starts after  $V_{DD}$  has risen above the threshold.

## www.BDhtp://nemi.comcom/ON/

### PACKAGE DIMENSIONS

TSOT-23, 5 LEAD CASE 419AE-01 ISSUE O



| SYMBOL | MIN      | NOM      | MAX  |  |  |
|--------|----------|----------|------|--|--|
| А      |          |          | 1.00 |  |  |
| A1     | 0.01     | 0.05     | 0.10 |  |  |
| A2     | 0.80     | 0.87     | 0.90 |  |  |
| b      | 0.30     |          | 0.45 |  |  |
| С      | 0.12     | 0.15     | 0.20 |  |  |
| D      | 2.90 BSC |          |      |  |  |
| E      | 2.80 BSC |          |      |  |  |
| E1     | 1.60 BSC |          |      |  |  |
| е      |          | 0.95 TYP |      |  |  |
| L      | 0.30     | 0.40     | 0.50 |  |  |
| L1     | 0.60 REF |          |      |  |  |
| L2     | 0.25 BSC |          |      |  |  |
| θ      | 0°       |          | 8°   |  |  |

TOP VIEW





#### Notes:

- All dimensions are in millimeters. Angles in degrees.
  Complies with JEDEC MO-193.



**END VIEW** 

## www.BDhtp://hemi.com/O J/

### **Table 8. ORDERING INFORMATION**

| Device           | Nominal<br>Supply Voltage | Threshold Level | Marking | Package   | Shipping           |
|------------------|---------------------------|-----------------|---------|-----------|--------------------|
| CAT8836E18TD-GT3 | 1.8 V                     | 1.71            | UTYM    | TSOT-23   | 3000 / Tape & Reel |
| CAT8836J25TD-GT3 | 2.5 V                     | 2.25            |         | (PD-Free) |                    |
| CAT8836H30TD-GT3 | 3.0 V                     | 2.79            | 1       |           |                    |
| CAT8836L30TD-GT3 | 3.0 V                     | 2.64            | 1       |           |                    |
| CAT8836K33TD-GT3 | 3.3 V                     | 2.93            | 1       |           |                    |

### Example of Ordering Information (Notes 6 - 9)



- 6. All packages are RoHS-compliant (Lead-free, Halogen-free).
- 7. The standard finish is NiPdAu.
- 8. The device used in the above example is a CAT8836E18TD-GT3 (CAT8836, 1.71 threshold voltage, TSOT-23, NiPdAu, Tape & Reel, 3,000/Reel).
- 9. For additional detection voltage, package and temperature options, please contact your nearest ON Semiconductor Sales office.
- 10. For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

ON Semiconductor and images are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any provided in SCILLC data sheets and/or specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or other solution in which the failure of the SCILLC product scute reacting inplant into the body, or other application in which the BSCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use personal to scylic to researce in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

### ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

CAT8836/D

www.BDTIC.com/ON/

Phone: 421 33 790 2910

Phone: 81-3-5773-3850

Japan Customer Focus Center