# LV8762T

#### **Monolithic Linear IC**

# Forward/Reverse H-bridge Driver



http://onsemi.com

#### Overview

The LV8762T is an 1ch H-bridge driver that can control four operation modes (forward, reverse, brake, and standby) of a motor. The IC is optimal for use in driving brushed DC motors for office equipment.

#### **Function**

- Forward/reverse H-bridge motor driver: 1 channel
- $I_{Omax} = 1A$
- Built-in current limiter
- Current limit mask function
- Built-in thermal shutdown circuit
- Alert signal output
- Single power supply
- Built-in short-circuit protection function (selectable from latch-type or auto reset-type).

## **Specifications**

#### Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Conditions                      | Ratings     | Unit |
|-----------------------------|---------------------|---------------------------------|-------------|------|
| Supply voltage              | VM max              |                                 | 36          | V    |
| Output peak current         | I <sub>O</sub> peak | tw ≤ 10ms, duty 20%             | 1.5         | Α    |
| Output continuous current   | I <sub>O</sub> max  |                                 | 1.0         | Α    |
| Logic input voltage         | V <sub>IN</sub> max | ST, IN1, IN2, EMM               | -0.3 to +6  | V    |
| EMO pin input voltage       | VEMO                |                                 | -0.3 to +6  | V    |
| Allowable power dissipation | Pd max              | Mounted on a specified board. * | 1.4         | W    |
| Operating temperature       | Topr                |                                 | -20 to +85  | °C   |
| Storage temperature         | Tstg                |                                 | -55 to +150 | °C   |

<sup>\*</sup> Specified circuit board : 57mm×57mm×1.6mm, glass epoxy both-type board.

Caution 2) Even when the device is used within the range of absolute maximum ratings, as a result of continuous usage under high temperature, high current, high voltage, or drastic temperature change, the reliability of the IC may be degraded. Please contact us for the further details.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### Allowable Operating Ratings at Ta = 25°C

| Parameter            | Symbol   | Conditions           | Ratings  | Unit |
|----------------------|----------|----------------------|----------|------|
| Supply voltage range | VM       |                      | 9 to 32  | ٧    |
| VREF input voltage   | VREF     |                      | 0 to 3   | V    |
| Logic input voltage  | $V_{IN}$ | ST , IN1 , IN2 , EMM | 0 to 5.5 | ٧    |

## ORDERING INFORMATION

See detailed ordering and shipping information on page 13 of this data sheet.

Caution 1) Absolute maximum ratings represent the value which cannot be exceeded for any length of time.

#### LV8762T

# **Electrical Characteristics** at Ta = 25°C, VM = 24V, VREF = 1.5V

| Parameter                    |            | Symbol Conditions   |                                                | Ratings |      |       | Unit    |
|------------------------------|------------|---------------------|------------------------------------------------|---------|------|-------|---------|
|                              |            | Gymbol              | Conditions                                     | min     | typ  | max   | Unit    |
| General                      |            |                     |                                                |         |      |       |         |
| Standby mode current drain   |            | IMst                | ST = "L"                                       |         | 100  | 400   | μΑ      |
| Operating mode curr          | ent drain  | IM                  | ST = "H", IN1 = "H", IN2 = "L", with no load   |         | 3    | 5     | mA      |
| REG5 output voltage          | )          | VREG                | $I_O = -1mA$                                   | 4.5     | 5    | 5.5   | V       |
| Thermal shutdown to          | emperature | TSD                 | Design guarantee *                             | 150     | 180  | 200   | °C      |
| Thermal hysteresis v         | vidth      | ΔTSD                | Design guarantee *                             |         | 40   |       | °C      |
| Output block                 |            |                     |                                                |         |      |       |         |
| Output on resistance         | •          | RonU                | $I_O = 1A$ , upper side ON resistance          |         | 0.75 | 0.97  | Ω       |
|                              |            | RonD                | I <sub>O</sub> = -1A, under side ON resistance |         | 0.5  | 0.65  | Ω       |
| Output leakage curre         | ent        | l <sub>O</sub> leak | V <sub>O</sub> = 32V                           |         |      | 50    | μА      |
| Diode forward voltag         | е          | VD                  | ID = -1A                                       |         | 1.2  | 1.4   | V       |
| Rising time                  |            | tr                  | 10% to 90%                                     |         | 100  | 200   | ns      |
| Falling time                 |            | tf                  | 90% to 10%                                     |         | 100  | 200   | ns      |
| Input output delay tin       | ne         | tpLH                | IN1 to OUTA, IN2 to OUTB (L $\rightarrow$ H)   |         | 550  | 750   | ns      |
|                              |            | tpHL                | IN1 to OUTA, IN2 to OUTB (H $\rightarrow$ L)   |         | 550  | 750   | ns      |
| Control system inp           | ut block   |                     |                                                |         |      |       |         |
| Logic input voltage          | High       | V <sub>IN</sub> H   | ST , IN1 , IN2 , EMM                           | 2.0     |      | 5.5   | V       |
|                              | Low        | V <sub>IN</sub> L   | 1                                              | 0       |      | 0.8   | V       |
| Logic pin input current 1    |            | I <sub>IN</sub> L   | ST, IN1, IN2, EMM V <sub>IN</sub> = 0.8V       | 4       | 8    | 12    | μА      |
|                              |            | I <sub>IN</sub> H   | $V_{IN} = 5V$                                  | 30      | 50   | 70    | μА      |
| VREF input current           |            | IREF                | VREF = 1.5V                                    | -0.5    |      |       | μА      |
| Current limit comparator     |            | Vtlim               | VREF = 1.5V                                    | 0.291   | 0.3  | 0.309 | V       |
| threshold voltage            | rrant      | laa                 |                                                | 6.5     | -    | 2.5   |         |
| CHOP pin charge cu           |            | ICHOP               |                                                | -6.5    | -5   | -3.5  | μA<br>V |
| CHOP pin threshold           |            | VtCHOP              |                                                | 0.8     | 1    | 1.2   | -       |
| CMK pin charge curr          |            | ICMK                |                                                | -32.5   | -25  | -17.5 | μA      |
| CMK pin threshold voltage    |            | VtCMK               |                                                | 1.2     | 1.5  | 1.8   | V       |
| Charge pump block            | <u> </u>   | 1 1/01/             |                                                | 07.7    | 20.7 |       |         |
| Step-up voltage              |            | VGH                 | VM = 24V                                       | 27.7    | 28.7 | 29.7  | V       |
| Rising time                  |            | tONG                | VG = 0.1μF                                     |         | 250  | 550   | μS      |
| Oscillation frequency        |            | Fcp                 | 1                                              | 90      | 125  | 155   | kHz     |
| Short-circuit protect        |            | T                   | T                                              | 1 1     | 1    |       |         |
| EMO output saturation        |            | VEMO                | I <sub>EMO</sub> = 1mA                         |         |      | 0.4   | V .     |
| SCP pin charge curre         |            | ISCP                | SCP = 0V                                       | -6.5    | -5   | -3.5  | μA      |
| Comparator threshold voltage |            | VtSCP               |                                                | 0.8     | 1    | 1.2   | V       |

<sup>\*</sup> Design guarantee value and no measurement is made.

# **Package Dimensions**

unit : mm (typ) 3260A



# **Pin Assignment**





**Substrate Specifications** (Substrate recommended for operation of LV8762T)

Size :  $57\text{mm} \times 57\text{mm} \times 1.6\text{mm}$  (two-layer substrate)

Material : Glass epoxy both-type board



L1 : Copper wiring pattern diagram

L2: Copper wiring pattern diagram

#### **Cautions**

1) For the set design, employ the derating design with sufficient margin.

Stresses to be derated include the voltage, current, junction temperature, power loss, and mechanical stresses such as vibration, impact, and tension.

Accordingly, the design must ensure these stresses to be as low or small as possible.

The guideline for ordinary derating is shown below:

- (1)Maximum value 80% or less for the voltage rating
- (2)Maximum value 80% or less for the current rating
- (3)Maximum value 80% or less for the temperature rating

2) After the set design, be sure to verify the design with the actual product.

Confirm the solder joint state and verify also the reliability of solder joint for the Exposed Die-Pad, etc. Any void or deterioration, if observed in the solder joint of these parts, causes deteriorated thermal conduction, possibly resulting in thermal destruction of IC.

# **Block Diagram**



# LV8762T

## **Pin Functions**

| Pin No. Pin Name Pin Function Equivale  18 IN1 Output control signal input pin 1. 19 IN2 Output control signal input pin 2. 1 EMM Short protection mode setting. | nt Circuit  10kΩ                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| 18 IN1 Output control signal input pin 1. 19 IN2 Output control signal input pin 2. 1 EMM Short protection mode setting.                                         |                                                  |
| 19 IN2 Output control signal input pin 2. 1 EMM Short protection mode setting.                                                                                   | 10kΩ                                             |
| 1 EMM Short protection mode setting.                                                                                                                             | 10kΩ                                             |
| <b>* * * *</b>                                                                                                                                                   | 10kΩ                                             |
| 9981                                                                                                                                                             | 10kΩ                                             |
| 9331                                                                                                                                                             | 10kΩ                                             |
| 9381                                                                                                                                                             | 10kΩ<br>                                         |
| (9)181)                                                                                                                                                          | -W                                               |
|                                                                                                                                                                  |                                                  |
|                                                                                                                                                                  |                                                  |
|                                                                                                                                                                  | 00kΩ + -                                         |
| <b>↑</b> }'                                                                                                                                                      | OURS2 1                                          |
|                                                                                                                                                                  | <b>└</b> ┤                                       |
|                                                                                                                                                                  |                                                  |
| GND O-                                                                                                                                                           |                                                  |
| 12 ST Standby mode setting                                                                                                                                       |                                                  |
| VREG5 O                                                                                                                                                          |                                                  |
|                                                                                                                                                                  |                                                  |
|                                                                                                                                                                  |                                                  |
|                                                                                                                                                                  |                                                  |
|                                                                                                                                                                  | ≥ 20kΩ                                           |
|                                                                                                                                                                  | 5 20ks2<br>10kΩ                                  |
| <u> </u>                                                                                                                                                         | + 10K52                                          |
| T T                                                                                                                                                              | ≸80kΩ                                            |
|                                                                                                                                                                  | ≥ 00K75                                          |
| GND O-                                                                                                                                                           |                                                  |
| GNDO                                                                                                                                                             | •                                                |
| 9, 10 OUTA OUTA output pin.                                                                                                                                      | (7)(8)                                           |
| 3, 4 OUTB OUTB output pin.                                                                                                                                       | <u>//8</u>                                       |
| 7, 8 VM Motor power-supply connection pin.                                                                                                                       | <del></del>                                      |
| 5, 6 RNF Current sense resistor connection pin.                                                                                                                  |                                                  |
| 2 PGND Power ground.                                                                                                                                             |                                                  |
|                                                                                                                                                                  | † †r' 881                                        |
|                                                                                                                                                                  |                                                  |
|                                                                                                                                                                  | 34                                               |
|                                                                                                                                                                  |                                                  |
|                                                                                                                                                                  | 5000                                             |
|                                                                                                                                                                  | $500\Omega$                                      |
| 10kΩ —                                                                                                                                                           | 500Ω΄                                            |
|                                                                                                                                                                  | <b>→</b>                                         |
|                                                                                                                                                                  | 56                                               |
|                                                                                                                                                                  |                                                  |
| GND ○ ♣                                                                                                                                                          | • •                                              |
| 14 VG Charge pump capacitor connection pin.                                                                                                                      |                                                  |
| 8 VM Motor power-supply connection pin. VREG5 O                                                                                                                  | 8 15 14                                          |
| 16 CP1 Charge pump capacitor connection pin.                                                                                                                     | <del>-&gt;-  </del>                              |
| 15 CP2 Charge pump capacitor connection pin.                                                                                                                     | <del>·                                    </del> |
|                                                                                                                                                                  |                                                  |
|                                                                                                                                                                  | . ≥100Ω                                          |
| -                                                                                                                                                                |                                                  |
|                                                                                                                                                                  | <u> </u>                                         |
|                                                                                                                                                                  |                                                  |
|                                                                                                                                                                  | <b>₊</b> Ľ '                                     |
| GND O                                                                                                                                                            | <u>'</u>                                         |
| GIVD                                                                                                                                                             | <u> </u>                                         |

Continued on next page.

|         | om preceding p |                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|----------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | Pin Name       | Pin Functtion                                                            | Equivalent Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 20      | VREF           | Reference voltage input pin for output current limit setting.            | VREG5 Φ  500Ω  GND Φ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 17      | REG5           | Internal reference voltage output pin.                                   | O D D D D D D D D D D D D D D D D D D D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 24      | EMO            | Alert signal output                                                      | VREG5 O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 21      | СНОР           | Capacitor connection for current limit                                   | VREG5 ○ • • •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 22      | SCP            | break time setting Capacitor connection for short detection time setting | GND 0 (21)22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 23      | СМК            | Capacitor connection for current limit mask setting                      | VREG5 Ο 3 500Ω S 500Ω |

## **Description of operation**

## 1.Input Pin Function

Each input terminal has the function to prevent the flow of the current from an input to a power supply. Therefore, Even if a power supply(VM) is turned off in the state that applied voltage to an input terminal, the electric current does not flow into the power supply.

## 1-1) Chip enable function

This IC is switched between standby and operating mode by setting the ST pin. In standby mode, the IC is set to power-save mode and all logic is reset. In addition, the internal regulator circuit and charge pump circuit do not operate in standby mode.

| ST          | mode           | Internal regulator | Charge pump |
|-------------|----------------|--------------------|-------------|
| "L" or OPEN | Standby mode   | standby            | standby     |
| "H"         | Operation mode | operation          | operation   |

#### 1-2)DCM output control logic

| Contol Input |     | Output |      | Mark |               |
|--------------|-----|--------|------|------|---------------|
| ST           | IN1 | IN2    | OUTA | OUTB | Mode          |
| L            | *   | *      | OFF  | OFF  | Standby       |
| Н            | L   | L      | OFF  | OFF  | Output OFF    |
| Н            | Н   | L      | Н    | L    | CW (forward)  |
| Н            | L   | Н      | L    | Н    | CCW (reverse) |
| Н            | Н   | Н      | L    | L    | Brake         |

#### 1-3)Current limit control timing chart



#### 1-4) Setting the time of current limit brake value

This IC can set the time of the current limit break by connecting the capacitor with CHOP-GND.

The value of the capacitor is decided according to the following expression.

brake time: 
$$T_{CHOP} \approx C_{CHOP} \times Vt_{CHOP} \div I_{CHOP}$$
 [sec]  
 $Vt_{CHOP}$ :CHOP comparator threshold voltage.  $TYP=1.0[V]$   
 $I_{CHOP}$ :CHOP charge current.  $TYP=5[\mu A]$   
ex.  $Cchop=50[pF]$   
 $Tchop[sec] = 50[pF] \times 1.0[V] \div 5[\mu A] = 10[\mu s]$ 

#### 1-5)Setting the current limit value

The current limit value of the DCM driver is determined by the VREF voltage and the resistance (RNF) connected across the RNF and GND pins using the following formula:

$$\begin{split} & Ilimit \ [A] \approx (VREF \ [V] \div 5) \div RNF \ [\Omega]) \\ & Assuming \ VREF = 1.5V, \ RNF = 1\Omega, \ the \ current \ limit \ is : \\ & Ilimit = 1.5V \div 5 \div 1\Omega = 0.3A \end{split}$$

#### 1-6) Setting the mask of current limit

| CMK         | mask of current limit |  |
|-------------|-----------------------|--|
| "L"         | no operation          |  |
| "H" or OPEN | operation             |  |

This function can be switched by CMK pin.

This function can prevent the current limit from working by the motor start-up current when the current limit value is set low.

#### 1-7) Setting the time of the mask of current limit

This IC can set the time of the mask of current limit by connection the capacitor with CMK-GND.

The value of the capacitor is decided according to the following expression.

Time of mask: 
$$T_{CMK} \approx C_{CMK} \times Vt_{CMK} \div I_{CMK}$$
 [sec] 
$$Vt_{CMK}: CMK \text{ comparator threshold voltage. TYP=1.0[V]}$$
 
$$I_{CMK}: CMK \text{ charge current. TYP=25[$\mu$A]}$$
 ex.  $C_{CMK}=0.1[$\mu$F]$  
$$T_{CMK}[sec] = 0.1[$\mu$F] \times 1.5[V] \div 25[$\mu$A] = 6[ms]$$

#### 2.Output short-circuit protection function

Thils IC incorporates an output short-circuit protection circuit. It turns the output off to prevent destruction of the IC if a problem such as an output pin being shorted to the motor power supply or ground occurs.

Then short-circuit detected, alart signal is assert to EMO pin.

# 2-1) Output short protect mode

This function can be switched by EMM pin. EMM pin is L or OPEN then latch method, H then auto-retry method.

| EMM Pin     | Method     |
|-------------|------------|
| "L" or OPEN | Latch      |
| "H"         | Auto retry |

#### 2-2)Protection function operation (Latch method)

The short-circuit protection circuit is activated when it detects the output short-circuit state. If the short-circuit state continues for the internally preset period ( $\approx 2\mu s$ ), the protection circuit turns off the output from which the short-circuit state has been detected. Then it turns the output on again after a lapse of the timer latch time (TSCP) described later. If the short-circuit state is still detected, it changes all the outputs to the standby mode and retains the state. The latched state is released by setting the ST to L.



#### 2-3) Protection function operation (Auto retry method)

In this mode, short-protection function try repeatedly to detecting short-circuit.

The short-circuit detection circuit operates when a short output is detected as well as the latch method. The output is switched to the standby mode when the operation of the short-circuit detection circuit exceeds time (T<sub>SCP</sub>) of the timer latch, and it returns to the turning on mode again after 2ms(typ). At this time, the switching mode is repeated when is still in the overcurrent mode until the overcurrent mode is made clear.

### 2-4) Unusual Condition Warning Output Pin (EMO)

The LV8762T is provided with the EMO pin which notifies the CPU of an unusual condition if the protection circuit operates by detecting an abnormal condition of the IC. This pin is of the open-drain output type, and if abnormality is detected, the EMO output becomes (EMO=L) of on.

The EMO pin is placed in the ON state when one of the following conditions occurs.

- 1. Shorting-to-power or shorting-to-ground occurs at the output pin and the output short-circuit protection circuit is activated.
- 2. The IC junction temperature rises and the thermal protection circuit is activated.

# 2-5)Timer latch-up (T<sub>SCP</sub>)

The user can set the time at which the outputs are turned off when a short-circuit occurs by connecting a capacitor  $(C_{SCP})$  across the SCP and GND pins. The value of the capacitor  $(C_{SCP})$  can be determined by the following formula:

Timer latch-up : T<sub>SCP</sub>  $T_{SCP} \approx C_{SCP} \times Vt_{SCP} \div I_{SCP}$  [sec]

Vt<sub>SCP</sub>: Comparator threshold voltage (1V typical)

ISCP: SCP charge current (5µA typical)

#### 3. Thermal shutdown function

The thermal shutdown circuit is included, and the output is turned off when junction temperature Tj exceeds 180°C, and the abnormal state warning output(EMO pin) is turned on at the same time.

When the temperature falls hysteresis level, output is driven again (automatic restoration) The thermal shutdown circuit doesn't guarantee protection of the set and the destruction prevention because it works at the temperature that is higher than rating (Tjmax=150°C) of the junction temperature

TSD= $180^{\circ}$ C (typ)  $\Delta$ TSD= $40^{\circ}$ C (typ)

## 4. Charge pump Circuit

When the ST pin is set High, the charge pump circuit operates and the VG pin voltage is boosted from the VM voltage to the VM+VREG5 voltage.

If the VG pin voltage is not boosted to VM+4V or more, the output pin cannot be turned on. Therefore it is recommended that the drive of the motor is started after the time has passed tONG or more.



# **5.Application Circuit Example**



Current limit value

When VREF = 1.5V,  
Ilimit = Vref 
$$\div$$
 5  $\div$  RNF  
= 1.5V  $\div$  5  $\div$  1 $\Omega$  = 0.3A

Setting the current limit regeneration time and short-circuit detection time

$$T_{SCP} \approx C_{SCP} \times Vt_{SCP} \div I_{SCP}$$
  
=  $50pF \times 1V \div 5\mu A = 10\mu s$ 

Setting at current limit mask time

$$\begin{split} T_{CMK} &\approx C_{CMK} \times Vt_{CMK} \div I_{CMK} \\ &= 0.1 \mu F \times 1.5 V \div 25 \mu A = 6 ms \end{split}$$

Setting at current limit brake time

$$T_{CHOP} \approx C_{CHOP} \times V_{tCHOP} \div I_{CHOP}$$
  
=  $50pF \times 1V \div 5\mu A = 10\mu s$ 

<sup>\*</sup> The external part constant is a reference value.

#### ORDERING INFORMATION

| Device                                                  | Package                                      | Shipping (Qty / Packing) |
|---------------------------------------------------------|----------------------------------------------|--------------------------|
| LV8762T-TLM-H TSSOP24 (225mil) (Pb-Free / Halogen-Free) |                                              | 2000 / Tape & Reel       |
| LV8762T-MPB-H                                           | TSSOP24 (225mil)<br>(Pb-Free / Halogen-Free) | 70 / Fan-Fold            |

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equa