# **Dual D Flip-Flop with Set and Reset**

## **High-Performance Silicon-Gate CMOS**

The MC74HC74A is identical in pinout to the LS74. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device consists of two D flip-flops with individual Set, Reset, and Clock inputs. Information at a D-input is transferred to the corresponding Q output on the next positive going edge of the clock input. Both Q and  $\overline{Q}$  outputs are available from each flip-flop. The Set and Reset inputs are asynchronous.

#### **Features**

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the JEDEC Standard No. 7.0 A Requirements
- Chip Complexity: 128 FETs or 32 Equivalent Gates
- Pb-Free Packages are Available



#### ON Semiconductor®

http://onsemi.com

MARKING DIAGRAMS



PDIP-14 N SUFFIX CASE 646



SOIC-14 D SUFFIX CASE 751A

14 R R R R R R R R R AWLYWW



TSSOP-14 DT SUFFIX CASE 948G







A = Assembly Location

L, WL = Wafer Lot Y, YY = Year W, WW = Work Week G or = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.

#### **PIN ASSIGNMENT**



#### **FUNCTION TABLE**

|     | Inputs |       |      |           | puts  |  |
|-----|--------|-------|------|-----------|-------|--|
| Set | Reset  | Clock | Data | Ø         | Q     |  |
| L   | Н      | Х     | Χ    | Н         | Г     |  |
| Н   | L      | Χ     | Χ    | L         | Н     |  |
| L   | L      | Χ     | X    | H*        | H*    |  |
| Н   | Н      |       | Н    | Н         | L     |  |
| Н   | Н      | _     | L    | L         | Н     |  |
| Н   | Н      | L     | X    | No Change |       |  |
| Н   | Н      | Н     | Χ    | No Cl     | nange |  |
| Н   | Н      | ~     | Χ    | No Cl     | nange |  |

#### **LOGIC DIAGRAM**



#### MAXIMUM RATINGS

| Symbol           | Parameter                                       | Value                          | Unit |
|------------------|-------------------------------------------------|--------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)           | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)            | $-$ 0.5 to $V_{CC}$ + 0.5      | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)           | - 0.5 to V <sub>CC</sub> + 0.5 | _V   |
| l <sub>in</sub>  | DC Input Current, per Pin                       | ±[ <b>2</b> 0                  | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                      | ±[ <b>2</b> 5                  | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins | ±[ <b>5</b> 0                  | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, Plastic DIP†    | 750                            | mW   |
|                  | SOIC Package†                                   | 500                            |      |
|                  | TSSOP Package†                                  | 450                            |      |
| T <sub>stg</sub> | Storage Temperature                             | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds |                                | °C   |
|                  | (Plastic DIP, SOIC or TSSOP Package)            | 260                            |      |
|                  |                                                 | 300                            |      |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

†Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C

SOIC Package: - 7 mW/°C from 65° to 125°C

TSSOP Package: - 6.1 mW/°C from 65° to 125°C

For high frequency or heavy load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            |             | Max      | Unit |
|------------------------------------|------------------------------------------------------|-------------|----------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                | 2.0         | 6.0      | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0           | $V_{CC}$ | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             | <b>– 55</b> | + 125    | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time $V_{CC} = 2.0 \text{ V}$    | 0           | 1000     | ns   |
|                                    | (Figures 1, 2, 3) V <sub>CC</sub> = 3.0 V            | 0           | 600      |      |
|                                    | $V_{CC} = 4.5 \text{ V}$                             | 0           | 500      |      |
|                                    | $V_{CC} = 6.0 \text{ V}$                             | 0           | 400      |      |

<sup>\*</sup>Both outputs will remain high as long as Set and Reset are low, but the output states are unpredictable if Set and Reset go high simultaneously.

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                                                                                                                                                                 |                                        | Gu                                        | aranteed Li                               | mit                                    |      |
|-----------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                                                                                                                                 | V <sub>CC</sub><br>V                   | – 55 to<br>25°C                           | ≤ <b>85</b> °C                            | ≤ 125°C                                | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage               | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                                                                                                                                          | 2.0<br>3.0<br>4.5<br>6.0               | 1.5<br>2.1<br>3.15<br>4.2                 | 1.5<br>2.1<br>3.15<br>4.2                 | 1.5<br>2.1<br>3.15<br>4.2              | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                                                                                                                                          | 2.0<br>3.0<br>4.5<br>6.0               | 0.5<br>0.9<br>1.35<br>1.8                 | 0.5<br>0.9<br>1.35<br>1.8                 | 0.5<br>0.9<br>1.35<br>1.8              | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $\begin{split} &V_{in} = V_{IH} \text{ or } V_{IL} \\ & I_{out}  \leq 20  \mu\text{A} \end{split}$ $&V_{in} = V_{IH} \text{ or } V_{IL}  \begin{aligned} & I_{out}  \leq 2.4  m\text{A} \\ & I_{out}  \leq 4.0  m\text{A} \\ & I_{out}  \leq 5.2  m\text{A} \end{aligned}$      | 2.0<br>4.5<br>6.0<br>3.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9<br>2.48<br>3.98<br>5.48 | 1.9<br>4.4<br>5.9<br>2.34<br>3.84<br>5.34 | 1.9<br>4.4<br>5.9<br>2.2<br>3.7<br>5.2 | V    |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $\begin{split} & V_{in} = V_{IH} \text{ or } V_{IL} \\ &  I_{out}  \leq 20  \mu\text{A} \end{split}$ $\begin{aligned} & V_{in} = V_{IH} \text{ or } V_{IL} &  I_{out}  \leq 2.4 \text{ mA} \\ &  I_{out}  \leq 4.0 \text{ mA} \\ &  I_{out}  \leq 5.2 \text{ mA} \end{aligned}$ | 2.0<br>4.5<br>6.0<br>3.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1<br>0.26<br>0.26<br>0.26 | 0.1<br>0.1<br>0.1<br>0.33<br>0.33<br>0.33 | 0.1<br>0.1<br>0.1<br>0.4<br>0.4<br>0.4 | V    |
| l <sub>in</sub> | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                                                                                                                                        | 6.0                                    | ±[0.1                                     | ± <u>1</u> 1.0                            | ± <u>∏</u> 1.0                         | μΑ   |
| Icc             | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND<br>$I_{out} = 0 \mu A$                                                                                                                                                                                                                                 | 6.0                                    | 2.0                                       | 20                                        | 80                                     | μΑ   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

#### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6.0 \text{ ns}$ )

|                    |                                                   |                      | Gu              | aranteed Li    | mit     |      |
|--------------------|---------------------------------------------------|----------------------|-----------------|----------------|---------|------|
| Symbol             | Parameter                                         | v <sub>cc</sub><br>v | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit |
| f <sub>max</sub>   | Maximum Clock Frequency (50% Duty Cycle)          | 2.0                  | 6.0             | 4.8            | 4.0     | MHz  |
|                    | (Figures 1 and 4)                                 | 3.0                  | 15              | 10             | 8.0     |      |
|                    |                                                   | 4.5                  | 30              | 24             | 20      |      |
|                    |                                                   | 6.0                  | 35              | 28             | 24      |      |
| t <sub>PLH</sub> , | Maximum Propagation Delay, Clock to Q or Q        | 2.0                  | 100             | 125            | 150     | ns   |
| $t_{PHL}$          | (Figures 1 and 4)                                 | 3.0                  | 75              | 90             | 120     |      |
|                    |                                                   | 4.5                  | 20              | 25             | 30      |      |
|                    |                                                   | 6.0                  | 17              | 21             | 26      |      |
| t <sub>PLH</sub> , | Maximum Propagation Delay, Set or Reset to Q or Q | 2.0                  | 105             | 130            | 160     | ns   |
| $t_{PHL}$          | (Figures 2 and 4)                                 | 3.0                  | 80              | 95             | 130     |      |
|                    |                                                   | 4.5                  | 21              | 26             | 32      |      |
|                    |                                                   | 6.0                  | 18              | 22             | 27      |      |
| t <sub>TLH</sub> , | Maximum Output Transition Time, Any Output        | 2.0                  | 75              | 95             | 110     | ns   |
| $t_{THL}$          | (Figures 1 and 4)                                 | 3.0                  | 30              | 40             | 55      |      |
|                    |                                                   | 4.5                  | 15              | 19             | 22      |      |
|                    |                                                   | 6.0                  | 13              | 16             | 19      |      |
| C <sub>in</sub>    | Maximum Input Capacitance                         | _                    | 10              | 10             | 10      | pF   |

NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

|          |                                                | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|------------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Flip-Flop)* | 32                                      | pF |

<sup>\*</sup>Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . For load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D).

#### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6.0 \text{ ns}$ )

|                                 |                                                                  |                          | Gu                        | aranteed Li               | mit                       |      |
|---------------------------------|------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol                          | Parameter                                                        | V <sub>CC</sub>          | – 55 to<br>25°C           | ≤ <b>85</b> °C            | ≤ 125°C                   | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Data to Clock<br>(Figure 3)                  | 2.0<br>3.0<br>4.5<br>6.0 | 80<br>35<br>16<br>14      | 100<br>45<br>20<br>17     | 120<br>55<br>24<br>20     | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Clock to Data<br>(Figure 3)                   | 2.0<br>3.0<br>4.5<br>6.0 | 3.0<br>3.0<br>3.0<br>3.0  | 3.0<br>3.0<br>3.0<br>3.0  | 3.0<br>3.0<br>3.0<br>3.0  | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time, Set or Reset Inactive to Clock (Figure 2) | 2.0<br>3.0<br>4.5<br>6.0 | 8.0<br>8.0<br>8.0<br>8.0  | 8.0<br>8.0<br>8.0<br>8.0  | 8.0<br>8.0<br>8.0<br>8.0  | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock<br>(Figure 1)                         | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>25<br>12<br>10      | 75<br>30<br>15<br>13      | 90<br>40<br>18<br>15      | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Set or Reset<br>(Figure 2)                  | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>25<br>12<br>10      | 75<br>30<br>15<br>13      | 90<br>40<br>18<br>15      | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figures 1, 2, 3)           | 2.0<br>3.0<br>4.5<br>6.0 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | ns   |

### **ORDERING INFORMATION**

| Device         | Package                | Shipping <sup>†</sup> |
|----------------|------------------------|-----------------------|
| MC74HC74AN     | PDIP-14                |                       |
| MC74HC74ANG    | PDIP-14<br>(Pb-Free)   | 25 Units / Rail       |
| MC74HC74AD     | SOIC-14                |                       |
| MC74HC74ADG    | SOIC-14<br>(Pb-Free)   | 55 Units / Rail       |
| MC74HC74ADR2   | SOIC-14                |                       |
| MC74HC74ADR2G  | SOIC-14<br>(Pb-Free)   | 2500 / Tape & Reel    |
| MC74HC74ADTR2  | TSSOP-14*              | •                     |
| MC74HC74ADTR2G | TSSOP-14*              |                       |
| MC74HC74AF     | SOEIAJ-14              |                       |
| MC74HC74AFG    | SOEIAJ-14<br>(Pb-Free) | 50 Units / Rail       |
| MC74HC74AFEL   | SOEIAJ-14              |                       |
| MC74HC74AFELG  | SOEIAJ-14<br>(Pb-Free) | 2000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*This package is inherently Pb–Free.

#### **SWITCHING WAVEFORMS**





Figure 1.

Figure 2.

TEST POINT

 $C_L^*$ 



Figure 3.

Figure 4.

OUTPUT



Figure 5. EXPANDED LOGIC DIAGRAM

#### **PACKAGE DIMENSIONS**

PDIP-14 CASE 646-06 **ISSUE P** 



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION I TO CENTIER OF LEADS WHEN FORMED PARALLEL.

  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

  5. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 0.715 | 0.770 | 18.16    | 19.56  |  |
| В   | 0.240 | 0.260 | 6.10     | 6.60   |  |
| С   | 0.145 | 0.185 | 3.69     | 4.69   |  |
| D   | 0.015 | 0.021 | 0.38     | 0.53   |  |
| F   | 0.040 | 0.070 | 1.02     | 1.78   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| Н   | 0.052 | 0.095 | 1.32     | 2.41   |  |
| J   | 0.008 | 0.015 | 0.20     | 0.38   |  |
| K   | 0.115 | 0.135 | 2.92     | 3.43   |  |
| L   | 0.290 | 0.310 | 7.37     | 7.87   |  |
| М   |       | 10 °  |          | 10 °   |  |
| N   | 0.015 | 0.039 | 0.38     | 1.01   |  |

#### PACKAGE DIMENSIONS

SOIC-14 CASE 751A-03 **ISSUE H** 



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
- PEH SIDE.
  5. DIMENSION D DOES NOT INCLUDE
  DAMBAR PROTRUSION. ALLOWABLE
  DAMBAR PROTRUSION SHALL BE 0.127
  (0.005) TOTAL IN EXCESS OF THE D
  DIMENSION AT MAXIMUM MATERIAL
  CONDITION.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 8.55        | 8.75 | 0.337     | 0.344 |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |
| С   | 1.35        | 1.75 | 0.054     | 0.068 |
| D   | 0.35        | 0.49 | 0.014     | 0.019 |
| F   | 0.40        | 1.25 | 0.016     | 0.049 |
| G   | 1.27        | BSC  | 0.050 BSC |       |
| ſ   | 0.19        | 0.25 | 0.008     | 0.009 |
| Κ   | 0.10        | 0.25 | 0.004     | 0.009 |
| М   | 0 °         | 7°   | 0 °       | 7 °   |
| Р   | 5.80        | 6.20 | 0.228     | 0.244 |
| R   | 0.25        | 0.50 | 0.010     | 0.019 |

#### **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### TSSOP-14 CASE 948G-01 **ISSUE B**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - MIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
     CONTROLLING DIMENSION: MILLIMETER.
     DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
     MOLD FLASH OR GATE BURRS SHALL NOT
  - EXCEED 0.15 (0.006) PER SIDE.

    4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
    INTERLEAD FLASH OR PROTRUSION SHALL
  - NOT EXCEED 0.25 (0.010) PER SIDE.
    5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 DAMIDAR FRO TROUBLY STALL BE 5.05
    (0.003) TOTAL IN EXCESS OF THE K
    DIMENSION AT MAXIMUM MATERIAL
    CONDITION.
    6. TERMINAL NUMBERS ARE SHOWN FOR
  - REFERENCE ONLY.

    7. DIMENSION A AND B ARE TO BE

| PETE | RMINED AT DATUM PLANE -W |        |           |       |  |
|------|--------------------------|--------|-----------|-------|--|
|      | MILLIN                   | IETERS | INC       | HES   |  |
| DIM  | MIN                      | MAX    | MIN       | MAX   |  |
| Α    | 4.90                     | 5.10   | 0.193     | 0.200 |  |
| В    | 4.30                     | 4.50   | 0.169     | 0.177 |  |
| С    |                          | 1.20   |           | 0.047 |  |
| D    | 0.05                     | 0.15   | 0.002     | 0.006 |  |
| F    | 0.50                     | 0.75   | 0.020     | 0.030 |  |
| G    | 0.65                     | BSC    | 0.026 BSC |       |  |
| Н    | 0.50                     | 0.60   | 0.020     | 0.024 |  |
| J    | 0.09                     | 0.20   | 0.004     | 0.008 |  |
| J1   | 0.09                     | 0.16   | 0.004     | 0.006 |  |
| K    | 0.19                     | 0.30   | 0.007     | 0.012 |  |
| K1   | 0.19                     | 0.25   | 0.007     | 0.010 |  |
| L    | 6.40 BSC 0.252 BSC       |        |           | BSC   |  |
| М    | 0 °                      | 8°     | 0 °       | 8 °   |  |

#### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

SOEIAJ-14 CASE 965-01 **ISSUE A** 



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS D AND E DO NOT INCLUDE
- MOLD FLASH OR PROTRUSIONS AND ARE
  MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018).

|                | MILLIMETERS |       | INCHES    |       |  |
|----------------|-------------|-------|-----------|-------|--|
| DIM            | MIN         | MAX   | MIN       | MAX   |  |
| Α              |             | 2.05  |           | 0.081 |  |
| A <sub>1</sub> | 0.05        | 0.20  | 0.002     | 0.008 |  |
| b              | 0.35        | 0.50  | 0.014     | 0.020 |  |
| C              | 0.10        | 0.20  | 0.004     | 0.008 |  |
| D              | 9.90        | 10.50 | 0.390     | 0.413 |  |
| Е              | 5.10        | 5.45  | 0.201     | 0.215 |  |
| е              | 1.27        | BSC   | 0.050 BSC |       |  |
| HE             | 7.40        | 8.20  | 0.291     | 0.323 |  |
| 0.50           | 0.50        | 0.85  | 0.020     | 0.033 |  |
| LE             | 1.10        | 1.50  | 0.043     | 0.059 |  |
| M              | 0 °         | 10°   | 0 °       | 10°   |  |
| $Q_1$          | 0.70        | 0.90  | 0.028     | 0.035 |  |
| Z              |             | 1.42  |           | 0.056 |  |

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) as Solitude services are injected in the chargest without further holice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative