# K1S161611A

# **Document Title**

1Mx16 bit Uni-Transistor Random Access Memory

# **Revision History**

| Revision No. | <u>History</u>                                      | <b>Draft Date</b> | <u>Remark</u> |
|--------------|-----------------------------------------------------|-------------------|---------------|
| 0.0          | Initial Draft                                       | October 6, 2003   | Preliminary   |
| 0.1          | Revised - Added Lead Free 48-FBGA-6.00x7.00 Product | November 25, 2003 | Preliminary   |





## 1M x 16 bit Uni-Transistor CMOS RAM

#### **FEATURES**

Process Technology: CMOSOrganization: 1M x16 bit

• Power Supply Voltage: 2.7V~3.1V

• Three State Outputs

• Compatible with Low Power SRAM

• Dual Chip selection support

• Package Type: 48-FBGA-6.00x7.00

#### **GENERAL DESCRIPTION**

The K1S161611A is fabricated by SAMSUNG's advanced CMOS technology using one transistor memory cell. The device supports Industrial temperature range and 48 ball Chip Scale Package for user flexibility of system design. The device also supports dual chip selection for user interface.

#### **PRODUCT FAMILY**

|                |                      |           |       | Power Di                | ssipation              |                   |
|----------------|----------------------|-----------|-------|-------------------------|------------------------|-------------------|
| Product Family | Operating Temp.      | Vcc Range | Speed | Standby<br>(IsB1, Max.) | Operating (Icc2, Max.) | PKG Type          |
| K1S161611A-I   | Industrial(-40~85°C) | 2.7V~3.1V | 70ns  | 80μΑ                    | 30mA                   | 48-FBGA-6.00x7.00 |

#### PIN DESCRIPTION



48-FBGA: Top View(Ball Down)

## **FUNCTIONAL BLOCK DIAGRAM**



| Name       | Function            | Name | Function            |
|------------|---------------------|------|---------------------|
| CS1,CS2    | Chip Select Inputs  | Vcc  | Power               |
| OE         | Output Enable Input | Vss  | Ground              |
| WE         | Write Enable Input  | UB   | Upper Byte(I/O9~16) |
| A0~A19     | Address Inputs      | LB   | Lower Byte(I/O1~8)  |
| I/O1~I/O16 | Data Inputs/Outputs | NC   | No Connection       |

SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice.



### **POWER UP SEQUENCE**

- 1. Apply power.
- 2. Maintain stable power(Vcc min.=2.7V) for a minimum 200μs with CS1=high or CS2=low.

# TIMING WAVEFORM OF POWER UP(1) (CS1 controlled)



#### POWER UP(1)

1. After Vcc reaches Vcc(Min.), wait 200µs with  $\overline{\text{CS}}1$  high. Then the device gest into the normal operation.

### TIMING WAVEFORM OF POWER UP(2) (CS2 controlled)



#### POWER UP(2)

1. After Vcc reaches Vcc(Min.), wait 200µs with CS2 low. Then the device gets into the normal operation.



### **FUNCTIONAL DESCRIPTION**

| CS <sub>1</sub> | CS2             | OE              | WE              | LB              | UB              | I/O1~8 | I/O <sub>9~16</sub> | Mode             | Power   |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------|---------------------|------------------|---------|
| Н               | X <sup>1)</sup> | High-Z | High-Z              | Deselected       | Standby |
| X <sup>1)</sup> | L               | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | High-Z | High-Z              | Deselected       | Standby |
| X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | X <sup>1)</sup> | Н               | Н               | High-Z | High-Z              | Deselected       | Standby |
| L               | Н               | Н               | Н               | L               | X <sup>1)</sup> | High-Z | High-Z              | Output Disabled  | Active  |
| L               | Н               | Н               | Н               | X <sup>1)</sup> | L               | High-Z | High-Z              | Output Disabled  | Active  |
| L               | Н               | L               | Н               | L               | Н               | Dout   | High-Z              | Lower Byte Read  | Active  |
| L               | Н               | L               | Н               | Н               | L               | High-Z | Dout                | Upper Byte Read  | Active  |
| L               | Н               | L               | Н               | L               | L               | Dout   | Dout                | Word Read        | Active  |
| L               | Н               | X <sup>1)</sup> | L               | L               | Н               | Din    | High-Z              | Lower Byte Write | Active  |
| L               | Н               | X <sup>1)</sup> | L               | Н               | L               | High-Z | Din                 | Upper Byte Write | Active  |
| L               | Н               | X <sup>1)</sup> | L               | L               | L               | Din    | Din                 | Word Write       | Active  |

<sup>1.</sup> X means don't care.(Must be low or high state)

## **ABSOLUTE MAXIMUM RATINGS**(1)

| Item                                  | Symbol    | Ratings          | Unit |
|---------------------------------------|-----------|------------------|------|
| Voltage on any pin relative to Vss    | VIN, VOUT | -0.2 to Vcc+0.3V | V    |
| Voltage on Vcc supply relative to Vss | Vcc       | -0.2 to 3.6V     | V    |
| Power Dissipation                     | Po        | 1.0              | W    |
| Storage temperature                   | Тѕтс      | -65 to 150       | °C   |
| Operating Temperature                 | TA        | -40 to 85        | °C   |

<sup>1.</sup> Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation should be restricted to be used under recommended operating condition. Exposure to absolute maximum rating conditions longer than 1 second may affect reliability.



## **PRODUCT LIST**

| Industrial Temperature Products(-40~85°C)        |                                                    |  |  |  |  |
|--------------------------------------------------|----------------------------------------------------|--|--|--|--|
| Part Name                                        | Function                                           |  |  |  |  |
| K1S161611A-FI70<br>K1S161611A-BI70 <sup>1)</sup> | 48-FBGA-6.00x7.00, 70ns<br>48-FBGA-6.00x7.00, 70ns |  |  |  |  |

<sup>1.</sup> Lead Free Product

### **RECOMMENDED DC OPERATING CONDITIONS**<sup>1)</sup>

| Item               | Symbol | Min    | Тур | Max                   | Unit |
|--------------------|--------|--------|-----|-----------------------|------|
| Supply voltage     | Vcc    | 2.7    | 2.9 | 3.1                   | V    |
| Ground             | Vss    | 0      | 0   | 0                     | V    |
| Input high voltage | ViH    | 2.2    | -   | Vcc+0.3 <sup>2)</sup> | V    |
| Input low voltage  | VIL    | -0.33) | -   | 0.6                   | V    |

<sup>1.</sup> Ta=-40 to  $85^{\circ}$ C, otherwise specified.

## CAPACITANCE<sup>1)</sup>(f=1MHz, TA=25°C)

| Item                     | Symbol | Test Condition | Min | Max | Unit |
|--------------------------|--------|----------------|-----|-----|------|
| Input capacitance        | CIN    | VIN=0V         | -   | 8   | pF   |
| Input/Output capacitance | Сю     | Vio=0V         | -   | 10  | pF   |

<sup>1.</sup> Capacitance is sampled, not 100% tested.

## DC AND OPERATING CHARACTERISTICS

| Item                                                                                             | Symbol | Test Conditions                                                                                                                                       | Min | Тур | Max | Unit |
|--------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Input leakage current                                                                            | lli    | Vin=Vss to Vcc                                                                                                                                        | -1  | -   | 1   | μΑ   |
| Output leakage current  ILO  CS1=VIH or CS2=VIL or OE=VIH or WE=VIL or LB=UB=VIH, VIO=VSS to VCC |        | -1                                                                                                                                                    | -   | 1   | μА  |      |
| Average operating current                                                                        | ICC1   | Cycle time=1μs, 100% duty, Iιο=0mA, CS1≤0.2V, LB≤0.2V or/and UB≤0.2V, CS2≥Vcc-0.2V, VIN≤0.2V or VIN≥Vcc-0.2V                                          | -   | -   | 7   | mA   |
| Average operating current                                                                        | ICC2   | Cycle time=Min, Iio=0mA, 100% duty, $\overline{\text{CS}}$ 1=VIL, CS2=VIH<br>LB=VIL or/and $\overline{\text{UB}}$ =VIL, VIN=VIH or VIL                | -   | -   | 30  | mA   |
| Output low voltage                                                                               | Vol    | IOL = 2.1mA                                                                                                                                           | -   | -   | 0.4 | V    |
| Output high voltage                                                                              | Vон    | Iон = -0.1mA                                                                                                                                          | 2.4 | -   | -   | V    |
| Standby Current(CMOS)                                                                            | ISB1   | Other inputs=0~Vcc<br>1) $\overline{CS}1 \ge Vcc-0.2V$ , $CS2 \ge Vcc-0.2V(\overline{CS}1$ controlled) or<br>2) $0V \le CS2 \le 0.2V(CS2$ controlled) | -   | -   | 80  | μΑ   |



<sup>2.</sup> Overshoot: Vcc+1.0V in case of pulse width ≤20ns.

<sup>3.</sup> Undershoot: -1.0V in case of pulse width ≤20ns.

<sup>4.</sup> Overshoot and undershoot are sampled, not 100% tested.

## **AC OPERATING CONDITIONS**

TEST CONDITIONS (Test Load and Test Input/Output Reference)

Input pulse level: 0.4 to 2.2V Input rising and falling time: 5ns Input and output reference voltage: 1.5V Output load (See right): CL=50pF



## AC CHARACTERISTICS(Vcc=2.7~3.1V, TA=-40 to 85°C)

|                 |                                 |        | Spee             | Speed Bins<br>70ns |    |  |
|-----------------|---------------------------------|--------|------------------|--------------------|----|--|
|                 | Parameter List                  | Symbol | 70               |                    |    |  |
| Read Cycle Time |                                 |        | Min              | Max                |    |  |
|                 | Read Cycle Time                 | trc    | 70               | -                  | ns |  |
|                 | Address Access Time             | taa    | -                | 70                 | ns |  |
|                 | Chip Select to Output           | tco    | -                | 70                 | ns |  |
|                 | Output Enable to Valid Output   | toE    | -                | 35                 | ns |  |
|                 | UB, LB Access Time              | tBA    | -                | 70                 | ns |  |
| Read            | Chip Select to Low-Z Output     | tLZ    | 10               | -                  | ns |  |
| rcad            | UB, LB Enable to Low-Z Output   | tBLZ   | 10               | -                  | ns |  |
|                 | Output Enable to Low-Z Output   | toLZ   | 5                | -                  | ns |  |
|                 | Chip Disable to High-Z Output   | tHZ    | 0                | 25                 | ns |  |
|                 | UB, LB Disable to High-Z Output | tBHZ   | 0                | 25                 | ns |  |
|                 | Output Disable to High-Z Output | tonz   | 0                | 25                 | ns |  |
|                 | Output Hold from Address Change | tон    | 5                | -                  | ns |  |
|                 | Write Cycle Time                | twc    | 70               | -                  | ns |  |
|                 | Chip Select to End of Write     | tcw    | 60               | -                  | ns |  |
|                 | Address Set-up Time             | tas    | 0                | -                  | ns |  |
|                 | Address Valid to End of Write   | taw    | 60               | -                  | ns |  |
|                 | UB, LB Valid to End of Write    | tsw    | 60               | -                  | ns |  |
| Write           | Write Pulse Width               | twp    | 55 <sup>1)</sup> | -                  | ns |  |
|                 | Write Recovery Time             | twr    | 0                | -                  | ns |  |
|                 | Write to Output High-Z          | twnz   | 0                | 25                 | ns |  |
|                 | Data to Write Time Overlap      | tow    | 30               | -                  | ns |  |
|                 | Data Hold from Write Time       | tDH    | 0                | -                  | ns |  |
|                 | End Write to Output Low-Z       | tow    | 5                | -                  | ns |  |

<sup>1.</sup> tWP(min)=70ns for continuous write operation over 50 times.



K1S161611A U*t*RAM

## **TIMING DIAGRAMS**

TIMING WAVEFORM OF READ CYCLE(1) (Address Controlled,  $\overline{CS}_1 = \overline{DE} = VIL$ ,  $CS_2 = \overline{WE} = VIH$ ,  $\overline{UB}$  or/and  $\overline{LB} = VIL$ )



## TIMING WAVEFORM OF READ CYCLE(2) (WE=VIH)



#### NOTES (READ CYCLE)

- 1. tHZ and tOHZ are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels
- 2. At any given temperature and voltage condition, thz(Max.) is less than tLZ(Min.) both for a given device and from device to device interconnection.
- 3. tOE(max) is met only when  $\overline{OE}$  becomes enabled after tAA(max).
- 4. If invalid address signals shorter than min. tRC are continuously repeated for over 4us, the device needs a normal read timing(tRC) or needs to sustain standby state for min. tRC at least once in every 4us.



## TIMING WAVEFORM OF WRITE CYCLE(1) (WE Controlled)



## TIMING WAVEFORM OF WRITE CYCLE(2) (CS1 Controlled)



## TIMING WAVEFORM OF WRITE CYCLE(3) (CS2 Controlled)



#### TIMING WAVEFORM OF WRITE CYCLE(4) (UB, LB Controlled)



#### NOTES (WRITE CYCLE)

- 1. A write occurs during the overlap(twp) of low  $\overline{CS1}$  and low  $\overline{WE}$ . A write begins when  $\overline{CS1}$  goes low and  $\overline{WE}$  goes low with asserting UB or LB for single byte operation or simultaneously asserting UB and LB for double byte operation. A write ends at the earliest transfer sition when  $\overline{CS}_1$  goes high and  $\overline{WE}$  goes high. The twp is measured from the beginning of write to the end of write.
- tow is measured from the CS1 going low to the end of write.
   tas is measured from the address valid to the beginning of write.
- 4. twn is measured from the end of write to the address change. twn is applied in case a write ends with  $\overline{\text{CS}}$ 1 or  $\overline{\text{WE}}$  going high.



U*t*RAM

Unit: millimeters

## **PACKAGE DIMENSION**

48 TAPE BALL GRID ARRAY(0.75mm ball pitch)







Side View



|    | Min  | Тур  | Max  |
|----|------|------|------|
| Α  | -    | 0.75 | -    |
| В  | 5.90 | 6.00 | 6.10 |
| B1 | -    | 3.75 | -    |
| С  | 6.90 | 7.00 | 7.10 |
| C1 | -    | 5.25 | -    |
| D  | 0.40 | 0.45 | 0.50 |
| Е  | -    | 0.90 | 1.00 |
| E1 | -    | 0.55 | -    |
| E2 | 0.30 | 0.35 | 0.40 |
| Υ  | -    | -    | 0.10 |

Detail A



## Notes.

- 1. Bump counts: 48(8 row x 6 column)
- 2. Bump pitch :  $(x,y)=(0.75 \times 0.75)(typ.)$
- 3. All tolerence are  $\pm 0.050$  unless specified beside figures.
- 4. Typ: Typical
- 5. Y is coplanarity: 0.10(Max)

