# <u> 128Mb C-die Page NOR Flash</u>

56Pin TSOP(20x14mm), 64ball FBGA (11x13, 1.0mm ball pitch) Page Mode, (8M x16, 16Mb x8)

# datasheet

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind.

This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or otherwise.

Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

For updates or additional information about Samsung products, contact your nearest Samsung office.

All brand names, trademarks and registered trademarks belong to their respective owners.

© 2009 Samsung Electronics Co., Ltd. All rights reserved.



# **Revision History**

| Revision No. | <u>History</u>                                                                                                                                                                                                                | <b>Draft Date</b> | <u>Remark</u> | <u>Editor</u> |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------|---------------|
| 0.0          | - Initial draft                                                                                                                                                                                                               | Jul. 06, 2009     | Target        | -             |
| 0.1          | <ul> <li>Ordering inforation revised</li> <li>ICC6 is changed from Typ. 6mA and Max. 10mA to Typ. 10mA and Max. 15mA</li> <li>CFI (Common Flash Memory Interface Code) of address 2Dh changed from 00FFh to 007Fh.</li> </ul> | Oct. 05, 2009     | Target        | -             |
| 1.0          | - Specification finalized                                                                                                                                                                                                     | Jan. 08, 2010     | Final         | -             |



# <u>Table Of Contents</u> 128Mb C-die Page NOR Flash

| 1.0 FEATURES                                                       | 5  |
|--------------------------------------------------------------------|----|
| 2.0 GENERAL DESCRIPTION                                            | 5  |
| 3.0 PIN DESCRIPTION                                                | 6  |
| 4.0 56TSOP PIN CONFIGURATION                                       | 7  |
| 5.0 64 Ball FBGA TOP VIEW (BALL DOWN)                              | 7  |
| 6.0 FUNCTIONAL BLOCK DIAGRAM                                       | 8  |
| 7.0 ORDERING INFORMATION                                           | 9  |
| 8.0 PRODUCT INTRODUCTION                                           |    |
| 9.0 COMMAND DEFINITIONS                                            |    |
| 10.0 DEVICE OPERATION                                              |    |
| 10.1 Read Mode                                                     | 16 |
| 10.2 Standby Mode                                                  |    |
| 10.3 Output Disable                                                |    |
| 10.5 Autoselect Mode                                               |    |
| 10.6 Write (Program/Erase) Mode                                    |    |
| 10.6.1 Program                                                     | 17 |
| 10.6.2 Writer Buffer Programming                                   |    |
| 10.6.3 Accelerated Program Operation                               |    |
| 10.6.4 Unlock Bypass                                               |    |
| 10.6.6 Block Erase                                                 |    |
| 10.7 Erase Suspend / Resume                                        |    |
| 10.8 Program Suspend / Resume                                      | 21 |
| 10.9 Write Protect (WP)                                            |    |
| 10.10 Software Reset                                               |    |
| 10.11 Hardware Reset                                               |    |
| 10.13 Low Vcc Write Inhibit                                        |    |
| 10.14 Write Pulse Glitch Protection                                |    |
| 10.15 Logical Inhibit                                              | 23 |
| 11.0 COMMON FLASH MEMORY INTERFACE                                 | 24 |
| 12.0 OTP BLOCK REGION                                              | 24 |
| 12.1 OTP Block Protection                                          | 24 |
| 13.0 ENHANCED BLOCK PROTECTION / UNPROTECTION                      |    |
| 13.1 Block Protection                                              |    |
| 13.2 Persistent Protection Bits                                    |    |
| 13.4 Persistent Protection Bit Lock Bit                            |    |
| 13.5 Password Protection Method                                    |    |
| 13.6 Master locking bit set                                        |    |
| 14.0 DEVICE STATUS FLAGS                                           | 36 |
| 15.0 ABSOLUTE MAXIMUM RATINGS                                      | 39 |
| 16.0 RECOMMENDED OPERATING CONDITIONS ( Voltage reference to GND ) | 39 |
| 17.0 DC CHARACTERISTICS                                            | 40 |
| 18.0 CAPACITANCE(TA = 25 °C, VCC = 3.0V, f = 1.0MHz)               | 40 |
| 19.0 AC TEST CONDITION                                             | 41 |
| 20.0 AC CHARACTERISTICS                                            | 41 |
| 20.1 Read Operations                                               |    |
| 20.2 Write(Frase/Program)Operations                                | 44 |



#### K8P2716UZC

# http://www.BDTIC.com/SAMSUNG Rev. 1.0 NOR FLASH MEMORY

| 21.0 ERASE AND PROGRAM PERFORMANCE                                  | 45 |
|---------------------------------------------------------------------|----|
| 22.0 PACKAGE DIMENSIONS                                             | 55 |
| 22.1 56-PIN LEAD PLASTIC THIN SMALL OUT-LINE PACKAGE TYPE           | 55 |
| 22.2.64-Ball Fine Ball Grid Array Package (measured in millimeters) | 56 |



#### 128M Bit (8M x16, 16Mb x8) Page Mode / Page NOR Flash Memory

## 1.0 FEATURES

- Single Voltage, 2.7V to 3.6V for Read and Write operations
- Organization
- 8M x16 bit (Word mode) 16M x 8 bit (Byte mode)
- Fast Read Access Time: 65ns
- · Page Mode Operation
  - 8 Words Page access allows fast asychronous read Page Read Access Time: 25ns
- Uniform block architectures 64Kword x 128 (Uniform)
- OTP Block : Extra 256 word
  - 128word for factory and 128word for customer OTP
- Power Consumption (typical value)
  - Active Read Current : 30mA (@5MHz)
  - Program/Erase Current: 25mA
  - Standby Mode/Auto Sleep Mode: 20uA
- Support Single & 32word Buffer Program
- WP/ACC input pin
- Allows special protection of first or last block of flash array at ViL, regardless of block protect status
- Removes special protection at  $V_{\text{IH}}$ , the first or last block of flash array return to normal block protect status
  - Reduce program time at Vнн : 6us/word at Write Buffer
- Erase Suspend/Resume
- Program Suspend/Resume
- Unlock Bypass Mode
- Hardware RESET Pin
- · Command Register Operation
- Supports Common Flash Memory Interface
- Industrial Temperature : -40°C to 85°C
- Extended Temperature : -25°C to 85°C
- Endurance : 100Kcycle
- V<sub>IO</sub> options at 1.8V and 3V I/O
- · Package options
  - 56 Pin TSOP (20x14mm)
  - 64 Ball FBGA (11x13, 1.0mm Ball Pitch)

# 2.0 GENERAL DESCRIPTION

The K8P2716UZB featuring single 3.0V power supply, is an 128Mbit NOR-type Flash Memory organized as 16M x 8 or 8M x16. The memory architecture of the device is designed to divide its memory arrays into 128 blocks with independent hardware protection. This block architecture provides highly flexible erase and program capability. The K8P2716UZB NOR Flash consists of uniform block.

The K8P2716UZB offers fast page access time of 25ns with random access time of 65ns. The device's fast access times allow high speed microprocessors to operate without wait states. The device performs a program operation in unit of 16 bits (Word) and erases in units of a block. Single or multiple blocks can be erased. The block erase operation is completed within typically 0.7 sec. The device requires 25mA as program/erase current in the commercial and extended temperature ranges.

The K8P2716UZB NOR Flash Memory is created by using Samsung's advanced CMOS process technology. This device is available in 64FBGA and 56 Pin TSOP. The device is compatible with EPROM applications to require high-density and cost-effective nonvolatile read/write storage solutions.



# 3.0 PIN DESCRIPTION

|                   | Pin Function                                                               |
|-------------------|----------------------------------------------------------------------------|
| A0 - A22          | Address Inputs                                                             |
| DQ0 - DQ14        | Data Inputs / Outputs                                                      |
| DQ15/A-1          | DQ15 - Data Inputs / Outputs in word mode A-1 - Address input in byte mode |
| CE                | Chip Enable                                                                |
| ŌĒ                | Output Enable                                                              |
| RESET             | Hardware Reset Pin                                                         |
| BYTE              | Word/Byte selection                                                        |
| RY/ <del>BY</del> | Ready/Busy Output                                                          |
| WE                | Write Enable                                                               |
| WP/ACC            | Hardware Write Protection/Program Acceleration                             |
| Vcc               | Power Supply                                                               |
| Vss               | Ground                                                                     |
| NC                | No Connection                                                              |



# 4.0 56TSOP PIN CONFIGURATION



# 5.0 64 Ball FBGA TOP VIEW (BALL DOWN)





# 6.0 FUNCTIONAL BLOCK DIAGRAM





# 7.0 ORDERING INFORMATION



#### [Table 1] PRODUCT LINE-UP

|                               | 4C        | 4D        | 4E        |
|-------------------------------|-----------|-----------|-----------|
| Vcc                           | 2.7V~3.6V | 2.7V~3.6V | 2.7V~3.6V |
| V <sub>IO</sub> <sup>2)</sup> | 2.7V~3.6V | 2.7V~3.6V | 1.7V~Vcc  |
| Max. Address Access Time (ns) | 65ns      | 70ns      | 80ns      |
| Max. CE Access Time (ns)      | 65ns      | 70ns      | 80ns      |
| Max. OE Access Time (ns)      | 25ns      | 30ns      | 30ns      |
| Max. Page Access Time (ns)    | 25ns      | 30ns      | 30ns      |

#### NOTE:

#### [Table 2] K8P2716UZB DEVICE BLOCK DIVISIONS

| Mbit     | Block Sizes |
|----------|-------------|
| 128 Mbit | 64 Kw x 128 |

#### [Table 3] OTP BLOCK

|     | Block Address<br>A22~A8 | Area                 | Block Size | Address Range   |  |  |
|-----|-------------------------|----------------------|------------|-----------------|--|--|
| OTD | OTP 0000h               | Factory-Locked Area  | 128 words  | 000000h-00007Fh |  |  |
| OTP | 000011                  | Customer-Locked Area | 128 words  | 000080h-0000FFh |  |  |

After entering OTP block, any issued addresses should be in the range of OTP block address



<sup>1)</sup> The device supports only 4E at  $V_{IO}$  = 1.7~1.95V.

<sup>2)</sup> Contact samsung sales office for specification change points when low  $V_{\text{IO}}$  option is required.

# 8.0 PRODUCT INTRODUCTION

The K8P2716UZB is 128Mbit NOR-type Flash memory. The device features single voltage power supply operating within the range of 2.7V to 3.6V. The device is programmed by using the Channel Hot Electron (CHE) injection mechanism which is used to program EPROMs. The device is erased electrically by using Fowler-Nordheim tunneling mechanism. To provide highly flexible erase and program capability, the device adapts a block memory architecture that divides its memory array into 128 blocks (64 Kw x 128). Programming is done in units of 16 bits (Word) or 8 bits (Byte). All bits of data in one or multiple blocks can be erased simultaneously when the device executes the erase operation. The device offers fast page access time of 25ns with random access time of 65ns supporting high speed microprocessors to operate without any wait states.

The command set of K8P2716UZB is fully compatible with standard Flash devices. The device is controlled by chip enable  $(\overline{\text{CE}})$ , output enable  $(\overline{\text{OE}})$  and write enable  $(\overline{\text{WE}})$ . Device operations are executed by selective command codes. The command codes to be combined with addresses and data are sequentially written to the command registers using microprocessor write timing. The command codes serve as inputs to an internal state machine which controls the program/erase circuitry. Register contents also internally latch addresses and data necessary to execute the program and erase operations. The K8P2716UZB is implemented with Internal Program/Erase Algorithms to execute the program/erase operations. The Internal Program/erase are invoked by program/erase command sequences. The Internal Program Algorithm automatically programs and verifies data at specified addresses. The Internal Erase Algorithm automatically pre-programs the memory cell which is not programmed and then executes the erase operation. The K8P2716UZB has means to indicate the status of completion of program/erase operations. The status can be indicated via the RY/BY pin, Data polling of DQ7, or the Toggle bit (DQ6). Once the operations have been completed, the device automatically resets itself to the read mode.

#### [Table 4] Operations Table

| Onematica      | CE       | OE | WE  | WP/ACC        | WD(ACC A0(A-1)~ | DQ0 ~ DQ7 | DQ8 ~                  | RESET                              |          |
|----------------|----------|----|-----|---------------|-----------------|-----------|------------------------|------------------------------------|----------|
| Operation      | CE       | OE | VVE | WP/ACC        | A22             | DQ0 ~ DQ1 | BYTE = V <sub>IH</sub> | BYTE = V <sub>IL</sub>             | RESET    |
| Read           | L        | L  | Н   | Х             | A <sub>IN</sub> | DOUT      | DOUT                   | DQ8 ~ 14 =<br>High-z<br>DQ15 = A-1 | Н        |
| Stand-by       | Vcc±0.3V | Х  | Х   | Н             | Х               | High-Z    | High-Z                 | High-Z                             | Vcc±0.3V |
| Output Disable | L        | Н  | Н   | Х             | Х               | High-Z    | High-Z                 | High-Z                             | Н        |
| Reset          | Х        | Х  | Х   | Х             | Х               | High-Z    | High-Z                 | High-Z                             | L        |
| Write          | L        | Н  | L   | X<br>(Note 1) | A <sub>IN</sub> | DIN       | DIN                    | DQ8 ~ 14 =<br>High-z<br>DQ15 = A-1 | Н        |

#### NOTE:



 $L = V_{IL}$  (Low),  $H = V_{IH}$  (High),  $A_{IN} = Address$  in,  $D_{IN} = Data$  in,  $D_{OUT} = Data$  out, X = Don't care.

<sup>1)</sup> WP/ACC must be VIH when writing on the outermost block. (BA0 or BA127)

<sup>2)</sup> Address for word mode is AMax:0. Address for byte mode is AMax:A-1.

# 9.0 COMMAND DEFINITIONS

The K8P2716UZB operates by selecting and executing its operational modes. Each operational mode has its own command set. In order to select a certain mode, a proper command with specific address and data sequences must be written into the command register. Writing incorrect information which include address and data or writing an improper command will reset the device to the read mode. The defined valid register command sequences are stated in Table 5.

[Table 5] Command Sequences (x16)

| Command Sequence                           |      | Cycle | 1st Cycle    | 2nd Cycle    | 3rd Cycle | 4th Cycle     | 5th Cycle | 6th Cycle |
|--------------------------------------------|------|-------|--------------|--------------|-----------|---------------|-----------|-----------|
| Read                                       | Addr | 1     | RA           |              |           |               |           |           |
| Reau                                       | Data | ı     | RD           |              |           |               |           |           |
| Posot                                      | Addr | 1     | XXXH         |              |           |               |           |           |
| Reset                                      | Data |       | F0H          |              |           |               |           |           |
|                                            | Addr | 4     | 555H         | 2AAH         | 555H      | X00H          |           |           |
| Autoselect Manufacturer ID 1), 2)          | Data | 4     | AAH          | 55H          | 90H       | ECH           |           |           |
|                                            | Addr | •     | 555H         | 2AAH         | 555H      | X01H          | X0EH      | X0FH      |
| Autoselect Device ID <sup>1), 2), 3)</sup> | Data | 6     | AAH          | 55H          | 90H       | 227EH         | 2266H     | 2260H     |
|                                            | Addr |       | 555H         | 2AAH         | 555H      | BA / X02H     |           |           |
| Autoselect Block Protect Verify 1), 2)     | Data | 4     | AAH          | 55H          | 90H       | (SeeTable6)   |           |           |
| 1) 2)                                      | Addr |       | 555H         | 2AAH         | 555H      | X03H          |           |           |
| Autoselect Indicator Bit 1), 2)            | Data | 4     | AAH          | 55H          | 90H       | (See Table 6) |           |           |
|                                            | Addr |       | 555H         | 2AAH         | 555H      | X07H          |           |           |
| Autoselect Master Locking Bit 1), 2)       | Data | 4     | AAH          | 55H          | 90H       | (See Table 6) |           |           |
|                                            | Addr | _     | 555H         | 2AAH         | 555H      | PA            |           |           |
| Program                                    | Data | 4     | AAH          | 55H          | A0H       | PD            |           |           |
| 0                                          | Addr | _     | 555H         | 2AAH         | BA        | BA            | WBL       | WBL       |
| Write to Buffer 4)                         | Data | 6     | AAH          | 55H          | 25H       | WC            | PD        | PD        |
|                                            | Addr |       | BA           |              |           |               |           |           |
| Program Buffer to Flash                    | Data | 1     | 29H          |              |           |               |           |           |
| Write to Buffer Abort Reset <sup>4)</sup>  | Addr | 3     | 555H         | 2AAH         | 555H      |               |           |           |
|                                            | Data | Ü     | AAH          | 55H          | F0H       |               |           |           |
| Unlock Bypass                              | Addr | 3     | 555H         | 2AAH         | 555H      |               |           |           |
| 5.1100K 2, pado                            | Data | Ü     | AAH          | 55H          | 20H       |               |           |           |
| Unlock Bypass                              | Addr | 2     | XXXH<br>XXXH | PA           |           |               |           |           |
| Program                                    | Data | _     | A0H          | PD           |           |               |           |           |
| Unlock Bypass                              | Addr | 2     | XXXH<br>XXXH | BA           |           |               |           |           |
| Block Erase                                | Data |       | 80H          | 30H          |           |               |           |           |
| Unlock Bypass Chip Erase                   | Addr | 2     | XXXH<br>XXXH | XXXH         |           |               |           |           |
| , , , , , , , , , , , , , , , , , , ,      | Data |       | 80H          | 10H          |           |               |           |           |
| Unlock Bypass Reset                        | Addr | 2     | XXXH<br>XXXH | XXXH<br>XXXH |           |               |           |           |
| yr                                         | Data |       | 90H          | 00H          |           |               |           |           |
|                                            | Addr | 6     | 555H         | 2AAH         | 555H      | 555H          | 2AAH      | 555H      |
| Chip Erase                                 | Data | 6     | AAH          | 55H          | 80H       | AAH           | 55H       | 10H       |
|                                            | Addr |       | 555H         | 2AAH         | 555H      | 555H          | 2AAH      | BA        |
| Block Erase                                | Data | 6     | AAH          | 55H          | 80H       | AAH           | 55H       | 30H       |
|                                            | Addr |       | XXXH         |              |           |               |           |           |
| Block Erase Suspend 5), 6)                 | Data | 1     | ВОН          |              |           |               |           |           |
|                                            | Addr |       | XXXH         |              |           |               |           |           |
| Block Erase Resume                         | Data | 1     | 30H          |              |           |               |           |           |



|                                  |      | Cycle | 1st Cycle | 2nd Cycle | 3rd Cycle | 4th Cycle | 5th Cycle | 6th Cycle |
|----------------------------------|------|-------|-----------|-----------|-----------|-----------|-----------|-----------|
| 7) 8)                            | Addr | 4     | XXXH      |           |           |           |           |           |
| Program Suspend <sup>7),8)</sup> | Data | '     | ВОН       |           |           |           |           |           |
| Dragram Dealima                  | Addr | 4     | XXXH      |           |           |           |           |           |
| Program Resume                   | Data | '     | 30H       |           |           |           |           |           |
| OCI (09)                         | Addr | 1     | X55H      |           |           |           |           |           |
| CFI Query <sup>9)</sup>          | Data | 1     | 98H       |           |           |           |           |           |
| Enter OTP Block Region           | Addr | 3     | 555H      | 2AAH      | 555H      |           |           |           |
| Effet OTF Block Region           | Data |       | AAH       | 55H       | 88H       |           |           |           |
| OTP Block Program                | Addr | 4     | 555H      | 2AAH      | 555H      | PA        |           |           |
| OTP Block Program                | Data | ] 4   | AAH       | 55H       | A0H       | PD        |           |           |
| OTP Block Read                   | Addr | 1     | RA        |           |           |           |           |           |
| OTF Block Read                   | Data | ] '   | RD        |           |           |           |           |           |
| Exit OTP Block Region            | Addr | 4     | 555H      | 2AAH      | 555H      | XXXH      |           |           |
| LAILOTE BIOCK NEGION             | Data | 4     | AAH       | 55H       | 90H       | 00H       |           |           |

- RA: Read Address, PA: Program Address, RD: Read Data, PD: Program Data, WBL: Write Buffer Location
  BA: Block Address (A16 A22), ABP: Address of the block to be protected or unprotected, X = Don't care.
  DQ8 DQ15 are don't care in command sequence, except for RD and PD

- A14 A22 are also don't care, except for the case of special notice.
- 1) To terminate the Autoselect Mode, it is necessary to write Reset command to the register.

- The 4th cycle data of Autoselect mode is output data.
   Device ID must be read across cycles 4, 5 and 6.
   Device ID data: X0EH = "2266H", X0FH = "2260H" for 128Mb Uniform Block Device
- 4) Command sequence resets device for next command after write-to-buffer operation.
- 5) The Read / Program operations at non-erasing blocks and the autoselect mode are allowed in the Erase Suspend mode.
- 6) The Erase Suspend command is applicable only to the Block Erase operation.
- 7) The Read Operation is allowed in the Program Suspend mode.
  8) The Program Suspend command is applicable to Program and Erase Suspend Program operation.
- 9) Command is valid when the device is in read mode or Autoselect mode.



Table 5 : Command Sequences (x8)

|                                 |              |   | 1st Cycle | 2nd Cycle | 3rd Cycle | 4th Cycle     | 5th Cycle | 6th Cycle |
|---------------------------------|--------------|---|-----------|-----------|-----------|---------------|-----------|-----------|
|                                 | Addr         |   | RA        |           |           |               |           |           |
| Read                            | Data         | 1 | RD        |           |           |               |           |           |
|                                 | Addr         |   | XXXH      |           |           |               |           |           |
| Reset                           | Data         | 1 | F0H       |           |           |               |           |           |
| Autoselect Manufacturer ID      | Addr         |   | AAAH      | 555H      | AAAH      | X00H          |           |           |
| 1), 2)                          | Data         | 4 | AAH       | 55H       | 90H       | ECH           |           |           |
| Autoselect Device ID 1), 2), 3) | Addr         |   | AAAH      | 555H      | AAAH      | X02H          | X1CH      | X1EH      |
|                                 | Data         | 6 | AAH       | 55H       | 90H       | XX7EH         | XX66H     | XX60H     |
| Autoselect Block Protect        | Addr         |   | AAAH      | 555H      | AAAH      | BA / X04H     |           |           |
| Verify 1), 2)                   | Data         | 4 | AAH       | 55H       | 90H       | (See Table 6) |           |           |
| <u> </u>                        | Addr         |   | AAAH      | 555H      | AAAH      | X06H          |           |           |
| Autoselect Indicator Bit 1), 2) | Data         | 4 | AAH       | 55H       | 90H       | (See Table 6) |           |           |
|                                 | Addr         |   | AAAH      | 555H      | AAAH      | PA            |           |           |
| Program                         | Data         | 4 | AAH       | 55H       | A0H       | PD            |           |           |
|                                 | Addr         |   | AAAH      | 555H      | BA        | BA            | WBL       | WBL       |
| Write to Buffer 4)              | Data         | 6 | AAH       | 55H       | 25H       | WC            | PD        | PD        |
|                                 | Addr         | 1 | BA        | 3311      | 2311      | ****          | 10        | 10        |
| Program Buffer to Flash         | Data         |   | 29H       |           |           |               |           |           |
|                                 | Addr         | 3 | AAAH      | 555H      | 555H      |               |           |           |
| Write to Buffer Abort Reset     | Data         |   | AAH       | 55H       | F0H       |               |           |           |
|                                 | Addr         |   | AAAH      | 555H      | AAAH      |               |           |           |
| Unlock Bypass                   | Data         | 3 | AAH       | 55H       | 20H       |               |           |           |
| Halada Poussa                   | Addr         |   | XXXH      | PA        | 2011      |               |           |           |
| Unlock Bypass<br>Program        | Data         | 2 | A0H       | PD        |           |               |           |           |
|                                 | Addr         |   | XXXH      | BA        |           |               |           |           |
| Unlock Bypass<br>Block Erase    | Data         | 2 | 80H       | 30H       |           |               |           |           |
|                                 | Addr         |   | XXXH      | XXXH      |           |               |           |           |
| Unlock Bypass Chip Erase        | Data         | 2 | 80H       | 10H       |           |               |           |           |
|                                 | Addr         |   | XXXH      | XXXH      |           |               |           |           |
| Unlock Bypass Reset             | Data         | 2 | 90H       | 00H       |           |               |           |           |
|                                 |              |   | AAAH      | 555H      | AAAH      | AAAH          | 555H      | AAAH      |
| Chip Erase                      | Addr<br>Data | 6 | AAH       | 55H       | 80H       | AAH           | 55H       | 10H       |
|                                 |              |   | AAAH      | 555H      | АААН      | AAAH          | 555H      | BA        |
| Block Erase                     | Addr<br>Data | 6 | AAAH      | 55H       | 80H       | AAAH          | 55H       | 30H       |
|                                 |              |   |           | บอก       | OUT       | ААП           | ააп       | 30П       |
| Block Erase Suspend 5), 6)      | Addr         | 1 | XXXH      |           |           |               |           |           |
|                                 | Data         |   | B0H       |           |           |               |           |           |
| Block Erase Resume              | Addr         | 1 | XXXH      |           |           |               |           |           |
|                                 | Data         |   | 30H       |           |           |               |           |           |



|                         |      | Cycle | 1st Cycle | 2nd Cycle | 3rd Cycle | 4th Cycle | 5th Cycle | 6th Cycle |
|-------------------------|------|-------|-----------|-----------|-----------|-----------|-----------|-----------|
| December 2012 (17) 8)   | Addr | 4     | XXXH      |           |           |           |           |           |
| Program Suspend 7),8)   | Data | '     | ВОН       |           |           |           |           |           |
| Drogram Dooumo          | Addr | 4     | XXXH      |           |           |           |           |           |
| Program Resume          | Data | ] '   | 30H       |           |           |           |           |           |
| CEL (0.1271, 9)         | Addr | 1     | AAH       |           |           |           |           |           |
| CFI Query <sup>9)</sup> | Data | ı     | 98H       |           |           |           |           |           |
| Enter OTP Block Region  | Addr | 3     | AAAH      | 555H      | AAAH      |           |           |           |
| Effici OTF Block Region | Data |       | AAH       | 55H       | 88H       |           |           |           |
| OTD Block Brogram       | Addr | 4     | AAAH      | 555H      | AAAH      | PA        |           |           |
| OTP Block Program       | Data | 4     | AAH       | 55H       | A0H       | PD        |           |           |
| OTP Block Read          | Addr | 1     | RA        |           |           |           |           |           |
| OTE BIOCK KERN          | Data | ] '   | RD        |           |           |           |           |           |
| Exit OTP Block Region   | Addr | 4     | AAAH      | 555H      | AAAH      | XXXH      |           |           |
| LXILOTE BIOCK REGION    | Data | ]     | AAH       | 55H       | 90H       | 00H       |           |           |

- RA: Read Address, PA: Program Address, RD: Read Data, PD: Program Data, WBL: Write Buffer Location
- BA : Block Address (A16 A22), ABP : Address of the block to be protected or unprotected, X = Don't care .
- DQ8 DQ15 are don't care in command sequence, except for RD and PD
- A14 A22 are also don't care, except for the case of special notice.
- 1) To terminate the Autoselect Mode, it is necessary to write Reset command to the register.
- 2) The 4th cycle data of Autoselect mode is output data.
- Device ID must be read across cycles 4, 5 and 6.
   Device ID data: X0EH = "2266H", X0FH = "2260H" for 128Mb Top and Boot Block Device
   Command sequence resets device for next command after write-to-buffer operation.
- 5) The Read / Program operations at non-erasing blocks and the autoselect mode are allowed in the Erase Suspend mode.
- 6) The Erase Suspend command is applicable only to the Block Erase operation. 7) The Read Operation is allowed in the Program Suspend mode.
- 8) The Program Suspend command is applicable to Program and Erase Suspend Program operation.

  9) Command is valid when the device is in read mode or Autoselect mode.



# http://www.BDTIC.com/SAMSUNG Rev. 1.0 NOR FLASH MEMORY

#### [Table 6] K8P2716UZB Autoselect Codes

|              |                            | CE | ŌĒ | WE | A22 -<br>A16 | A15 -<br>A10 | А9              | A8<br>~<br>A7 | A6 | A5<br>~<br>A4 | А3 | A2 | A1 | Α0 | DQ15 - DQ8  BYT E = E = V <sub>IH</sub> V <sub>IL</sub> | DQ7 - DQ0                                                                                                                                                                                                                               |
|--------------|----------------------------|----|----|----|--------------|--------------|-----------------|---------------|----|---------------|----|----|----|----|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Manufa       | cturer ID                  | L  | L  | Н  | Х            | Х            | V <sub>ID</sub> | Х             | L  | Х             | L  | L  | L  | L  | Х                                                       | ECH                                                                                                                                                                                                                                     |
|              | Read<br>Cycle1             | L  | L  | Н  | Х            | Х            | V <sub>ID</sub> | Х             | L  | х             | L  | L  | L  | Н  | 22H                                                     | 7EH                                                                                                                                                                                                                                     |
| Device<br>ID | Read<br>Cycle2             | L  | L  | Н  | Х            | Х            | V <sub>ID</sub> | х             | L  | Х             | Н  | Н  | Н  | L  | 22H                                                     | 66H                                                                                                                                                                                                                                     |
|              | Read<br>Cycle3             | L  | L  | Н  | Х            | Х            | V <sub>ID</sub> | Х             | L  | х             | Н  | Н  | Н  | Н  | 22H                                                     | 60Н                                                                                                                                                                                                                                     |
|              | rotection<br>cation        | L  | L  | Н  | BA           | Х            | V <sub>ID</sub> | х             | L  | х             | L  | L  | Н  | L  | Х                                                       | 01H : (Protected : Either DYB or PPB locked)                                                                                                                                                                                            |
| Indicat      | or Bit(2)                  | L  | L  | Н  | X            | X            | V <sub>ID</sub> | x             | L  | Х             | L  | L  | Н  | Н  | х                                                       | 99H: Factory Locked, Highest block conrolled by WP 19H: NOT Factory Locked, Highest block conrolled by WP 89H: Factory Locked, Lowest block conrolled by WP 09H: NOT Factory Locked, Lowest block conrolled by WP DQ7: Factory Lock Bit |
| b            | locking<br>bit<br>ator Bit | L  | L  | Н  | ВА           | х            | V <sub>ID</sub> | L             | L  | L             | L  | Н  | Н  | Н  | Х                                                       | 01H : Protected,<br>00H : Unprotected                                                                                                                                                                                                   |

#### NOTE

1) L=Logic Low=V<sub>IL</sub>, H=Logic High=V<sub>IH</sub>, VID = 8.5V to 9.5V, BA=Block Address, X=Don't care. Outermost block : BA127 or BA000



# 10.0 DEVICE OPERATION

#### 10.1 Read Mode

The K8P2716UZB is controlled by Chip Enable ( $\overline{\text{CE}}$ ), Output Enable ( $\overline{\text{OE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ). When  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  are low and  $\overline{\text{WE}}$  is high, the data stored at the specified address location, will be the output of the device. The outputs are in high impedance state whenever  $\overline{\text{CE}}$  or  $\overline{\text{OE}}$  is high.

The K8P2716UZB is available for 8-Word Page mode. Page mode provides fast access time for high performance system.

After address access time(tAA), eight data words are loaded into an internal page buffer. A0 (A-1 in byte mode)~A2 bits determine which page word is output during a read operation. A3~A22 bits must be stable throughout the page read access. Figure 13 shows the asynchronous page read more timing.

# 10.2 Standby Mode

The K8P2716UZB features Stand-by Mode to reduce power consumption. This mode puts the device on hold when the device is deselected by making  $\overline{\text{CE}}$  high  $(\overline{\text{CE}} = V_{\text{IH}})$ . Refer to the DC characteristics for more details on stand-by modes.

# 10.3 Output Disable

The device outputs are disabled when  $\overline{OE}$  is High ( $\overline{OE}$  = V<sub>IH</sub>). The output pins are in high impedance state.

# 10.4 Automatic Sleep Mode

The K8P2716UZB features Automatic Sleep Mode to minimize the device power consumption. When addresses remain steady for tAA+30ns, the device automatically activates the Automatic Sleep Mode. In the sleep mode, output data is latched and always available to the system. When addresses are changed, the device provides new data without wait time.



Figure 1: Auto Sleep Mode Operation

### 10.5 Autoselect Mode

The K8P2716UZB offers the Autoselect Mode to identify manufacturer, device type and block protection verification by reading a binary code. The Autoselect Mode allows programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The manufacturer, device code ,block protection verification and indicator bit can be read via the command register. The Command Sequence is shown in Table 6 and Figure 2. In addition, below Table 7 shows indicator bit in detail. The autoselect operation of block protection verification is initiated by first writing two unlock cycle. To terminate the autoselect operation, write Reset command (F0H) into the command register.

Note: To access the Autoselect codes, the host system must issue the Autoselect command. The Autoselect command sequence can be written to an address within a device that is either in the read or erase-suspend-read mode. The Autoselect command cannot be written while the device is actively programming or erasing. Autoselect does not support page modes. The system must write the reset command to return to the read mode (or erase-suspend read mode if the device was previously in Erase Suspend).

[Table 7] Indicator Bit Codes.

| Description   | DQ15 to<br>DQ8 | DQ7                              | DQ6<br>to<br>DQ5 | DQ4                                                  | DQ3 | DQ2 | DQ1 | DQ0 |
|---------------|----------------|----------------------------------|------------------|------------------------------------------------------|-----|-----|-----|-----|
| Indicator Bit | L              | 1=Factory-Locked<br>0=Not Locked | L                | 0 = WP Protects Block 255<br>1 = WP Protects Block 0 | Н   | L   | L   | Н   |





NOTE: Please refer to Table 6 for device code.

Figure 2: Autoselect Operation (by Command Sequence Method)

# 10.6 Write (Program/Erase) Mode

The K8P2716UZB executes its program/erase operations by writing commands into the command register. In order to write the commands to the register,  $\overline{CE}$  and  $\overline{WE}$  must be low and  $\overline{OE}$  must be high. Addresses are latched on the falling edge of  $\overline{CE}$  or  $\overline{WE}$  (whichever occurs last) and the data are latched on the rising edge of  $\overline{CE}$  or  $\overline{WE}$  (whichever occurs first). The device uses standard microprocessor write timing.

#### 10.6.1 Program

The K8P2716UZB can be programmed in units of a word. Programming is writing 0's into the memory array by executing the Internal Program Routine. In order to perform the Internal Program Routine, a four-cycle command sequence is necessary. The first two cycles are unlock cycles. The third cycle is assigned for the program setup command. In the last cycle, the address of the memory location and the data to be programmed at that location are written. The device automatically generates adequate program pulses and verifies the programmed cell margin by the Internal Program Routine. During the execution of the Routine, the system is not required to provide further controls or timings.

During the Internal Program Routine, commands written to the device will be ignored. Note that a hardware reset during a program operation will cause data corruption at the corresponding location.



Figure 3: Program Command Sequence



In accross block boundaries and any sequence programming is allowed. A bit cannot be programmed from '0' back to '1'. If attempting to do, it may cause that device to set DQ5 = 1, or cause the DQ7 and DQ6 status bits to indicate the operation was successful. However, a succeeding read will show that the data is still '0'. Only erase operations can convert a '0' to a '1'.

### 10.6.2 Writer Buffer Programming

Write Buffer Programming allows the system write to a maximum of 32 words in one programming operation. This results in faster effective programming time than the standard programming algorithms. The Write Buffer Programming command sequence is initi-ated by first writing two unlock cycles. This is followed by a third write cycle containing the Write Buffer Load command written at the block address in which programming will occur. The fourth cycle writes the block address and the number of word locations, minus one, to be programmed. For example, if the system will program 19 unique address locations, then 12h should be written to the device. This tells the device how many write buffer addresses will be loaded with data. The number of locations to program cannot exceed the size of the write buffer or the operation will abort. The fifth cycle writes the first address location and data to be programmed. The write-buffer-page is selected by address bits A22(max.) ~ A5 entered at fifth cycle. All subsequent address/ data pairs must fall within the selected write-buffer-page, so that all subsequent addresses must have the same address bit A22(max.) ~ A5 as those entered at fifth cycle. Write buffer locations may be loaded in any order.

Once the specified number of write buffer locations have been loaded, the system must then write the "Program Buffer to Flash" com mand at the block address. Any other command address/data combination aborts the Write Buffer Programming operation. The device then begins programming. Data polling should be used while monitoring the last address location loaded into the write buffer. DQ7, DQ6, DQ5, and DQ1 can be monitored to determine the device status during Write Buffer Programming. The write-buffer programming operation can be suspended using the standard program suspend/resume commands. Upon successful completion of the Write Buffer Programming operation, the device is ready to execute the next command.

Note also that an address loaction cannot be loaded more than once into the write-buffer-page.



Figure 4: Write Buffer Program Command Sequence

The Write Buffer Programming Sequence can be aborted in the following ways:

- Loading a value that is greater than the buffer size(32-word) during then number of word locations to Program step. (In case, WC > 1FH @Table6)
- The number of Program address/data pairs entered is different to the number of word locations initially defined with WC (@Table 5)
- Writing a Program address to have a different write-buffer-page with selected write-buffer-page (Address bits A22(max) ~ A5 are different)
- Writing non-exact "Program Buffer to Flash" command

The abort condition is indicated by DQ1 = 1, DQ7 = DATA (for the last address location loaded), DQ6 = toggle, and DQ5=0. A "Write-to-Buffer-Abort Reset" command sequence must be written to reset the device for the next operation. Note that the third cycle of Write-to-Buffer-Abort Reset command sequence is required when using Write-Buffer-Programming features in Unlock Bypass mode.

And from the third cycle to the last cycle of Write to Buffer command is also required when using Write-Buffer-Programming features in Unlock Bypass mode.



### 10.6.3 Accelerated Program Operation

Accelerated program operation reduces the program time through the ACC function. This is one of two functions provided by the  $\overline{\text{WP}}/\text{ACC}$  pin. When the  $\overline{\text{WP}}/\text{ACC}$  pin is asserted as VHH, the device automatically enters the Unlock Bypass mode, and reduces the program operation time. Removing VHH from the  $\overline{\text{WP}}/\text{ACC}$  pin returns the device to normal operation.

Blocks must be unprotected before raising WP/ACC to V<sub>HH</sub>.

Recommend that the WP/ACC pin must not be asserted at VHH except on accelerated program operation, or the device may be damaged. In addition, the WP/ACC pin must not be in the state of floating or unconnected, otherwise the device may be led to malfunction.

#### Single word accelerated program operation

The system would use two-cycle program sequence (One-cycle (XXX - A0H) is for single word program command, and Next one-cycle (PA - PD) is for program address and data ).

#### **Accelerated Write Buffer Programming**

In accelerated Write Buffer Program mode, the system must enter "Write to Buffer" and "Program Buffer to Flash" command sequence to be same as them of normal Write Buffer Programming and only can reduce the program time. Note that the third cycle of "Write to Buffer Abort Reset" command sequence is required in an Accelerated mode.

When the  $\overline{WP}/ACC$  pin is asserted as VHH, the device automatically enters the Unlock Bypass mode, and reduces the program operation time. Removing VHH from the  $\overline{WP}/ACC$  pin returns the device to normal operation.

- Program/Erase cycling must be limited below 100cycles for optimum performance.
- Ambient temperature requirements :  $T_A = 30^{\circ}C\pm10^{\circ}C$
- The device automatically generates adequate program pulses and ignores other command after program command



#### 10.6.4 Unlock Bypass

The K8P2716UZB provides the unlock bypass mode to save its operation time. This mode is possible for program, CFI, block erase and chip erase operation. There are two methods to enter the unlock bypass mode. The mode is invoked by the unlock bypass command sequence. Unlike the standard program/erase command sequence that contains four to six bus cycles, the unlock bypass program/erase command sequence comprises only two bus cycles. The unlock bypass mode is engaged by issuing the unlock bypass command sequence which is comprised of three bus cycles. Writing first two unlock cycles is followed by a third cycle containing the unlock bypass command (20H). Once the device is in the unlock bypass mode, the unlock bypass program/erase command sequence is necessary. The unlock bypass program command sequence is comprised of only two bus cycles; writing the unlock bypass program command (A0H) is followed by the program address and data. This command sequence is the only valid one for programming the device in the unlock bypass mode. The unlock bypass program command (98H). This command sequence is the only valid one for programming the device in the unlock bypass mode. Also, The unlock bypass erase command sequence is comprised of two bus cycles; writing the unlock bypass block erase command(80H-30H) or writing the unlock bypass chip erase command(80H-10H). This command sequences are the only valid ones for erasing the device in the unlock bypass mode. The unlock bypass reset command sequence consists of two bus cycles. The first cycle must contain the data (90H). The second cycle contains only the data (00H). Then, the device returns to the read mode.

#### 10.6.5 Chip Erase

To erase a chip is to write 1's into the entire memory array by executing the Internal Erase Routine. The Chip Erase requires six bus cycles to write the command sequence. The erase set-up command is written after first two "unlock" cycles. Then, there are two more write cycles prior to writing the chip erase command. The Internal Erase Routine automatically pre-programs and verifies the entire memory for an all zero data pattern prior to erasing. The automatic erase begins on the rising edge of the last  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$  pulse in the command sequence and terminates when DQ7 is "1". After that the device returns to the read mode.



Figure 5: Chip Erase Command Sequence

#### 10.6.6 Block Erase

To erase a block is to write 1's into the desired memory block by executing the Internal Erase Routine. The Block Erase requires six bus cycles to write the command sequence shown in Table 5. After the first two "unlock" cycles, the erase setup command (80H) is written at the third cycle. Then there are two more "unlock" cycles followed by the Block Erase command. The Internal Erase Routine automatically pre-programs and verifies the entire memory prior to erasing it. The block address is latched on the falling edge of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$ , while the Block Erase command is latched on the rising edge of  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$ . Multiple blocks can be erased sequentially by writing the six bus-cycle. Upon completion of the last cycle for the Block Erase, additional block address and the Block Erase command (30H) can be written to perform the Multi-Block Erase. An 50us (typical) "time window" is required between the Block Erase command writes. The Block Erase command must be written within the 50us "time window", otherwise the Block Erase command will be ignored. The 50us "time window" is reset when the falling edge of the  $\overline{\text{WE}}$  occurs within the 50us of "time window" to latch the Block Erase command. During the 50us of "time window", any command other than the Block Erase or the Erase Suspend command written to the device will reset the device to read mode. After the 50us of "time window", the Block Erase command will initiate the Internal Erase Routine to erase the selected blocks. Any Block Erase address and command following the exceeded "time window" may or may not be accepted. No other commands will be recognized except the Erase Suspend command





Figure 6: Block Erase Command Sequence

# 10.7 Erase Suspend / Resume

The Erase Suspend command interrupts the Block Erase to read or program data in a block that is not being erased. The Erase Suspend command is only valid during the Block Erase operation including the time window of 50us. The Erase Suspend command is not valid while the Chip Erase or the Internal Program Routine sequence is running.

When the Erase Suspend command is written during a Block Erase operation, the device requires a maximum of 20us to suspend the erase operation. But, when the Erase Suspend command is written during the block erase time window (50us), the device immediately terminates the block erase time window and suspends the erase operation.

After the erase operation has been suspended, the device is availble for reading or programming data in a block that is not being erased. The system may also write the autoselect command sequence when the device is in the Erase Suspend mode.

When the Erase Resume command is executed, the Block Erase operation will resume. When the Erase Suspend or Erase Resume command is executed, the addresses are in don't care state. While erase can be suspended and resumed multiple times, a minimum 30us is required from resume to the next suspend.

In the erase suspend mode, protect/unprotect command is prohibited.



Figure 7: Erase Suspend/Resume Command Sequence

# 10.8 Program Suspend / Resume

The Program Suspend command interrupts the Program operation. Also the Program Suspend command interrupts the Program operation during Erase Suspend Mode. The Read operation is available only during Program Suspend. When the Program Suspend command is written during a Program operation, the device requires a maximum of 10us to suspend the Program operation. The system may also write the autoselect command sequence when the device is in the Program Suspend mode. When the Program Resume command is executed, the Program operation will resume. When the Program Suspend or Program Resume command is executed, the addresses are in don't care state. While program can be suspended and resumed multiple times, a minimum 30us is required from resume to the next suspend.

In the program suspend mode, protect/unprotect command is prohibited.



# 10.9 Write Protect (WP)

The WP/ACC pin has two useful functions. The one is that certain block is protected by the hardware method not to use VID. The other is that program operation is accelerated to reduce the program time (Refer to Accelerated program Operation Paragraph).

When the WP/ACC pin is asserted at VIL, the device can not perform program and erase operation in the outermost 64 Kword block (BA127 or BA0) on end of the flash array independently of whether that block was protected or unprotected. The write protected blocks can only be read. This is useful method to preserve an important program data.

When the WP/ACC pin is asserted at ViH, the device reverts the outermost 64Kword block on an end to default protection state. Note that the WP/ACC pin must not be at ViH, for operations other than accelerated programming, or device damage may result.

#### 10.10 Software Reset

The reset command provides that the device is reseted to read mode or erase-suspend-read mode. The addresses are in don't Care state. The reset command is vaild between the sequence cycles in an erase command sequence before erasing begins, or in a program command sequence before programming begins. This resets the device in which was operating to read mode. If the device is be erasing or programming, the reset command is invalid until the operation is completed. Also, the reset command is valid between the sequence cycles in an autoselect command sequence. In the autoselect mode, the reset command returns the device to read mode. If a device entered the autoselect mode in the Erase Suspend mode, the reset command returns the device to erase-suspend-read mode or erase-suspend-read mode if the device was in the Erase Suspend state.

#### 10.11 Hardware Reset

The K8P2716UZB offers a reset feature by driving the  $\overline{RESET}$  pin to  $V_{IL}$ . When the  $\overline{RESET}$  pin is held low( $V_{IL}$ ) for at least a period of  $t_{RP}$ , the device immediatley terminates any operation in progress, tristates all outputs, and ignores all read/write commands for duration of the  $\overline{RESET}$  pulse. The device also resets the internal state machine to asynchronous read mode. If a hardware reset occurs during a program operation, the data at that particular location will be lost. Once the  $\overline{RESET}$  pin is taken high, the device requires 200ns of wake-up time until outputs are valid for read access. Also, note that all the data output pins are tri-stated for the duration of the  $\overline{RESET}$  pulse. The  $\overline{RESET}$  pin may be tied to the system reset pin. If a system reset occurs during the Internal Program and Erase Routine, the device will be automatically reset to the read mode; this will enable the systems microprocessor to read the boot-up firmware from the Flash memory.



# 10.12 Power-up Protection

To avoid initiation of a write cycle during Vcc Power-up, RESET low must be asserted during power-up. After RESET goes high, the device is reset to the read mode

#### 10.13 Low Vcc Write Inhibit

To avoid initiation of a write cycle during Vcc power-up and power-down, a write cycle is locked out for Vcc less than 2.3V. If Vcc < VLκο (Lock-Out Voltage), the command register and all internal program/erase circuits are disabled. Under this condition the device will reset itself to the read mode. Subsequent writes will be ignored until the Vcc level is greater than VLκο. It is the user's responsibility to ensure that the control pins are logically correct to prevent unintentional writes when Vcc is above 2.3V.

#### 10.14 Write Pulse Glitch Protection

Noise pulses of less than 5ns(typical) on  $\overline{CE}$ ,  $\overline{OE}$ , or  $\overline{WE}$  will not initiate a write cycle.

# 10.15 Logical Inhibit

Writing is inhibited under any one of the following conditions:  $\overline{OE} = VIL$ ,  $\overline{CE} = VIH$  or  $\overline{WE} = VIH$ . To initiate a write,  $\overline{CE}$  and  $\overline{WE}$  must be "0", while  $\overline{OE}$  is "1".



## 11.0 COMMON FLASH MEMORY INTERFACE

Common Flash Momory Interface is contrived to increase the compatibility of host system software. It provides the specific information of the device, such as memory size, word configuration, and electrical features. Once this information has been obtained, the system software will know which command sets to use to enable flash writes, block erases, and control the flash component.

When the system writes the CFI command(98H) to address 55H in word mode, the device enters the CFI mode. And then if the system writes the address shown in Table 11, the system can read the CFI data. Query data are always presented on the lowest-order data outputs(DQ0-7) only. In word(x16) mode, the upper data outputs(DQ8-15) is 00h. To terminate this operation, the system must write the reset command.

### 12.0 OTP BLOCK REGION

The OTP Block feature provides a 256-word Flash memory region that enables permanent part identification through an Electronic Serial Number (ESN). The OTP Block is customer lockable and shipped with itself unlocked, allowing customers to untilize the that block in any manner they choose. Indicator bit DQ7 are used to indicate the factory-locked of the part. The DQ7 is "1" for factory locked.

The system accesses the OTP Block through a command sequence (see "Enter OTP Block / Exit OTP Block Command sequence" at Table 5). After the system has written the "Enter OTP Block" Command sequence, it may read the OTP Block by using the addresses (000000h~0000FFh) normally and may check the Protection Verify Bit (DQ7) by using the "Autoselect Indicator Bit" Command sequence with OTP Block address. This mode of operation continues until the system issues the "Exit OTP Block" Command suquence, a hardware reset or until power is removed from the device. On power-up, or following a hardware reset, the device reverts to sending commands to main blocks. Note that the Accelerated function and unlock bypass modes are not available when the OTP Block is enabled.

#### 12.1 OTP Block Protection

In a Customer lockable device, The OTP Block is one-time programmable and can be locked only once. Locking operation to the OTP Block is started by writing the "Enter OTP Block Lock Register Region" Command sequence, and then the "OTP Block Lock Register Bit Program" Command sequence (Table 5) with data that have zero(setting to 0) in DQ0. Note that the other DQs except DQ0 will be ignored. The Locking operation has to be above 100us. After that timing, "Exit OTP Block Lock Register Region" command sequence or Hardware reset must be issued in order to exit OTP block mode and revert the device to read mode in main array.

- The OTP Block Lock operation must be used with caution since, once locked, there is no procedure available for unlocking and none of the bits in the OTP Block space can be modified in any way.
- Suspend and resume operation are not supported during OTP protect, nor is OTP protect supported during any suspend operation.



# 13.0 ENHANCED BLOCK PROTECTION / UNPROTECTION

The Enhanced Block Protection / Unprotection feature disables or enables programming or erase operations in any or all blocks and can be implemented through software and/or hardware methods, which are independent of each other.



#### Notes:

- 1. Bit is volatile, and defaults to 1 on reset.
- 2. Programming to 0 locks all PPBs to their current state.
- 3. Once programmed to 0, requires hardware reset to unlock.
- 4. N = Highest Address Block.
- 5. 0 = Sector Protected,1 = Sector Unprotected
- 6. PPBs programmed individually, but cleared collectively.
- 7. 0 = Sector Protected,1 = Sector Unprotected.
- 8. Protect effective only if PPB Lock Bit is unlocked and corresponding PPB is 1 (unprotected).
- 9. Volatile Bits: defaults to user choice upon power-up (see ordering options).

Figure 8: Enhanced Block Protection / Unprotection



#### 13.1 Block Protection

#### **Lock Register**

As shipped from the factory, all devices default to the persistent mode when power is applied, and all blocks are unprotected. (DYB is default to clear status: unprotected) For DYB set (protected status) in default, contact your local sales office for details. The device programmer or host system must then choose which block protection method to use. Programming (setting to 0) any one of the following two one-time programmable, non-volatile bits locks the part permanently in that mode:

- Lock Register Persistent Protection Mode Lock Bit (DQ1)
- Lock Register Password Protection Mode Lock Bit (DQ2)

#### [Table 8] Lock Register.

| Device     | DQ15<br>to | DQ3                                                                                                      | DQ2                                     | DQ1                                       | DQ0                         |
|------------|------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------|-----------------------------|
| K8P2716UZB | Don't Care | PPB One-Time Programmable Bit<br>0 = All PPB erase command disabled<br>1 = All PPB Erase command enabled | Password<br>Protection<br>Mode Lock Bit | Persistent<br>Protection<br>Mode Lock Bit | OTP Block<br>Protection Bit |

- 1) If the password mode is chosen, the password must be programmed before setting the corresponding lock register bit.
- 2) After the Lock Register Bits Command Set Entry command sequence is written, reads and writes for Block 0 are disabled, while reads from other blocks are allowed until exit-
- 3) If both lock bits are selected to be programmed (to zeros) at the same time, the operation aborts.
- 4) Once the Password Mode Lock Bit is programmed, the Persistent Mode Lock Bit is permanently disabled, and no changes to the protection scheme are allowed. Similarly, if the Persistent Mode Lock Bit is programmed, the Password Mode is permanently disabled.

After selecting a block protection method, each block can operate in any of the following three states:

- 1. Constantly locked. The selected blocks are protected and cannot be reprogrammed unless PPB lock bit is cleared via a password, hardware reset, or power cycle
- 2. Dynamically locked. The selected blocks are protected and can be altered via software commands.
- 3. Unlocked. The blocks are unprotected and can be erased and/or programmed.

#### 13.2 Persistent Protection Bits

The Persistent Protection Bits are unique and nonvolatile for each block and have the same endurances as the Flash memory. Preprogramming and verification prior to erasure are handled by the device, and therefore do not require system monitoring.

#### NOTE:

- 1) Each PPB is individually programmed and all are erased in parallel.
- 2) Entry command disables reads and writes for the block selected
- 3) Reads within that block 0 return the PPB status for that block.
- 4) Read and Write from other blocks than block 0 are allowed.
- 5) All Reads must be performed using the Asynchronous mode.6) The specific block addresses (A22~A16) are written at the same time as the program command.
- 7) If the PPB Lock Bit is set, the PPB Program or erase command does not execute and timesout without programming or erasing the PPB.
- 8) There are no means for individually erasing a specific PPB and no specific block address is required for this operation.
- 9) Exit command must be issued after the execution which resets the device to read mode and re-enables reads and writes for block 0.
- 10) The programming state of the PPB for a given block can be verified by writing a PPB Status Read Command to the device as described by the flow chart Below.



## 13.3 Dynamic Protection Bits

Dynamic Protection Bits are volatile and unique for each block and can be individually modified. DYBs only control the protection scheme for unprotected blocks that have their PPBs cleared (erased to 1). By issuing the DYB Set or Clear command sequences, the DYBs are set (programmed to 0) or cleared (erased to 1), thus placing each block in the protected or unprotected state respectively. This feature allows software to easily protect blocks against inadvertent changes yet does not prevent the easy removal of protection when changes are needed.

#### NOTE:

- 1) The DYBs can be set (programmed to 0) or cleared (erased to 1) as often as needed. When the parts are first shipped, the PPBs are cleared (erased to 1) and upon power up or reset, the DYBs is cleared. For DYB set (protected status) in default, contact your local sales office for details.
- 2) If the option to clear the DYBs after power up is chosen, (erased to 1), then the blocks maybe modified depending upon the PPB state of that block.
- 3) The blocks would be in the protected state If the option to set the DYBs after power up is chosen (programmed to 0).
- 4) It is possible to have blocks that are persistently locked with blocks that are left in the dynamic state.
- For this possible to have blocks that are persistently locked with blocks that are left in the tynamic state.

  5) The DYB Set or Clear commands for the dynamic blocks signify protected or unprotected state of the blocks respectively. However, if there is a need to change the status of the persistently locked blocks, a few more steps are required. First, the PPB Lock Bit must be cleared by either putting the device through a power-cycle, or hardware reset. The PPBs can then be changed to reflect the desired settings. Setting the PPB Lock Bit once again locks the PPBs, and the device operates normally again.
- 6) To achieve the best protection, it is recommended to execute the PPB Lock Bit Set command early in the boot code and protect the boot code by holding WP# = VIL. Note that the PPB and DYB bits have the same function when WP/ACC = VHH as they do when WP/ACC = VIH.

#### 13.4 Persistent Protection Bit Lock Bit

The Persistent Protection Bit Lock Bit is a global volatile bit for all blocks. When set (programmed to 0), this bit locks all PPB and when cleared (programmed to 1), unlocks each block. There is only one PPB Lock Bit per device.

#### NOTE:

- 1) No software command sequence unlocks this bit unless the device is in the password protection mode; only a hardware reset or a power-up clears this bit.
- 2) The PPB Lock Bit must be set (programmed to 0) only after all PPBs are configured to the desired settings.

#### 13.5 Password Protection Method

The Password Protection Method allows an even higher level of security than the Persistent block Protection Mode by requiring a 64-bit password for unlocking the device PPB Lock Bit. In addition to this password requirement, after power up and reset, the PPB Lock Bit is set 0 to maintain the password mode of operation. Successful execution of the Password Unlock command by entering the entire password clears the PPB Lock Bit, allowing for block PPBs modifications.

#### NOTE:

- 1) There is no special addressing order required for programming the password. Once the Password is written and verified, the Password Mode Locking Bit must be set to prevent access.
- 2) The Password Program Command is only capable of programming 0s. Programming a 1 after a cell is programmed as a 0 results in a time-out with the cell as a 0.
- 3) The password is all 1s when shipped from the factory.
- 4) All 64-bit password combinations are valid as a password.
- 5) There is no means to verify what the password is after it is set.
- 6) The Password Mode Lock Bit, once set, prevents reading the 64-bit password on the data bus and further password programming
- 7) The Password Mode Lock Bit is not erasable.
- 8) The lower two address bits (A1~ A0(A-1 in byte mode)) are valid during the Password Read, Password Program, and Password Unlock.
- 9) The exact password must be entered in order for the unlocking function to occur.
- 10) The Password Unlock command cannot be issued any faster than 1us at a time to prevent a hacker from running through all the 64-bit combinations in an attempt to correctly match a password.
- 11) Approximately 1us is required for unlocking the device after the valid 64-bit password is given to the device.
- 12) Password verification is only allowed during the password programming operation.
- 13) All further commands to the password region are disabled and all operations are ignored.
- 14) If the password is lost after setting the Password Mode Lock Bit, there is no way to clear the PPB Lock Bit.
- 15) Entry command sequence must be issued prior to any of any operation and it disables reads and writes for block 0. Reads and writes for other blocks excluding block 0 are allowed.
- 16) If the user attempts to program or erase a protected block, the device ignores the command and returns to read mode.
- 17) A program or erase command to a protected block enables status polling and returns to read mode without having modified the contents of the protected block.
- 18) The programming of the DYB, PPB, and PPB Lock for a given block can be verified by writing individual status read commands DYB Status, PPB Status, and PPB Lock Status to the device.

# 13.6 Master locking bit set

This Master locking bit can ensure that protected blocks be permanently unalterable.

Master locking bit is non-volatile bit. Master locking bit controls protection status of entire blocks that is protected by PPB.

To make permanent protection block, PPB should be protected first.

The usage of the master locking bit command sequence is absolutely required to ensure full protection of data from future alterations. If master locking bit is set ("0"), entire blocks that were protected by PPB are permanently protected. They are not changed and altered by any future lock/unlock commands. Anyone who uses this fuction needs much attention. Because there is no way to return to unlock status. Default status of master locking bit is unlock status("1").

If Master locking bit sets on unprotected block, the block still are remaining in status of unprotected block.

Additionally the unprotected block can be protected by PPB program command. And then the block is protected permanently.





Figure 9: Lock Register Program Algorithm



# http://www.BDTIC.com/SAMSUNG Rev. 1.0 NOR FLASH MEMORY

#### [Table 9] Block Protection examples

| Unique Device PPB L<br>0 = locked, 1 = unic |   | Block PPB<br>0 = protected | Block DYB<br>0 = protected | Block Protection Status |
|---------------------------------------------|---|----------------------------|----------------------------|-------------------------|
| Any Block                                   | 0 | 0                          | Х                          | Protected through PPB   |
| Any Block                                   | 0 | 0                          | X                          | Protected through PPB   |
| Any Block                                   | 0 | 1                          | 1                          | Unprotected             |
| Any Block                                   | 0 | 1                          | 0                          | Protected through DYB   |
| Any Block                                   | 1 | 0                          | Х                          | Protected through PPB   |
| Any Block                                   | 1 | 0                          | Х                          | Protected through PPB   |
| Any Block                                   | 1 | 1                          | 0                          | Protected through DYB   |
| Any Block                                   | 1 | 1                          | 1                          | Unprotected             |



# http://www.BDTIC.com/SAMSUNG Rev. 1.0 NOR FLASH MEMORY

[Table 10] Block protection commands (x16)

| Command Definitions                           |      | Cycle    | 1st Cycle | 2nd Cycle     | 3rd Cycle | 4th Cycle         | 5th Cycle | 6th Cycle   | 7th Cycle                                        |
|-----------------------------------------------|------|----------|-----------|---------------|-----------|-------------------|-----------|-------------|--------------------------------------------------|
| Enter Lock Positor Positor 25)                | Addr | 3        | 555H      | 2AAH          | 555H      |                   |           |             |                                                  |
| Enter Lock Register Region <sup>25)</sup>     | Data | 3        | AAH       | 55H           | 40H       |                   |           |             |                                                  |
| ank Degister Dit Dood                         | Addr | 4        | 00H       |               |           |                   |           |             |                                                  |
| Lock Register Bit Read                        | Data | 1        | RD        |               |           |                   |           |             |                                                  |
| 26)                                           | Addr |          | XXXH      | XXXH          |           |                   |           |             |                                                  |
| Lock Register Bit Program <sup>26)</sup>      | Data | 2        | A0H       | DATA          |           |                   |           |             |                                                  |
|                                               | Addr | _        | XXXH      | XXXH          |           |                   |           |             |                                                  |
| Exit Lock Register Region <sup>27)</sup>      | Data | 2        | 90H       | 00H           |           |                   |           |             |                                                  |
| Password Protection Command Set               | Addr |          | 555H      | 2AAH          | 555H      |                   |           |             |                                                  |
| Entry <sup>25)</sup>                          | Data | 3        | AAH       | 55H           | 60H       |                   |           |             | -                                                |
|                                               | Data |          | 7011      | PWA0/         | 0011      |                   |           |             | -                                                |
|                                               | Addr |          | XXXH      | PWA1/         |           |                   |           |             |                                                  |
| Password Program                              |      | 2        | A0H       | PWA2/         |           |                   |           |             |                                                  |
| accivora i regram                             | Dete |          |           | PWD0/         |           |                   |           |             |                                                  |
|                                               | Data |          |           | PWD1          |           |                   |           |             |                                                  |
|                                               | Addr |          | 00H       | /PWD2/<br>01H | 02H       | 03H               |           |             |                                                  |
| Password Read                                 | Data | 4        | PWD0      | PWD1          | PWD2      |                   |           |             |                                                  |
|                                               | Addr |          | 00H       | 00H           | 00H       |                   | 02H       | USH         | 00H                                              |
| Password Unlock                               |      | 7        |           |               |           |                   |           |             |                                                  |
|                                               | Data |          | 25H       | 03H           | PWD0      | PWD1              | PWD2      | PWD3        | 29H                                              |
| Password Protection Command Set               | Addr | 2        | XXXH      | XXXH          |           |                   |           |             |                                                  |
| Exit <sup>27)</sup>                           | Data |          | 90H       | 00H           |           |                   |           |             |                                                  |
| PPB Block Protection Command Set              | Addr | 3        | 555H      | 2AAH          | 555H      |                   |           |             |                                                  |
| Entry <sup>25)</sup>                          | Data | 3        | AAH       | 55H           | C0H       |                   |           |             |                                                  |
| DDP Drogram                                   | Addr | 2        | XXXH      | BA            |           |                   |           |             |                                                  |
| PPB Program                                   | Data | 2        | A0H       | 00H           |           |                   |           |             |                                                  |
|                                               | Addr | 2        | XXXH      | 00H           |           |                   |           |             |                                                  |
| All PPB Erase <sup>22)</sup>                  | Data |          | 80H       | 30H           |           |                   |           |             |                                                  |
|                                               | Addr | 1        | BA        |               |           |                   |           |             |                                                  |
| PPB Status Read                               | Data |          | RD(0)     |               |           |                   |           |             |                                                  |
| PPB Block Protection Command Set              | Addr |          | XXXH      | XXXH          |           |                   |           |             |                                                  |
| Exit <sup>27)</sup>                           | Data | 2        | 90H       | 00H           |           |                   |           |             |                                                  |
|                                               | Addr |          | 555H      | 2AAH          | 555H      |                   |           |             |                                                  |
| PPB Lock Bit Command Set Entry <sup>25)</sup> | Data | 3        | AAH       | 55H           | 50H       |                   |           |             |                                                  |
|                                               |      |          | XXXH      | XXXH          | 3011      |                   |           |             |                                                  |
| PPB Lock Bit Set                              | Addr | 2        |           |               |           |                   |           |             |                                                  |
|                                               | Data |          | A0H       | 00H           |           |                   |           |             |                                                  |
| PPB Lock Bit Status Read                      | Addr | 1        | XXXH      |               |           |                   |           |             |                                                  |
|                                               | Data |          | RD(0)     |               |           |                   |           |             |                                                  |
| PPB Lock Bit Command Set Exit <sup>27)</sup>  | Addr | 2        | XXXH      | XXXH          |           |                   |           |             |                                                  |
| T B LOOK BIE GOTHINAING GET EXIC              | Data |          | 90H       | 00H           |           | 03H PWD3 01H PWD1 |           |             |                                                  |
| DYB Command Set Entry <sup>25)</sup>          | Addr | 3        | 555H      | 2AAH          | 555H      |                   |           |             |                                                  |
| DTD Command Set Entry                         | Data |          | AAH       | 55H           | E0H       |                   |           |             |                                                  |
| DYB Set                                       | Addr | 2        | XXXH      | BA            |           |                   |           |             |                                                  |
| DID SEL                                       | Data |          | A0H       | 00H           |           |                   |           |             |                                                  |
| DVD Class                                     | Addr | •        | XXXH      | BA            |           |                   |           |             |                                                  |
| DYB Clear                                     | Data | 2        | A0H       | 01H           |           |                   |           |             |                                                  |
|                                               | Addr |          | BA        |               |           |                   |           |             | <del>                                     </del> |
| DYB Status Read                               | Data | 1        | RD(0)     |               |           |                   |           |             | <del>                                     </del> |
|                                               | Addr |          | XXXH      | XXXH          |           |                   |           |             | <del>                                     </del> |
| DYB Command Set Exit <sup>28)</sup>           | Data | 2        | 90H       | 00H           |           |                   |           |             | <del>                                     </del> |
|                                               |      |          |           | 2AAH          | 555H      |                   |           |             | ļ                                                |
| Master Locking Bit Set                        | Addr | 3        | 555H      |               |           |                   |           | 03H<br>PWD3 | 1                                                |
|                                               | Data | <u> </u> | AAH       | 55H           | F1H       |                   |           |             |                                                  |



#### **K8P2716UZC**

#### NOTE:

- RA: Read Address, PA: Program Address, RD: Read Data, PD: Program Data, WBL: Write Buffer Location
- BA : Block Address (A16 A22), ABP : Address of the block to be protected or unprotected, X = Don't care
- DQ8 DQ15 are don't care in command sequence, except for RD and PD
- A14 A22 are also don't care, except for the case of special notice.
- WC = Word Count. Number of write buffer locations to load minus 1. • PWA3 ~ PWA0 = Password Address. PWD3 ~ PWD0 = Password Data.
- PD3 ~ PD0 present four 16 bit combinations that represent the 64-bit Password
- RD(0) = DQ0 protection indicator bit. If protected, DQ0 = 0, if unprotected, DQ0 = 1.
- 1) See bus operations description
- 2) All values are in hexadecimal.
- 3) Except for the following, all bus cycles are write cycle: read cycle, fourth through sixth cycles of the Autoselect commands, and password verify commands, and any cycle reading at RD(0) and RD(1).
- 4) Data bits DQ15 ~ DQ8 are don't care in command sequences, except for RD, PD, WD, PWD, and PWD3 ~ PWD0.
- 5) Unless otherwise noted, these address bits are don't cares: (A22 ~ A14)
- 6) Writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. The system must write the reset command to return the device to reading array data.

  7) No unlock or command cycles required when reading array data.
- 8) The Reset command is required to return to reading array data (or to the erase-suspend-read mode if previously in Erase Suspend) when the deviceis in the autoselect mode, or if DQ5 goes high (while the device is providing status information) or performing block lock/unlock.
- 9) The fourth cycle of the autoselect command sequence is a read cycle. See Autoselect
- 10) The data is 0000h for an unlocked block and 0001h for a locked block
- 11) Device ID data: X0EH = "2266H", X0FH = "2260H" for 128Mb Uniform Block Device
- 12) See Autoselect.
- 13) The Unlock Bypass command sequence is required prior to this command sequence.
- 14) The Unlock Bypass Reset command is required to return to reading array data when the device is in the unlock bypass mode. The system may read and program in nonerasing blocks, or enter the autoselect mode, when in the Erase Suspend mode. The Erase Suspend command is valid only during a block erase operation.
- 15) The Erase Resume command is valid only during the Erase Suspend mode.
- 16) Command is valid when device is ready to read array data or when device is in autoselect mode. The total number of cycles in the command sequence is determined by the number of words written to the write buffer. The maximum number of cycles in the command sequence is 37.
- 17) The entire four bus-cycle sequence must be entered for which portion of the password.

  18) The Unlock Bypass Reset command is required to return to reading array data when the device is in the unlock bypass mode. The system may read and program in nonerasing blocks, or enter the autoselect mode, when in the Erase Suspend mode. The Erase Suspend command is valid only during a block erase operation.
- 19) The Erase Resume command is valid only during the Erase Suspend mode.
- 20) Command is valid when device is ready to read array data or when device is in autoselect mode. The total number of cycles in the command sequence is determined by the number of words written to the write buffer. The maximum number of cycles in the command sequence is 37.
- 21) The entire four bus-cycle sequence must be entered for which portion of the password.
- 22) The ALL PPB ERASE command pre-programs all PPBs before erasure to prevent over-erasure of PPBs.
   23) WP/ACC must be at VHH during the entire operation of this command.
- 24) Command sequence resets device for next command after write-to-buffer operation.
- 25) Entry commands are needed to enter a specific mode to enable instructions only available within that mode.
- 26) If both the Persistent Protection Mode Locking Bit and the password Protection Mode Locking Bit are set a the same time, the command operation aborts and returns the device to the default Persistent block Protection Mode.
- 27) The Exit command must be issued to reset the Block 0 of device into read mode. Otherwise the device hangs.
- 28) The Exit command must be issued to reset device into read mode. Otherwise the device hangs.



# http://www.BDTIC.com/SAMSUNG Rev. 1.0 NOR FLASH MEMORY

[Table 11] Block protection commands (x8)

| Command Definitions                           |      | Cycle | 1st Cycle | 2nd Cycle | 3rd Cycle | 4th Cycle | 5th Cycle | 6th Cycle   | 7th Cycle                                        |
|-----------------------------------------------|------|-------|-----------|-----------|-----------|-----------|-----------|-------------|--------------------------------------------------|
| Enter Lock Register Region <sup>25)</sup>     | Addr | 3     | AAAH      | 555H      | AAAH      |           |           |             |                                                  |
| Enter Lock Register Region                    | Data | )     | AAH       | 55H       | 40H       |           |           |             |                                                  |
| Lock Register Bit Read                        | Addr | 1     | 00H       |           |           |           |           |             |                                                  |
| LOOK Register Bit Read                        | Data | ·     | RD        |           |           |           |           |             |                                                  |
| _ock Register Bit Program <sup>26)</sup>      | Addr | 2     | XXXH      | XXXH      |           |           |           |             |                                                  |
| Lock Register Bit Program/                    | Data | 2     | A0H       | DATA      |           |           |           | 05H<br>PWD5 |                                                  |
| Evit Look Bosiston Bosion 27)                 | Addr | 2     | XXXH      | XXXH      |           |           |           |             |                                                  |
| Exit Lock Register Region <sup>27)</sup>      | Data | 2     | 90H       | 00H       |           |           |           |             |                                                  |
| Password Protection Command Set               | Addr | •     | AAAH      | 555H      | AAAH      |           |           |             |                                                  |
| Entry <sup>25)</sup>                          | Data | 3     | AAH       | 55H       | 60H       |           |           |             |                                                  |
| Description Description                       | Addr | 0     | XXXH      | PWAx      |           |           |           |             |                                                  |
| Password Program                              | Data | 2     | A0H       | PWDx      |           |           |           |             |                                                  |
|                                               | Addr |       | 00H       | 01H       | 02H       | 03H       | 04H       | 05H         | 06H                                              |
|                                               | Data |       | PWD0      | PWD1      | PWD2      | PWD3      | PWD4      | PWD5        | PWD6                                             |
| Password Read                                 | Addr | 8     | 07H       |           |           |           |           | PWD5        |                                                  |
|                                               | Data | 1     | PWD7      |           |           |           |           |             |                                                  |
|                                               | Addr |       | 00H       | 00H       | 00H       | 01H       | 02H       | 03H         | 04H                                              |
|                                               | Data |       | 25H       | 03H       | PWD0      | PWD1      | PWD2      |             | PWD4                                             |
| Password Unlock                               | Addr | 11    | 05H       | 06H       | 07H       | 00H       |           |             |                                                  |
|                                               | Data |       | PWD5      | PWD6      | PWD7      | 29        |           |             | <del>                                     </del> |
| Password Protection Command Set               | Addr |       | XXXH      | XXXH      | 1 110     |           |           |             | -                                                |
| Exit <sup>27)</sup>                           | Data | 2     | 90H       | 00H       |           |           |           |             |                                                  |
| PPB Block Protection Command Set              | Addr |       | AAAH      | 555H      | AAAH      |           |           |             |                                                  |
| Entry <sup>25)</sup>                          | Data | 3     | AAH       | 55H       | C0H       |           |           |             |                                                  |
| Entry ===                                     |      |       |           |           | СОП       |           |           |             |                                                  |
| PPB Program                                   | Addr | 2     | XXXH      | BA        |           |           |           |             |                                                  |
|                                               | Data |       | A0H       | 00H       |           |           |           |             |                                                  |
| All PPB Erase <sup>22)</sup>                  | Addr | 2     | XXXH      | 00H       |           |           |           |             |                                                  |
|                                               | Data |       | 80H       | 30H       |           |           |           |             |                                                  |
| PPB Status Read                               | Addr | 1     | BA        |           |           |           |           |             |                                                  |
|                                               | Data |       | RD(0)     |           |           |           |           |             |                                                  |
| PPB Block Protection Command Set              | Addr | 2     | XXXH      | XXXH      |           |           |           |             |                                                  |
| Exit <sup>27)</sup>                           | Data |       | 90H       | 00H       |           |           |           |             |                                                  |
| PPB Lock Bit Command Set Entry <sup>25)</sup> | Addr | 3     | AAAH      | 555H      | AAAH      |           |           |             |                                                  |
| T B Lock Bit Gommand Get Entry                | Data | ,     | AAH       | 55H       | 50H       |           |           |             |                                                  |
| PPB Lock Bit Set                              | Addr | 2     | XXXH      | XXXH      |           |           |           |             |                                                  |
| T B LOOK BIL OCT                              | Data | _     | A0H       | 00H       |           |           |           |             |                                                  |
| PPB Lock Bit Status Read                      | Addr | 1     | XXXH      |           |           |           |           |             |                                                  |
| I D Lock Bit Status Nead                      | Data | '     | RD(0)     |           |           |           |           |             |                                                  |
| PPB Lock Bit Command Set Exit <sup>27)</sup>  | Addr | 2     | XXXH      | XXXH      |           |           |           | PWD5        |                                                  |
| PPB Lock Bit Command Set Exit 277             | Data | 2     | 90H       | 00H       |           |           |           |             |                                                  |
| 25)                                           | Addr | •     | AAAH      | 555H      | AAAH      |           |           |             |                                                  |
| DYB Command Set Entry <sup>25)</sup>          | Data | 3     | AAH       | 55H       | E0H       |           |           |             |                                                  |
| DVD 0 1                                       | Addr | •     | XXXH      | BA        |           |           |           |             |                                                  |
| DYB Set                                       | Data | 2     | A0H       | 00H       |           |           |           |             |                                                  |
|                                               | Addr | _     | XXXH      | BA        |           |           |           |             | <del>                                     </del> |
| DYB Clear                                     | Data | 2     | A0H       | 01H       |           |           |           |             | <del>                                     </del> |
|                                               | Addr |       | BA        |           |           |           |           |             | <del>                                     </del> |
| DYB Status Read                               | Data | 1     | RD(0)     |           |           |           |           |             | <del>                                     </del> |
|                                               | Addr |       | XXXH      | XXXH      |           |           |           |             | <del>                                     </del> |
| DYB Command Set Exit <sup>28)</sup>           | Data | 2     | 90H       | 00H       |           |           |           | 05H<br>PWD5 | -                                                |
|                                               | Addr |       | AAAH      | 555H      | AAAH      |           |           |             | <del>                                     </del> |
| Master Locking Bit Set                        |      | 3     | AAAH      | 555H      | F1H       |           |           |             | <del>                                     </del> |
|                                               | Data |       | ААП       | חפט       | FID       |           |           |             | L                                                |



#### **K8P2716UZC**

#### NOTE:

- RA: Read Address, PA: Program Address, RD: Read Data, PD: Program Data, WBL: Write Buffer Location
- BA : Block Address (A16 A22), ABP : Address of the block to be protected or unprotected, X = Don't care
- DQ8 DQ15 are don't care in command sequence, except for RD and PD
- A14 A22 are also don't care, except for the case of special notice.
- WC = Word Count. Number of write buffer locations to load minus 1.
- PWA3 ~ PWA0 = Password Address. PWD7 ~ PWD0 = Password Word0, Word1, Word2, Word3
- PD3 ~ PD0 present four 16 bit combinations that represent the 64-bit Password
- RD(0) = DQ0 protection indicator bit. If protected, DQ0 = 0, if unprotected, DQ0 = 1.
- 1) See bus operations description
- 2) All values are in hexadecimal.
- 3) Except for the following, all bus cycles are write cycle: read cycle, fourth through sixth cycles of the Autoselect commands, and password verify commands, and any cycle reading at RD(0) and RD(1).
- 4) Data bits DQ15 ~ DQ8 are don't care in command sequences, except for RD, PD, WD, PWD, and PWD3 ~ PWD0.
- 5) Unless otherwise noted, these address bits are don't cares: (A22 ~ A14)
- 6) Writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. The system must write the reset command to return the device to reading array data.
- 7) No unlock or command cycles required when reading array data.

  8) The Reset command is required to return to reading array data (or to the erase-suspend-read mode if previously in Erase Suspend) when the device is in the autoselect mode, or if DQ5 goes high (while the device is providing status information) or performing block lock/unlock.
- 9) The fourth cycle of the autoselect command sequence is a read cycle. See Autoselect
- 10) The data is 0000h for an unlocked block and 0001h for a locked block.
- 11) Device ID data: X0EH = "2266H", X0FH = "2260H" for 128Mb Uniform Block Device
- 12) See Autoselect.
- 13) The Unlock Bypass command sequence is required prior to this command sequence.
- 14) The Unlock Bypass Reset command is required to return to reading array data when the device is in the unlock bypass mode. The system may read and program in nonerasing blocks, or enter the autoselect mode, when in the Erase Suspend mode. The Erase Suspend command is valid only during a block erase operation.
- 15) The Erase Resume command is valid only during the Erase Suspend mode.
- 16) Command is valid when device is ready to read array data or when device is in autoselect mode. The total number of cycles in the command sequence is determined by the number of words written to the write buffer. The maximum number of cycles in the command sequence is 37.
- 17) The entire four bus-cycle sequence must be entered for which portion of the password.
- 18) The Unlock Bypass Reset command is required to return to reading array data when the device is in the unlock bypass mode. The system may read and program in non-erasing blocks, or enter the autoselect mode, when in the Erase Suspend mode. The Erase Suspend command is valid only during a block erase operation.
- 19) The Erase Resume command is valid only during the Erase Suspend mode.
- 20) Command is valid when device is ready to read array data or when device is in autoselect mode. The total number of cycles in the command sequence is determined by the number of words written to the write buffer. The maximum number of cycles in the command sequence is 37.
- 21) The entire four bus-cycle sequence must be entered for which portion of the password.
- 22) The ALL PPB ERASE command pre-programs all PPBs before erasure to prevent over-erasure of PPBs.
- 23) WP/ACC must be at VHH during the entire operation of this command.
  24) Command sequence resets device for next command after write-to-buffer operation.
- 25) Entry commands are needed to enter a specific mode to enable instructions only available within that mode.
- 26) If both the Persistent Protection Mode Locking Bit and the password Protection Mode Locking Bit are set a the same time, the command operation aborts and returns the device to the default Persistent block Protection Mode.
- 27) The Exit command must be issued to reset the Block 0 of device into read mode. Otherwise the device hangs,
- 28) The Exit command must be issued to reset device into read mode. Otherwise the device hangs



[Table 12] Common Flash Memory Interface Code

| Description                                                                        | Addresses<br>(Word Mode) | Addresses<br>(Byte Mode) | Data            |
|------------------------------------------------------------------------------------|--------------------------|--------------------------|-----------------|
|                                                                                    | 10H                      | 20H                      | 0051H           |
| Query Unique ASCII string "QRY"                                                    | 11H<br>12H               | 22H<br>24H               | 0052H<br>0059H  |
|                                                                                    |                          |                          |                 |
| Primary OEM Command Set                                                            | 13H<br>14H               | 26H<br>28H               | 0002Н<br>0000Н  |
|                                                                                    | 15H                      | 2AH                      | 0040H           |
| Address for Primary Extended Table                                                 | 16H                      | 2CH                      | 0000H           |
| Alternate OEM Command Set (00h = none exists)                                      | 17H                      | 2EH                      | 0000H           |
| Alternate OEM Command Oct (Com - Home Calata)                                      | 18H                      | 30H                      | 0000H           |
| Address for Alternate OEM Extended Table (00h = none exists)                       | 19H                      | 32H<br>34H               | 0000H<br>0000H  |
| Man Min (switz-langer)                                                             | 1AH                      | 34H                      | 0000H           |
| Vcc Min. (write/erase)<br>D7-D4: volt, D3-D0: 100 millivolt                        | 1BH                      | 36H                      | 0027H           |
| Vcc Max. (write/erase)                                                             |                          |                          |                 |
| D7-D4: volt, D3-D0: 100 millivolt                                                  | 1CH                      | 38H                      | 0036H           |
| Vpp Min. voltage(00H = no Vpp pin present)                                         | 1DH                      | 3AH                      | 0000H           |
| Vpp Max. voltage(00H = no Vpp pin present)                                         | 1EH                      | 3CH                      | 0000H           |
| Typical timeout per single word write 2 <sup>N</sup> us                            | 1FH                      | 3EH                      | 0006H           |
| Typical timeout for Min. size buffer write 2 <sup>N</sup> us(00H = not supported)  | 20H                      | 40H                      | 0006H           |
| Typical timeout per individual block erase 2 <sup>N</sup> ms                       | 21H                      | 42H                      | 0009H           |
| Typical timeout for full chip erase 2 <sup>N</sup> ms(00H = not supported)         | 22H                      | 44H                      | 0013H           |
| Max. timeout for word write 2 <sup>N</sup> times typical                           | 23H                      | 46H                      | 0003H           |
| Max. timeout for buffer write 2 <sup>N</sup> times typical                         | 24H                      | 48H                      | 0005H           |
| Max. timeout per individual block erase 2 <sup>N</sup> times typical               | 25H                      | 4AH                      | 0003H           |
| Max. timeout for full chip erase 2 <sup>N</sup> times typical(00H = not supported) | 26H                      | 4CH                      | 0002H           |
| Device Size = 2 <sup>N</sup> byte                                                  | 27H                      | 4EH                      | 0018H           |
| Bevice 0/20 2 Byte                                                                 | 28H                      | 50H                      | 0002H           |
| Flash Device Interface description                                                 | 29H                      | 52H                      | 000211          |
| Many mysele and finds in resultible to the specific - ON                           | 2AH                      | 54H                      | 0006H           |
| Max. number of byte in multi-byte write = 2 <sup>N</sup>                           | 2BH                      | 56H                      | 0000H           |
| Number of Erase Block Regions within device                                        | 2CH                      | 58H                      | 0001H           |
|                                                                                    | 2DH                      | 5AH                      | 007FH           |
| Erase Block Region 1 Information                                                   | 2EH                      | 5CH                      | 0000H           |
| · ·                                                                                | 2FH<br>30H               | 5EH<br>60H               | 0000H<br>0002H  |
|                                                                                    | 31H                      | 62H                      | 000211<br>0000H |
| 5                                                                                  | 32H                      | 64H                      | 0000H           |
| Erase Block Region 2 Information                                                   | 33H                      | 66H                      | 0000H           |
|                                                                                    | 34H                      | 68H                      | 0000H           |
|                                                                                    | 35H                      | 6AH                      | 0000H           |
| Erase Block Region 3 Information                                                   | 36H                      | 6CH                      | 0000H           |
| 2.335 2.33 togram a minormation                                                    | 37H                      | 6EH                      | H0000           |
|                                                                                    | 38H                      | 70H                      | 0000H           |
|                                                                                    | 39H                      | 72H                      | H0000           |
| Erase Block Region 4 Information                                                   | 3AH<br>3BH               | 74H<br>76H               | 0000H<br>0000H  |
|                                                                                    | 3СH                      | 78H                      | 0000H           |



# http://www.BDTIC.com/SAMSUNG Rev. 1.0 NOR FLASH MEMORY

| Description                                                                                       | Addresses<br>(Word Mode) | Addresses<br>(Byte Mode) | Data                    |
|---------------------------------------------------------------------------------------------------|--------------------------|--------------------------|-------------------------|
| Query-unique ASCII string "PRI"                                                                   | 40H<br>41H<br>42H        | 80H<br>82H<br>84H        | 0050H<br>0052H<br>0049H |
| Major version number, ASCII                                                                       | 43H                      | 86H                      | 0031H                   |
| Minor version number, ASCII                                                                       | 44H                      | 88H                      | 0033H                   |
| Address Sensitive Unlock(Bits 1-0) 0 = Required, 1= Not Required Silcon Revision Number(Bits 7-2) | 45H                      | 8AH                      | 0014H                   |
| Erase Suspend 0 = Not Supported, 1 = To Read Only, 2 = To Read & Write                            | 46H                      | 8CH                      | 0002H                   |
| Block Protect<br>00 = Not Supported, 01 = Supported                                               | 47H                      | 8EH                      | 0001H                   |
| Block Temporary Unprotect 00 = Not Supported, 01 = Supported                                      | 48H                      | 90H                      | 0000H                   |
| Block Protect/Unprotect scheme,<br>08 = Enhanced Block Protection                                 | 49H                      | 92H                      | 0008H                   |
| Simultaneous Operation<br>00 = Not Supported, XX = Number of Blocks except Bank 0                 | 4AH                      | 94H                      | 0000H                   |
| Burst Mode Type<br>00 = Not Supported, 01 = Supported                                             | 4BH                      | 96H                      | 0000H                   |
| Page Mode Type<br>00 = Not Supported, 01 = 4 Word Page, 02 = 8 Word Page                          | 4CH                      | 98H                      | 0002H                   |
| ACC(Acceleration) Supply Minimum<br>00 = Not Supported, D7 - D4 : Volt, D3 - D0 : 100mV           | 4DH                      | 9AH                      | 0085H                   |
| ACC(Acceleration) Supply Maximum 00 = Not Supported, D7 - D4 : Volt, D3 - D0 : 100mV              | 4EH                      | 9CH                      | 0095H                   |
| WP protect 04 = Uniform Blocks Bottom WP protect. 05 = Uniform Blocks Top WP protect.             | 4FH                      | 9EH                      | 00XXH                   |
| Program Suspend 00 = Not Supported. 01 = Supported.                                               | 50H                      | A0H                      | 0001H                   |



# 14.0 DEVICE STATUS FLAGS

The K8P2716UZB has means to indicate its status of operation in the device where a program or erase operation is in processes. The status is indicated by raising the device status flag via corresponding DQ pins or the RY/ BY pin. The corresponding DQ pins are DQ7, DQ6, DQ5, DQ3, DQ2 and DQ1. The statues are as follows:

[Table 13] Hardware Sequence Flags

|                      | Statu                    | S                                                                                                                                                 | DQ7     | DQ6     | DQ5     | DQ3     | DQ2       | DQ1     |
|----------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|---------|-----------|---------|
|                      | Programi                 | ming                                                                                                                                              | DQ7     | Toggle  | 0       | 0       | 1         | 0       |
|                      | Block Erase or           | Chip Erase                                                                                                                                        | 0       | Toggle  | 0       | 1       | Toggle    | 1       |
|                      | Erase Suspend Read       | Erase Suspended<br>Block                                                                                                                          | 1       | 1       | 0       | 0       | Toggle 1) | 1       |
| In Progress          | Erase Suspend Read       | Block  Non-Erase Suspended Block  Spend Non-Erase Suspended Block  Spend Non-Erase Suspended Block  Data Data  Data  Data  Data  Data  Data  Data | Data    | Data    | Data    | Data    |           |         |
| regrees              | Erase Suspend<br>Program |                                                                                                                                                   | DQ7     | Toggle  | 0       | 0       | 1         | 0       |
|                      | Program Suspend Read     | Program Suspended<br>Block                                                                                                                        | Invalid | Invalid | Invalid | Invalid | Invalid   | Invalid |
|                      | Program Suspend Read     | Non-Program Sus-<br>pended Block                                                                                                                  | Data    | Data    | Data    | Data    | Data      | Data    |
| Write to             | BUSY S                   | tate                                                                                                                                              | DQ7     | Toggle  | 0       | 0       | No Toggle | 0       |
| Buffer <sup>2)</sup> | ABORT S                  | State                                                                                                                                             | DQ7     | Toggle  | 0       | 0       | No Toggle | 1       |

#### NOTE

- 1) DQ2 will toggle when the device performs successive read operations from the erase/program suspended block.
- 2) Note that DQ7 during Write-to-Buffer-Programming indicates the data-bar for DQ7 for the last loaded write-buffer address location.

#### DQ7: Data Polling

When an attempt to read the device is made while executing the Internal Program, the complement of the data is written to DQ7 as an indication of the Routine in progress. When the Routine is completed an attempt to access to the device will produce the true data written to DQ7. When a user attempts to read the block being erased, DQ7 will be low. If the device is placed in the Erase/Program Suspend Mode, the status can be detected via the DQ7 pin. If the system tries to read an address which belongs to a block that is being erase suspended, DQ7 will be high. And, if the system tries to read an address which belongs to a block that is being program suspended, the output will be the true data of DQ7 itself. If a non-erase-suspended or non-program-suspended block address is read, the device will produce the true data to DQ7. If an attempt is made to program a protected block, DQ7 outputs complements the data for approximately 1µs and the device then returns to the Read Mode without changing data in the block. If an attempt is made to erase a protected block, DQ7 outputs complement data in approximately 100us and the device then returns to the Read Mode without erasing the data in the block.

#### DQ6: Toggle Bit

Toggle bit is another option to detect whether an Internal Routine is in progress or completed. Once the device is at a busy state, DQ6 will toggle. Toggling DQ6 will stop after the device completes its Internal Routine. If the device is in the Erase/Program Suspend Mode, an attempt to read an address that belongs to a block that is being erased or programmed will produce a high output of DQ6. If an address belongs to a block that is not being erased or programmed, toggling is halted and valid data is produced at DQ6. If an attempt is made to program a protected block, DQ6 toggles for approximately 1us and the device then returns to the Read Mode without changing the data in the block. If an attempt is made to erase a protected block, DQ6 toggles for approximately 100µs and the device then returns to the Read Mode without erasing the data in the block.



#### **DQ5: Exceed Timing Limits**

If the Internal Program/Erase Routine extends beyond the timing limits, DQ5 will go High, indicating program/erase failure.

#### **DQ3: Block Erase Timer**

The status of the multi-block erase operation can be detected via the DQ3 pin. DQ3 will go High if  $50\mu s$  of the block erase time window expires. In this case, the Internal Erase Routine will initiate the erase operation. Therefore, the device will not accept further write commands until the erase operation is completed. DQ3 is Low if the block erase time window is not expired. Within the block erase time window, an additional block erase command (30H) can be accepted. To confirm that the block erase command has been accepted, the software may check the status of DQ3 following each block erase command.

#### DQ2: Toggle Bit 2

The device generates a toggling pulse in DQ2 only if an Internal Erase Routine or an Erase/Program Suspend is in progress. When the device executes the Internal Erase Routine, DQ2 toggles only if an erasing block is read. Although the Internal Erase Routine is in the Exceeded Time Limits, DQ2 toggles only if an erasing block in the Exceeded Time Limits is read. When the device is in the Erase/Program Suspend mode, DQ2 toggles only if an address in the erasing or programming block is read. If a non-erasing or non-programmed block address is read during the Erase/Program Suspend mode, then DQ2 will produce valid data. DQ2 will go High if the user tries to program a non-erase suspend block while the device is in the Erase Suspend mode.

#### **DQ1: Buffer Program Abort Indicator**

DQ1 indicates whether a Write-to-Buffer operation was aborted. Under these conditions DQ1 produces a "1". The system must issue the Write-to-Buffer-Abort-Reset command sequence to return the device to reading array data.

### RY/BY : Ready/Busy

The pin is an open drain output, allowing two or more Ready/ Busy outputs to be OR-tied. An appropriate pull-up resistor by system is required for proper operation.

The K8P2716UZB has a Ready /  $\overline{\text{Busy}}$  output that indicates either the completion of an operation or the status of Internal Algorithms. If the output is Low, the device is busy with either a program or an erase operation. If the output is High, the device is ready to accept any read/write or erase operation. When the RY/ $\overline{\text{BY}}$  pin is low, the device will not accept any additional program or erase commands with the exception of the Erase Suspend command. If the K8P2716UZB is placed in an Erase Suspend mode, the RY/ $\overline{\text{BY}}$  output will be High. For programming, the RY/ $\overline{\text{BY}}$  is valid (RY/ $\overline{\text{BY}}$  = 0) after the rising edge of the fourth  $\overline{\text{WE}}$  pulse in the four write pulse sequence. For Chip Erase, RY/ $\overline{\text{BY}}$  is also valid after the rising edge of  $\overline{\text{WE}}$  pulse in the six write pulse sequence. For Block Erase, RY/ $\overline{\text{BY}}$  is also valid after the rising edge of the sixth  $\overline{\text{WE}}$  pulse.



$$Rp = \frac{Vcc (Max.) - Vol (Max.)}{Iol + \sum IL} = \frac{3.5 \text{ V}}{2.1\text{mA} + \sum IL}$$

where  $\Sigma$  IL is the sum of the input currents of all devices tied to the Ready /  $\overline{\text{Busy}}$  pin.





Figure 10: Data Polling Algorithms

Figure 11: Toggle Bit Alogorithms



### 15.0 ABSOLUTE MAXIMUM RATINGS

|                                    |                 | Symbol                        | Rating          | Unit |
|------------------------------------|-----------------|-------------------------------|-----------------|------|
|                                    | Vcc             | Vcc                           | -0.5 to +4.0    |      |
| Voltage on any nin relative to Voc | V <sub>IO</sub> | V <sub>IO</sub> <sup>4)</sup> | -0.5 to +4.0    | V    |
| Voltage on any pin relative to Vss | WP/ACC and A9   | V <sub>IN</sub>               | -0.5 to +9.5    | - V  |
|                                    | All Other Pins  | ۷IN                           | -0.5 to Vcc+0.5 |      |
| Temperature Under Bias             | Commercial      | Tbias                         | -10 to +125     | °C   |
| Temperature Origer bias            | Extended        | I Dias                        | -25 to +125     |      |
| Storage Temperature                |                 | Tstg                          | -65 to +150     | °C   |
| Short Circuit Output Current       |                 | los                           | 5               | mA   |
| Operating Temperature              |                 | Ta (Industrial Temp.)         | -40 to +85      | °C   |
| Operating remperature              |                 | TA (Extended Temp.)           | -25 to + 85     | °C   |

#### NOTE:

- Minimum DC voltage is -0.5V on Input/ Output pins. During transitions, this level may fall to -2.0V for periods <20ns. Maximum DC voltage on input / output pins is Vcc+0.5V which, during transitions, may overshoot to Vcc+2.0V for periods <20ns.</li>
   Minimum DC voltage is -0.5V on WP/ACC pins. During transitions, this level may fall to -2.0V for periods <20ns. Maximum DC voltage on WP/ACC pins is 9.5V which, during transitions, may overshoot to 10.5V for periods <20ns.</li>
- 3) Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

4) Contact samsung sales office for specification change points when low  $V_{\text{IO}}$  option is required.

### 16.0 RECOMMENDED OPERATING CONDITIONS (Voltage reference to GND)

| Parameter                      | Symbol                        | Min  | Тур. | Max | Unit |
|--------------------------------|-------------------------------|------|------|-----|------|
| Supply Voltage                 | Vcc                           | 2.7  | 3.0  | 3.6 | V    |
| V <sub>IO</sub> Supply Voltage | V <sub>IO</sub> <sup>1)</sup> | 1.65 | -    | Vcc | V    |
| Supply Voltage                 | Vss                           | 0    | 0    | 0   | V    |

1) Contact samsung sales office for specification change points when low  $V_{IO}$  option is required.



### 17.0 DC CHARACTERISTICS

|                                                       | Sym-<br>bol       | Test Conditions           |        | Min       | Тур | Max     | Unit |
|-------------------------------------------------------|-------------------|---------------------------|--------|-----------|-----|---------|------|
| Input Leakage Current                                 | ILI               | Vin=Vss to Vcc, Vcc=Vc    | Cmax   | - 1.0     | -   | + 1.0   | μА   |
| A9 Input Leakage Current                              | ILIT              | VCC=VCCmax, A9=9.5        | V      | -         | -   | 35      | μΑ   |
| Output Leakage Current                                | llo               | Vout=Vss to Vcc,Vcc=Vc    | CCmax  | - 1.0     | -   | + 1.0   | μА   |
| Vcc Active Read Current 1)                            |                   |                           |        | TBD       |     | TBD     | TBD  |
| V <sub>IO</sub> Non-Active Output <sup>5)</sup>       |                   |                           |        | TBD       |     | TBD     | TBD  |
| Active Write Current <sup>2)</sup>                    | Icc2              | CE=VIL, OE=VIH, WE=       | VIL    | -         | 25  | 50      | mA   |
| Program While Erase Suspend<br>Current                | Icc5              | CE=VIL, OE=VIH            |        | -         | 27  | 55      | mA   |
| Page Read Current                                     | Icc6              | OE=VIH, 8-word Page Read  | 40MHz  | -         | 10  | 15      | mA   |
| ACC Accelerated Program Current                       | IACC              | CE=VIL, OE=VIH            |        | -         | 15  | 30      | mA   |
| Standby Current                                       | Is <sub>B</sub> 1 | CE, RESET, WP/ACC= Vc     | c± 0.3 | -         | 20  | 40      | μА   |
| Standby Current During Reset                          | IsB2              | RESET= Vss± 0.3           |        | -         | 20  | 40      | μΑ   |
| Automatic Sleep Mode                                  | Isa3              | VIH=Vcc ± 0.3V, VIL=Vss : | ±0.2V  | -         | 20  | 40      | μΑ   |
| Input Low Level                                       | VIL               | Vcc=2.7~3.6V              |        | -0.5      | -   | 0.8     | V    |
| Input High Level                                      | VIH               | Vcc=2.7~3.6V              |        | Vccx0.7   | -   | Vcc+0.3 | V    |
| Voltage for Program Acceleration 4)                   | Vнн               | Vcc = 2.7~3.6V            |        | 8.5       | -   | 9.5     | V    |
| Voltage for Autoselect and Temporary Sector Unprotect | V <sub>ID</sub>   | Vcc = 2.7~3.6V            |        | 8.5       | -   | 9.5     | V    |
| Output Low Level                                      | Vol               | IOL =100uA,Vcc=VCCmin     |        | -         | -   | 0.1     | V    |
| Output High Level                                     | Vон               | IOH = -100uA, Vcc=VCC     | Cmin   | Vcc - 0.2 | -   | -       | V    |
| Low VCC Lock-out Voltage                              | Vlko              |                           |        | 2.3       | -   | 2.5     | V    |

- 1) The lcc current listed includes both the DC operating current and the frequency dependent component(at 5 MHz). 2) lcc active during Internal Routine(program or erase) is in progress..
- 3) The high voltage (VHH) must be used in the range of  $Vcc = 2.7V \sim 3.6V$
- 4.)Not 100% tested.

## 18.0 CAPACITANCE (TA = 25 °C, VCC = 3.0V, f = 1.0MHz)

| Item                    | Symbol | Test Condition | Min | Max | Unit |
|-------------------------|--------|----------------|-----|-----|------|
| Input Capacitance       | Cin    | VIN=0V         | -   | 10  | pF   |
| Output Capacitance      | Соит   | Vout=0V        | -   | 10  | pF   |
| Control Pin Capacitance | CIN2   | VIN=0V         | -   | 10  | pF   |

NOTE: Capacitance is periodically sampled and not 100% tested.



<sup>5)</sup> Contact samsung sales office for specification change points when low  $V_{IO}$  option is required.

### 19.0 AC TEST CONDITION

|                                | Value     |
|--------------------------------|-----------|
| Input Pulse Levels             | 0V to Vcc |
| Input Rise and Fall Times      | 5ns       |
| Input and Output Timing Levels | Vcc/2     |
| Output Load                    | CL = 30pF |







**Output Load** 

### 20.0 AC CHARACTERISTICS

### 20.1 Read Operations

|                                                                                      |             |     | Vcc = 2.7V~3.6V |     |     |     |     |      |  |
|--------------------------------------------------------------------------------------|-------------|-----|-----------------|-----|-----|-----|-----|------|--|
| Parameter                                                                            | Symbol      | 4C  |                 | 4D  |     | 4E  |     | Unit |  |
|                                                                                      |             | Min | Max             | Min | Max | Min | Max |      |  |
| Read Cycle Time 1)                                                                   | trc         | 65  | -               | 70  | -   | 80  | -   | ns   |  |
| Page Read Cycle Time                                                                 | tprc        | 25  | -               | 30  | -   | 30  | -   | ns   |  |
| Address Access Time                                                                  | taa         | -   | 65              | -   | 70  | -   | 80  | ns   |  |
| Chip Enable Access Time                                                              | tce         | -   | 65              | -   | 70  | -   | 80  | ns   |  |
| Output Enable Time                                                                   | toe         | -   | 25              | -   | 30  | -   | 30  | ns   |  |
| Page Address Access Time                                                             | <b>t</b> PA | -   | 25              | -   | 30  | -   | 30  | ns   |  |
| CE & OE Disable Time <sup>1)</sup>                                                   | tor         | -   | 16              | -   | 16  | -   | 16  | ns   |  |
| Output Hold Time from Address, $\overline{\text{CE}}$ or $\overline{\text{OE}}^{1)}$ | tон         | 5   | -               | 5   | -   | 5   | -   | ns   |  |

#### NOTE:



<sup>1)</sup> Not 100% tested.

The device supports only 4E at  $V_{IO}$  = 1.7~1.95V.

### **SWITCHING WAVEFORMS**

### **Conventional Read Operations**



Figure 12: Conventional Read Operation Timings

#### **Page Read Operations**



Figure 13: Page Read Operation Timings



### SWITCHING WAVEFORMS Hardware Reset/Read Operations



Figure 14: Hardware Reset/Read Operation Timings

| Parameter                               | Cumbal | 40  | С   | 4   | D   | 4E  |     | Unit |
|-----------------------------------------|--------|-----|-----|-----|-----|-----|-----|------|
| Parameter                               | Symbol | Min | Max | Min | Max | Min | Max | Unit |
| Read Cycle Time                         | trc    | 65  | -   | 70  | -   | 80  | -   | ns   |
| Address Access Time                     | taa    | -   | 65  | -   | 70  | -   | 80  | ns   |
| Chip Enable Access Time                 | tce    | -   | 65  | -   | 70  | -   | 80  | ns   |
| Output Hold Time from Address, CE or OE | tон    | 5   | -   | 5   | -   | 5   | -   | ns   |
| RY/BY Recovery Time                     | trв    | 0   | -   | 0   | -   | 0   | -   | ns   |
| RESET Low to Standby Mode               | trpd   | 20  | -   | 20  | -   | 20  | -   | μS   |
| RESET Pulse Width                       | trp    | 30  | -   | 30  | -   | 30  | -   | μS   |
| RESET High Time Before Read             | tкн    | 200 | -   | 200 | -   | 200 | -   | ns   |

NOTE

1) The device supports only 4E at  $V_{IO}$  = 1.7~1.95V.



### **AC CHARACTERISTICS**

### 20.2 Write(Erase/Program)Operations

|                                     |                                       |                     | VCC = 2  | .7V ~ 3.6V |      |
|-------------------------------------|---------------------------------------|---------------------|----------|------------|------|
|                                     |                                       | Symbol              | All      | speed      | Unit |
|                                     |                                       |                     | Min      | Max        |      |
| Write Cycle Time 1),                | 3)                                    | t <sub>WC</sub>     | 65       | -          | ns   |
| Address Setup Time                  | e                                     | t <sub>AS</sub>     | 0        | -          | ns   |
| Address Setup Time                  | e to OE low during toggle bit polling | t <sub>ASO</sub>    | 15       |            | ns   |
| Address Hold Time                   |                                       | t <sub>AH</sub>     | 35       | -          | ns   |
| Address Hold Time                   |                                       | t <sub>AHT</sub>    | 0        | -          | ns   |
| Data Setup Time                     |                                       | t <sub>DS</sub>     | 30       | -          | ns   |
| Data Hold Time                      |                                       | t <sub>DH</sub>     | 0        | -          | ns   |
| Output Enable Setu                  | ip Time <sup>1)</sup>                 | t <sub>OES</sub>    | 0        | -          | ns   |
| Output Enable                       | Read <sup>1)</sup>                    | t <sub>OEH1</sub>   | 0        | -          | ns   |
| Hold Time                           | Toggle and Data Polling 1)            | t <sub>OEH2</sub>   | 10       | -          | ns   |
| CE Setup Time                       |                                       | t <sub>CS</sub>     | 0        | -          | ns   |
| CE Hold Time                        |                                       | t <sub>CH</sub>     | 0        | -          | ns   |
| Write Pulse Width                   |                                       | t <sub>WP</sub>     | 35       | -          | ns   |
| Write Pulse Width F                 | ligh                                  | t <sub>WPH</sub>    | 25       | -          | ns   |
| Programming Opera                   | ation <sup>2)</sup>                   | t <sub>PGM</sub>    | 6 (typ.) |            | μS   |
| Accelerated Progra                  | mming Operation <sup>2)</sup>         | t <sub>ACCPGM</sub> | 6 (      | (typ.)     | μS   |
| Block Erase Operat                  | ion <sup>2)</sup>                     | t <sub>BERS</sub>   | 0.7      | (typ)      | sec  |
| VCC Set Up Time                     |                                       | t <sub>VCS</sub>    | 250      | -          | μS   |
| VHH Set Up Time                     |                                       | t <sub>VHH</sub>    | 250      | -          | ns   |
| ACC Setup Time (D                   | Ouring Accelerated Programming)       | t <sub>VPS</sub>    | 1        | -          | us   |
| Write Recovery Tim                  | e from RY/BY                          | t <sub>RB</sub>     | 0        | -          | ns   |
| Program/Erase Vali                  | d to RY/ <del>BY</del> Delay          | t <sub>BUSY</sub>   | -        | 90         | ns   |
| Read Recovery Tim                   | ne Before Write                       | t <sub>GHWL</sub>   | 0        | -          | ns   |
| CE High during togg                 | gling bit polling                     | t <sub>CEPH</sub>   | 20       | -          | ns   |
| OE High during toggling bit polling |                                       | t <sub>OEPH</sub>   | 10       | -          | ns   |
| Block Erase Accept Time-out         |                                       | t <sub>BEA</sub>    | -        | 50         | us   |
| Erase Suspend Late                  | Erase Suspend Latency                 |                     | -        | 20         | us   |
| Program Suspend Latency             |                                       | t <sub>ESL</sub>    | -        | 10         | us   |
| Toggle Time During                  | Block Protection                      | t <sub>ASP</sub>    | 100      | D(typ)     | us   |
| Toggle Time During                  | Programming Within a Protected Block  | t <sub>PSP</sub>    | 1(       | (typ)      | us   |

NOTE:

1) Not 100% tested.

2) The duration of the Program or Erase operation varies and is calculated in the internal algorithms.

3) tWC: 65ns(min): 4C option, 70ns(min): 4D option, 80ns(min): 4E option



### 21.0 ERASE AND PROGRAM PERFORMANCE

|                                 |             | Condition       |     | Limits |     | Unit  | Comments                                  |
|---------------------------------|-------------|-----------------|-----|--------|-----|-------|-------------------------------------------|
|                                 |             | Condition       | Min | Тур    | Max | Oilit | Comments                                  |
| Block Erase Time                | 64 Kword    | V <sub>cc</sub> | 1   | 0.7    | 3.5 | sec   | Includes 00H programming prior to erasure |
| Chip Erase Time                 |             | V <sub>CC</sub> | -   | 89.6   |     | sec   | Includes 00H programming prior to erasure |
| Word Programming T              | īmo         | V <sub>CC</sub> | -   | 6      | 100 | 6     | Excludes system-level overhead            |
| Word Frogramming 1              | iiie        | ACC             |     | 6      | 100 | μS    | Excludes system-level overhead            |
| Word Programming ti             | me with 32- | V <sub>CC</sub> | -   | 3      | 30  | 0     | Excludes system-level overhead            |
| words Buffer                    |             | ACC             |     | 3      | 30  | μS    | Excludes system-level overnead            |
| Total 32-words Buffer           | Programming | V <sub>CC</sub> | -   | 96     | 960 | ue    | Excludes system-level overhead            |
| Time                            |             | ACC             |     | 96     | 960 | μ\$   | Excludes system-level overnead            |
| Chip Programming Ti word Buffer | me with 32- | V <sub>CC</sub> | -   | 26     | 260 | sec   | Excludes system-level overhead            |



NOTE:
1) 25 °C, VCC = 3.0V 100,000 cycles, Typical (Checkerboard pattern), All values are subject to change.
2) System-level overhead is defined as the time required to execute the four bus cycle command necessary to program each word. In the preprogramming step of the Internal Erase Routine, all words are programmed to 00H before erasure.

### **SWITCHING WAVEFORMS Program Operations**



- DQ7 is the output of the complement of the data written to the device.
   D<sub>OUT</sub> is the output of the data written to the device.

- 3) PA : Program Address, PD : Program Data
  4) The illustration shows the last two cycles of the program command sequence.

**Figure 15: Program Operation Timings** 



Figure 16: Accelerated Program Timings



### **SWITCHING WAVEFORMS Chip/Block Erase Operations**



Figure 17: Chip/Block Erase Operation Timings

NOTE:
1) BA: Block Address



### **SWITCHING WAVEFORMS Data Polling During Internal Routine Operation**



DQ7=Vaild Data (The device has completed the internal operation).

Figure 18: Data Polling During Internal Routine Operation Timings

### RY/BY Timing Diagram During Program/Erase Operation



Figure 19: RY/BY Timing Diagram During Program/Erase Operation Timings

|                                         | Comple ed | Symbol 4C |     | 4D  |     | 4E  |     | I I mit |
|-----------------------------------------|-----------|-----------|-----|-----|-----|-----|-----|---------|
|                                         | Symbol    | Min       | Max | Min | Max | Min | Max | Unit    |
| Program/Erase Valid to RY/BY Delay      | tBUSY     | -         | 90  | -   | 90  | -   | 90  | ns      |
| Chip Enable Access Time                 | tce       | -         | 65  | -   | 70  | -   | 80  | ns      |
| Output Enable Time                      | toE       | -         | 25  | -   | 30  | -   | 30  | ns      |
| CE & OE Disable Time                    | tDF       | -         | 16  | -   | 16  | -   | 16  | ns      |
| Output Hold Time from Address, CE or OE | tон       | 5         | -   | 5   | -   | 5   | -   | ns      |
| OE Hold Time                            | toeh2     | 10        | -   | 10  | -   | 10  | -   | ns      |

1) The device supports only 4E at  $V_{IO}$  = 1.7~1.95V.



# SWITCHING WAVEFORMS Toggle Bit During Internal Routine Operation



#### NOTE:

A = Valid Address; Not required for DQ6. The switching waveform shows first two status cycle after command sequence, last status read cycle, and array data read cycle CE does not need to go high between status bit reads.



NOTE: DQ2 is read from the erase-suspended block.

Figure 20: Toggle Bit During Internal Routine Operation Timings



# **SWITCHING WAVEFORMS RESET Timing Diagram**



### Power-up and RESET Timing Diagram



Figure 21: Power-up and RESET Timing Diagram

| Parameter                   | Symbol   | All | Speed | Unit  |
|-----------------------------|----------|-----|-------|-------|
| Farameter                   | Syllibol | Min | Max   | Offic |
| RESET Pulse Width           | trp      | 30  | -     | μs    |
| RESET High Time Before Read | tкн      | 200 | -     | ns    |
| RESET Low Set-up Time       | trsts    | 250 | -     | μs    |



### **SWITCHING WAVEFORMS Unlock Bypass Program Operations(Accelerated Program)**



### **Unlock Bypass Block Erase Operations(Accelerated Program)**



#### NOTE:

- 1) VHH can be left high for subsequent programming pulses.
- 2) Use setup and hold times from conventional program operations.
   3) Unlock Bypass Program/Erase commands can be used when the VHH is applied to WP/ACC

Figure 22: Unlock Bypass Operation Timings



# http://www.BDTIC.com/SAMSUNG Rev. 1.0 NOR FLASH MEMORY

[Table 14] Address Table (Continued)

| Block | Block Size | (x16) Address Range |
|-------|------------|---------------------|
| BA127 | 64 kwords  | 7F0000h-7FFFFFh     |
| BA126 | 64 kwords  | 7E0000h-7EFFFFh     |
| BA125 | 64 kwords  | 7D0000h-7DFFFFh     |
| BA124 | 64 kwords  | 7C0000h-7CFFFFh     |
| BA123 | 64 kwords  | 7B0000h-7BFFFFh     |
| BA122 | 64 kwords  | 7A0000h-7AFFFFh     |
| BA121 | 64 kwords  | 790000h-79FFFh      |
| BA120 | 64 kwords  | 780000h-78FFFFh     |
| BA119 | 64 kwords  | 770000h-77FFFh      |
| BA118 | 64 kwords  | 760000h-76FFFh      |
| BA117 | 64 kwords  | 750000h-75FFFh      |
| BA116 | 64 kwords  | 740000h-74FFFh      |
| BA115 | 64 kwords  | 730000h-73FFFFh     |
| BA114 | 64 kwords  | 720000h-72FFFh      |
| BA113 | 64 kwords  | 710000h-71FFFFh     |
| BA112 | 64 kwords  | 700000h-70FFFh      |
| BA111 | 64 kwords  | 6F0000h-6FFFFh      |
| BA110 | 64 kwords  | 6E0000h-6EFFFFh     |
| BA109 | 64 kwords  | 6D0000h-6DFFFFh     |
| BA108 | 64 kwords  | 6C0000h-6CFFFFh     |
| BA107 | 64 kwords  | 6B0000h-6BFFFFh     |
| BA106 | 64 kwords  | 6A0000h-6AFFFFh     |
| BA105 | 64 kwords  | 690000h-69FFFFh     |
| BA104 | 64 kwords  | 680000h-68FFFFh     |
| BA103 | 64 kwords  | 670000h-67FFFh      |
| BA102 | 64 kwords  | 660000h-66FFFh      |
| BA101 | 64 kwords  | 650000h-65FFFFh     |
| BA100 | 64 kwords  | 640000h-64FFFh      |
| BA99  | 64 kwords  | 630000h-63FFFFh     |
| BA98  | 64 kwords  | 620000h-62FFFh      |
| BA97  | 64 kwords  | 610000h-61FFFFh     |
| BA96  | 64 kwords  | 600000h-60FFFh      |
| BA95  | 64 kwords  | 5F0000h-5FFFFh      |
| BA94  | 64 kwords  | 5E0000h-5EFFFFh     |
| BA93  | 64 kwords  | 5D0000h-5DFFFFh     |
| BA92  | 64 kwords  | 5C0000h-5CFFFFh     |
| BA91  | 64 kwords  | 5B0000h-5BFFFFh     |
| BA90  | 64 kwords  | 5A0000h-5AFFFFh     |
| BA89  | 64 kwords  | 590000h-59FFFh      |
| BA88  | 64 kwords  | 580000h-58FFFh      |
| BA87  | 64 kwords  | 570000h-57FFFh      |
| BA86  | 64 kwords  | 560000h-56FFFh      |
| BA85  | 64 kwords  | 550000h-55FFFh      |
| BA84  | 64 kwords  | 540000h-54FFFh      |
| BA83  | 64 kwords  | 530000h-53FFFFh     |
| BA82  | 64 kwords  | 520000h-52FFFh      |
| BA81  | 64 kwords  | 510000h-51FFFFh     |
|       | 2 :        |                     |



# http://www.BDTIC.com/SAMSUNG Rev. 1.0 NOR FLASH MEMORY

|      | Block Size | (x16) Address Range |
|------|------------|---------------------|
| BA80 | 64 kwords  | 500000h-50FFFh      |
| BA79 | 64 kwords  | 4F0000h-4FFFFh      |
| BA78 | 64 kwords  | 4E0000h-4EFFFFh     |
| BA77 | 64 kwords  | 4D0000h-4DFFFFh     |
| BA76 | 64 kwords  | 4C0000h-4CFFFFh     |
| BA75 | 64 kwords  | 4B0000h-4BFFFFh     |
| BA74 | 64 kwords  | 4A0000h-4AFFFFh     |
| BA73 | 64 kwords  | 490000h-49FFFh      |
| BA72 | 64 kwords  | 480000h-48FFFFh     |
| BA71 | 64 kwords  | 470000h-47FFFFh     |
| BA70 | 64 kwords  | 460000h-46FFFFh     |
| BA69 | 64 kwords  | 450000h-45FFFFh     |
| BA68 | 64 kwords  | 440000h-44FFFFh     |
| BA67 | 64 kwords  | 430000h-43FFFFh     |
| BA66 | 64 kwords  | 420000h-42FFFFh     |
| BA65 | 64 kwords  | 410000h-41FFFFh     |
| BA64 | 64 kwords  | 400000h-40FFFh      |
| BA63 | 64 kwords  | 3F0000h-3FFFFFh     |
| BA62 | 64 kwords  | 3E0000h-3EFFFFh     |
| BA61 | 64 kwords  | 3D0000h-3DFFFFh     |
| BA60 | 64 kwords  | 3C0000h-3CFFFFh     |
| BA59 | 64 kwords  | 3B0000h-3BFFFFh     |
| BA58 | 64 kwords  | 3A0000h-3AFFFFh     |
| BA57 | 64 kwords  | 390000h-39FFFFh     |
| BA56 | 64 kwords  | 380000h-38FFFFh     |
| BA55 | 64 kwords  | 370000h-37FFFFh     |
| BA54 | 64 kwords  | 360000h-36FFFFh     |
| BA53 | 64 kwords  | 350000h-35FFFFh     |
| BA52 | 64 kwords  | 340000h-34FFFFh     |
| BA51 | 64 kwords  | 330000h-33FFFFh     |
| BA50 | 64 kwords  | 320000h-32FFFFh     |
| BA49 | 64 kwords  | 310000h-31FFFFh     |
| BA48 | 64 kwords  | 300000h-30FFFFh     |
| BA47 | 64 kwords  | 2F0000h-2FFFFFh     |
| BA46 | 64 kwords  | 2E0000h-2EFFFFh     |
| BA45 | 64 kwords  | 2D0000h-2DFFFFh     |
| BA44 | 64 kwords  | 2C0000h-2CFFFFh     |
| BA43 | 64 kwords  | 2B0000h-2BFFFFh     |
| BA42 | 64 kwords  | 2A0000h-2AFFFFh     |
| BA41 | 64 kwords  | 290000h-29FFFh      |
| BA40 | 64 kwords  | 280000h-28FFFFh     |
| BA39 | 64 kwords  | 270000h-27FFFh      |
| BA38 | 64 kwords  | 260000h-26FFFFh     |
| BA37 | 64 kwords  | 250000h-25FFFFh     |
| BA36 | 64 kwords  | 240000h-24FFFFh     |
| BA35 | 64 kwords  | 230000h-23FFFFh     |



# http://www.BDTIC.com/SAMSUNG Rev. 1.0 NOR FLASH MEMORY

| Block | Block Size | (x16) Address Range |
|-------|------------|---------------------|
| BA34  | 64 kwords  | 220000h-22FFFFh     |
| BA33  | 64 kwords  | 210000h-21FFFFh     |
| BA32  | 64 kwords  | 200000h-20FFFh      |
| BA31  | 64 kwords  | 1F0000h-1FFFFh      |
| BA30  | 64 kwords  | 1E0000h-1EFFFFh     |
| BA29  | 64 kwords  | 1D0000h-1DFFFFh     |
| BA28  | 64 kwords  | 1C0000h-1CFFFFh     |
| BA27  | 64 kwords  | 1B0000h-1BFFFFh     |
| BA26  | 64 kwords  | 1A0000h-1AFFFFh     |
| BA25  | 64 kwords  | 190000h-19FFFFh     |
| BA24  | 64 kwords  | 180000h-18FFFFh     |
| BA23  | 64 kwords  | 170000h-17FFFFh     |
| BA22  | 64 kwords  | 160000h-16FFFFh     |
| BA21  | 64 kwords  | 150000h-15FFFFh     |
| BA20  | 64 kwords  | 140000h-14FFFFh     |
| BA19  | 64 kwords  | 130000h-13FFFFh     |
| BA18  | 64 kwords  | 120000h-12FFFFh     |
| BA17  | 64 kwords  | 110000h-11FFFFh     |
| BA16  | 64 kwords  | 100000h-10FFFh      |
| BA15  | 64 kwords  | 0F0000h-0FFFFh      |
| BA14  | 64 kwords  | 0E0000h-0EFFFFh     |
| BA13  | 64 kwords  | 0D0000h-0DFFFFh     |
| BA12  | 64 kwords  | 0C0000h-0CFFFFh     |
| BA11  | 64 kwords  | 0B0000h-0BFFFFh     |
| BA10  | 64 kwords  | 0A0000h-0AFFFh      |
| BA9   | 64 kwords  | 090000h-09FFFh      |
| BA8   | 64 kwords  | 080000h-08FFFFh     |
| BA7   | 64 kwords  | 070000h-07FFFh      |
| BA6   | 64 kwords  | 060000h-06FFFh      |
| BA5   | 64 kwords  | 050000h-05FFFh      |
| BA4   | 64 kwords  | 040000h-04FFFh      |
| BA3   | 64 kwords  | 030000h-03FFFFh     |
| BA2   | 64 kwords  | 020000h-02FFFFh     |
| BA1   | 64 kwords  | 010000h-01FFFFh     |
| BA0   | 64 kwords  | 000000h-00FFFh      |



### 22.0 PACKAGE DIMENSIONS

### 22.1 56-PIN LEAD PLASTIC THIN SMALL OUT-LINE PACKAGE TYPE





# 22.2 64-Ball Fine Ball Grid Array Package (measured in millimeters) PACKAGE DIMENSIONS



