## 1 Mbit (128Kb x8) Low Voltage UV EPROM and OTP EPROM #### **Features** - 2.7V to 3.6V Low Voltage in Read Operation - Access Time: - 70 ns at $V_{CC} = 3.0V$ to 3.6V - 80 ns at $V_{CC} = 2.7V$ to 3.6V - Pin compatible with M27C1001 - Low Power Consumption: - Active Current: 15 mA at 5 MHz - Standby Current: 15 μA - Programming Time: 100 µs/byte - High Reliability CMOS Technology - 2,000V ESD Protection - 200 mA Latch-up Protection Immunity - Electronic Signature - Manufacturer Code: 20h - Device Code (15) - ECOPACK® packages available Contents M27W101 # **Contents** | 1 | Sum | mary description | |---|------|---------------------------------------------------------------| | 2 | Devi | ce description | | | 2.1 | Read mode | | | 2.2 | Standby mode | | | 2.3 | Two-line output control | | | 2.4 | System considerations | | | 2.5 | Programming 9 | | | 2.6 | Presto II programming algorithm 9 | | | 2.7 | Program Inhibit | | | 2.8 | Program Verify 10 | | | 2.9 | Electronic Signature | | | 2.10 | Erasure operation (applies to UV EPROM) | | 3 | | mum ratings | | 4 | DC | AWWaraneersCCom./.S.T13 | | 5 | Pack | age mechanical data | | | 5.1 | 32-pin Ceramic Frit-seal DIP, with round window (FDIP32WA) 17 | | | 5.2 | 32-pin Plastic DIP, 600 mils width (PDIP32) | | | 5.3 | 32-lead Rectangular Plastic Leaded Chip Carrier (PLCC32) 19 | | | 5.4 | 32-lead Plastic Thin Small Outline, 8x20 mm (TSOP32) | | 6 | Part | numbering 21 | | 7 | Revi | sion history | M27W101 List of tables ## List of tables | Table 1. | Signal descriptions | 6 | |-----------|-------------------------------------|----| | Table 2. | Operating modes | 8 | | Table 3. | Electronic Signature | 11 | | Table 4. | Absolute Maximum Ratings | 12 | | Table 5. | Read Mode DC Characteristics | 13 | | Table 6. | Programming Mode DC Characteristics | 13 | | Table 7. | AC Measurement Conditions | 14 | | Table 8. | Capacitance | 14 | | Table 9. | Read Mode AC Characteristics | 15 | | Table 10. | Programming Mode AC Characteristics | | | Table 11. | FDIP32WA package mechanical data | 17 | | Table 12. | PDIP32 package mechanical data | 18 | | Table 13. | PLCC32 package mechanical data | 19 | | Table 14. | TSOP32 package mechanical data | | | Table 15. | Ordering Information Scheme | 21 | | Table 16. | Document revision history | 22 | # www.BDTIC.com/ST List of figures M27W101 # **List of figures** | Figure 1. | Logic diagram | 5 | |------------|-------------------------------------------|------| | Figure 2. | DIP Connections | 6 | | Figure 3. | LCC Connections | 7 | | Figure 4. | TSOP Connections | 7 | | Figure 5. | Programming Flowchart | . 10 | | Figure 6. | AC Testing Input Output Waveform | . 14 | | Figure 7. | AC Testing Load Circuit | . 14 | | Figure 8. | Read Mode AC Waveforms | . 16 | | Figure 9. | Programming and Verify Modes AC Waveforms | . 16 | | Figure 10. | FDIP32WA package outline | . 17 | | Figure 11. | PDIP32 package outline | . 18 | | Figure 12. | PLCC32 package outline | . 19 | | Figure 13 | TSOP32 package outline | 20 | # www.BDTIC.com/ST #### 1 Summary description The M27W101 is a low voltage 1 Mbit EPROM offered in two range UV (ultra violet erase) and OTP (one time programmable). It is ideally suited for microprocessor systems requiring large data or program storage and is organized as 131,072 by 8 bits. The M27W101 operates in the read mode with a supply voltage as low as 2.7V at $-40^{\circ}$ to $85^{\circ}$ C temperature range. The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges. The FDIP32W (window ceramic frit-seal package) has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure. For application where the content is programmed only one time and erasure is not required, the M27W101 is offered in PDIP32, PLCC32 and TSOP32 (8 x 20 mm) packages. In order to meet environmental requirements, ST offers the M27W101 in ECOPACK® packages. ECOPACK packages are Lead-free. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK® specifications are available at: www.st.com. See Figure 1: Logic diagram and Table 1: Signal descriptions for a brief overview of the signals connected to this device Table 1. Signal descriptions | Signal | Description | |-----------------|--------------------------| | A0-A16 | Address Inputs | | Q0-Q7 | Data Outputs | | Ē | Chip Enable | | G | Output Enable | | P | Program | | V <sub>PP</sub> | Program Supply | | V <sub>CC</sub> | Supply Voltage | | V <sub>SS</sub> | Ground | | NC | Not Connected Internally | Figure 2. DIP Connections Figure 3. LCC Connections Figure 4. TSOP Connections Device description M27W101 #### 2 Device description The operating modes of the M27W101 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and 12V on A9 for Electronic Signature. Table 2. Operating modes | Mode | Ē | G | P | А9 | V <sub>PP</sub> | Q7-Q0 | |----------------------|-----------------|-----------------|-----------------------|-----------------|------------------------------------|----------| | Read | $V_{IL}$ | $V_{IL}$ | Х | Х | V <sub>CC</sub> or V <sub>SS</sub> | Data Out | | Output Disable | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | V <sub>CC</sub> or V <sub>SS</sub> | Hi-Z | | Program | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> Pulse | Х | V <sub>PP</sub> | Data In | | Verify | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | V <sub>PP</sub> | Data Out | | Program Inhibit | V <sub>IH</sub> | X | Х | Х | V <sub>PP</sub> | Hi-Z | | Standby | V <sub>IH</sub> | Х | Х | Х | V <sub>CC</sub> or V <sub>SS</sub> | Hi-Z | | Electronic Signature | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>ID</sub> | V <sub>CC</sub> | Codes | Note: $X = V_{IH} \text{ or } V_{IL}, V_{ID} = 12V \pm 0.5V.$ #### 2.1 Read mode The M27W101 has two control functions, both of which must be logically active in order to obtain data at the output. Chip Enat le $(\overline{E})$ is the power control and should be used for device selection. Output $\overline{E}$ hable $(\overline{E})$ is the output tont of any should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time $(t_{AVQV})$ is equal to the delay from $\overline{E}$ to output $(t_{ELQV})$ . Data is available at the output after a delay of $t_{GLQV}$ from the falling edge of $\overline{G}$ , assuming that $\overline{E}$ has been low and the addresses have been stable for at least $t_{AVQV}$ $t_{GLQV}$ . #### 2.2 Standby mode The M27W101 has a standby mode which reduces the supply current from 15mA to 15µA with low voltage operation $V_{CC} \leq$ 3.6V, see Read Mode DC Characteristics table for details. The M27W101 is placed in the standby mode by applying a CMOS high signal to the $\overline{E}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{G}$ input. #### 2.3 Two-line output control Because EPROMs are usually used in larger memory arrays, this product features a 2-line control function which accommodates the use of multiple memory connection. The two line control function allows: - the lowest possible memory power dissipation, - complete assurance that output bus contention will not occur. M27W101 Device description For the most efficient use of these two control lines, $\overline{E}$ should be decoded and used as the primary device selecting function, while $\overline{G}$ should be made a common connection to all devices in the array and connected to the $\overline{READ}$ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device. #### 2.4 System considerations The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, $I_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of $\overline{E}$ . The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a $0.1\mu F$ ceramic capacitor be used on every device between $V_{CC}$ and $V_{SS}$ . This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a $4.7\mu F$ bulk electrolytic capacitor should be used between $V_{CC}$ and $V_{SS}$ for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces. #### 2.5 Programming The M27W101 has been designed to be fully compatible with the M27C1001 and has the same electronic signalure. As a result the M27W101 can be programmed as the M27C1001 on the same PRESTO II algorithm. When delivered (and after each '1's erasure for UV EPROM), all bits of the M27W101 are in the '1' state. Data is introduced by selectively programming '0's into the desired bit locations. Although only '0's will be programmed, both '1's and '0's can be present in the data word. The only way to change a '0' to a '1' is by die exposure to ultraviolet light (UV EPROM). The M27W101 is in the programming mode when $V_{PP}$ input is at 12.75V, $\overline{E}$ is at $V_{IL}$ and $\overline{P}$ is pulsed to $V_{IL}$ . The data to be programmed is applied to 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. $V_{CC}$ is specified to be 6.25V $\pm$ 0.25V. #### 2.6 Presto II programming algorithm Presto II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in a typical time of 13 seconds. Programming with Presto II involves in applying a sequence of 100µs program pulses to each byte until a correct verify occurs (see *Figure 5*). During programming and verify operation, a Margin Mode circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in Margin Mode at V<sub>CC</sub> much higher than 3.6V, provides necessary margin to each programmed cell. Device description M27W101 Figure 5. Programming Flowchart #### 2.7 Program Inhibit Programming of multiple N27V to 1s in ranallel with different data is also easily accomplished Except to I., all I ke ir puts including G of He parallel M27 V101 may be common. A TTL low level putse applied to a M27V101 oF input, with E low and V<sub>PP</sub> at 12.75V, will program that M27W101. A high level E input inhibits the other M27W101s from being programmed. ## 2.8 Program Verify A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with $\overline{E}$ and $\overline{G}$ at $V_{IL}$ , $\overline{P}$ at $V_{IH}$ , $V_{PP}$ at 12.75V and $V_{CC}$ at 6.25V. ## 2.9 Electronic Signature The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the 25°C $\pm$ 5°C ambient temperature range that is required when programming the M27W101. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27W101, with $V_{PP} = V_{CC} = 5 \text{V}$ . Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from $V_{IL}$ to $V_{IH}$ . All other address lines must be held at $V_{IL}$ during Electronic Signature mode. M27W101 Device description Byte 0 (A0 = $V_{IL}$ ) represents the manufacturer code and byte 1 (A0 = $V_{IH}$ ) the device identifier code. For the STMicroelectronics M27W101, these two identifier bytes are given in Table *Table 3* and can be read-out on outputs Q7 to Q0. Note that the M27W101 and M27C1001 have the same identifier byte. Table 3. Electronic Signature | Identifier | A0 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data | |---------------------|----------|----|----|----|----|----|----|----|----|----------| | Manufacturer's Code | $V_{IL}$ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20h | | Device Code | $V_{IH}$ | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 05h | #### 2.10 Erasure operation (applies to UV EPROM) The erasure characteristics of the M27W101 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27W101 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27W101 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27W101 window to prevent unintentional erasure. The recommended erasure procedure for the M27W101 is exposure to short wave ultraviolet light which has a wavelength of 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm². The erasure time with this dosage is approximately 15 to 20 minutes using an altraviolet lamp with 12000 $\mu$ W/cm² power rating. The M27W101 should be placed with $\mu$ 2.5 cm (1 inch) of the lamp type. It in given the crasure. Some lamps have a filter on their tubes which should be removed before erasure. Maximum ratings M27W101 ## 3 Maximum ratings Table 4. Absolute Maximum Ratings (1) | Symbol | Parameter | Value | Unit | |---------------------|-------------------------------------|------------|------| | T <sub>A</sub> | Ambient Operating Temperature (2) | -40 to 125 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -50 to 125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to 150 | °C | | V <sub>IO</sub> (3) | Input or Output Voltage (except A9) | –2 to 7 | V | | V <sub>CC</sub> | Supply Voltage | –2 to 7 | V | | V <sub>A9</sub> (3) | A9 Voltage | –2 to 13.5 | V | | V <sub>PP</sub> | Program Supply Voltage | –2 to 14 | V | <sup>1.</sup> Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. www.BDTIC.com/ST <sup>2.</sup> Depends on range. Minimum DC voltage on Input or Output is −0.5V with possible undershoot to −2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns. # 4 DC and AC parameters $T_A = -40 \text{ to } 85^{\circ}\text{C}; V_{CC} = 2.7\text{V to } 3.6\text{V}; V_{PP} = V_{CC}$ Table 5. Read Mode DC Characteristics (1) | Symbol | Parameter | Test Condition | Min. | Max. | Unit | |--------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|------| | ILI | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±10 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±10 | μΑ | | I <sub>CC</sub> | Supply Current | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, I_{OUT} = 0 \text{mA},$<br>$f = 5 \text{MHz}, V_{CC} \le 3.6 \text{V}$ | | 15 | mA | | I <sub>CC1</sub> | Supply Current (Standby) TTL | $\overline{E} = V_{IH}$ | | 1 | mA | | I <sub>CC2</sub> | Supply Current (Standby)<br>CMOS | $\overline{E} > V_{CC} - 0.2V, V_{CC} \le 3.6V$ | | 15 | μΑ | | I <sub>PP</sub> | Program Current | $V_{PP} = V_{CC}$ | | 10 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.2V <sub>CC</sub> | V | | V <sub>IH</sub> <sup>(2)</sup> | Input High Voltage | | 0.7V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -400μA | 2.4 | | V | <sup>1.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . 2. Maximum DC voltage on Output is $V_{CC}$ +0.5V. WWW BDT Com/ST Table 6. Programming Mode DC Characteristics (1) | Symbol | Parameter | Test Condition | Min | Max | Unit | |-----------------|-------------------------|---------------------------|------|-----------------------|------| | I <sub>LI</sub> | Input Leakage Current | $0 \le V_{IN} \le V_{CC}$ | | ±10 | μΑ | | I <sub>CC</sub> | Supply Current | | | 50 | mA | | I <sub>PP</sub> | Program Current | $\overline{E} = V_IL$ | | 50 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -400μA | 2.4 | | V | | V <sub>ID</sub> | A9 Voltage | | 11.5 | 12.5 | V | <sup>1.</sup> $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . **Table 7.** AC Measurement Conditions | Parameter | High Speed | Standard | |---------------------------------------|------------|--------------| | Input Rise and Fall Times | ≤ 10ns | ≤ 20ns | | Input Pulse Voltages | 0 to 3V | 0.4V to 2.4V | | Input and Output Timing Ref. Voltages | 1.5V | 0.8V and 2V | $T_A = 25 \, ^{\circ}C$ , $f = 1 \, MHz$ Table 8. Capacitance (1) | Symbol | Parameter | Test Condition | Min. | Max. | Unit | |------------------|--------------------|-----------------------|------|------|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 12 | pF | <sup>1.</sup> Sampled only, not 100% tested. Figure 6. AC Testing Input Output Waveform Figure 7. AC Testing Load Circuit $T_A = -40 \text{ to } 85^{\circ}\text{C}; V_{CC} = 2.7\text{V to } 3.6\text{V}; V_{PP} = V_{CC}$ Table 9. Read Mode AC Characteristics (1) | | | | Test | -80 <sup>(2)</sup> | | | | -100<br>(-120, -150<br>and -200) | | | |-----------------------|------------------|-----------------------------------------|-----------------------------------------------------|-----------------------------------|------|-----------------------|------|----------------------------------|------|------| | Symbol | Alt | Parameter | Condition | V <sub>CC</sub> = 3.0V<br>to 3.6V | | V <sub>CC</sub> = 2.7 | | 7V to 3.6V | | Unit | | | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address Valid to Output Valid | $\overline{E} = V_{IL},$<br>$\overline{G} = V_{IL}$ | | 70 | | 80 | | 100 | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable Low to Output Valid | $\overline{G} = V_{IL}$ | | 70 | | 80 | | 100 | ns | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable Low to Output Valid | $\overline{E} = V_{IL}$ | | 40 | | 50 | | 60 | ns | | t <sub>EHQZ</sub> (3) | t <sub>DF</sub> | Chip Enable High to Output Hi-Z | G = V <sub>IL</sub> | 0 | 40 | 0 | 50 | 0 | 60 | ns | | t <sub>GHQZ</sub> (3) | t <sub>DF</sub> | Output Enable High to Output<br>Hi-Z | $\overline{E} = V_{IL}$ | 0 | 40 | 0 | 50 | 0 | 60 | ns | | t <sub>AXQX</sub> | t <sub>OH</sub> | Address Transition to Output Transition | $\overline{E} = V_{IL},$<br>$\overline{G} = V_{IL}$ | 0 | | 0 | | 0 | | ns | - 1. $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . - Speed obtained with High Speed meas replient conditions Sampled only, not 100% tested $T_A = 25 \, ^{\circ}C; \, V_{CC} = 6.25 V \pm 0.25 V; \, V_{PP} = 12.75 V \pm 0.25 V$ Table 10. Programming Mode AC Characteristics (1) | Symbol | Alt | Parameter | Test Condition | Min. | Max. | Unit | |-----------------------|------------------|------------------------------------------|----------------|------|------|------| | t <sub>AVPL</sub> | t <sub>AS</sub> | Address Valid to Program Low | | 2 | | μs | | t <sub>QVPL</sub> | t <sub>DS</sub> | Input Valid to Program Low | | 2 | | μs | | t <sub>VPHPL</sub> | t <sub>VPS</sub> | VPP High to Program Low | | 2 | | μs | | t <sub>VCHPL</sub> | t <sub>VCS</sub> | VCC High to Program Low | | 2 | | μs | | t <sub>ELPL</sub> | t <sub>CES</sub> | Chip Enable Low to Program Low | | 2 | | μs | | t <sub>PLPH</sub> | t <sub>PW</sub> | Program Pulse Width | | 95 | 105 | μs | | t <sub>PHQX</sub> | t <sub>DH</sub> | Program High to Input Transition | | 2 | | μs | | t <sub>QXGL</sub> | t <sub>OES</sub> | Input Transition to Output Enable Low | | 2 | | μs | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable Low to Output Valid | | | 100 | ns | | t <sub>GHQZ</sub> (2) | t <sub>DFP</sub> | Output Enable High to Output Hi-Z | | 0 | 130 | ns | | t <sub>GHAX</sub> | t <sub>AH</sub> | Output Enable High to Address Transition | | 0 | | ns | - 1. $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . - 2. Sampled only, not 100% tested. 577 Figure 8. Read Mode AC Waveforms Figure 9. Programming and Verify Modes AC Waveforms # 5 Package mechanical data ## 5.1 32-pin Ceramic Frit-seal DIP, with round window (FDIP32WA) Figure 10. FDIP32WA package outline Table 11. FDIP32WA package mechanical data | Symbol | | millimeters | | inches | | | |-------------------------|-------|-------------|-------------|-----------|-------|-------| | | Min | Тур | Max | Min | Тур | Max | | \ A <sup>2</sup> \ A /\ | | DTI | 5.72 | $\sim$ m/ | CT | 0.225 | | VW1 VV | Q_51 | | <b>1.40</b> | J.02:0 | Ol | 0.055 | | A2 | 3.91 | | 4.57 | 0.154 | | 0.180 | | A3 | 3.89 | | 4.50 | 0.153 | | 0.177 | | В | 0.41 | | 0.56 | 0.016 | | 0.022 | | B1 | | 1.45 | | | 0.057 | | | С | 0.23 | | 0.30 | 0.009 | | 0.012 | | D | 41.73 | | 42.04 | 1.643 | | 1.655 | | D2 | | 38.10 | | | 1.500 | | | е | | 2.54 | | | 0.100 | | | E | | 15.24 | | | 0.600 | | | E1 | 13.06 | | 13.36 | 0.514 | | 0.526 | | eA | | 14.99 | | | 0.590 | | | eB | 16.18 | | 18.03 | 0.637 | | 0.710 | | L | 3.18 | | 4.10 | 0.125 | | 0.161 | | N | | 32 | | | 32 | | | S | 1.52 | | 2.49 | 0.060 | | 0.098 | | Ø | | 7.11 | | | 0.280 | | | α | 4° | | 11° | 4° | | 11° | # 5.2 32-pin Plastic DIP, 600 mils width (PDIP32) Figure 11. PDIP32 package outline Table 12. PDIP32 package mechanical data | Symbol | | millimeters | | inches | | | |--------|--------|-------------|--------|--------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | А | | | 5.080 | | | 0.2000 | | A1 | 0.381 | | | 0.0150 | | | | A2 | | 3.012 | | | 0.1540 | | | WW | 0.406 | | 0.559 | 0 (160 | 5 | 0.0220 | | b1 | 1.168 | | 1.372 | 0.0460 | | 0.0540 | | С | 0.203 | | 0.356 | 0.0080 | | 0.0140 | | D | 41.402 | | 42.418 | 1.6300 | | 1.6700 | | D2 | | 38.100 | | | 1.5000 | | | E | 15.240 | | | 0.6000 | | | | E1 | 13.890 | | 14.248 | 0.5469 | | 0.5609 | | е | | 2.540 | | | 0.1000 | | | eA | | 15.240 | | | 0.6000 | | | L | 3.175 | | 3.429 | 0.1250 | | 0.1350 | | N | | 32 | | | 32 | | | S | 1.650 | | 2.210 | 0.0650 | | 0.0870 | | α | 0° | | 15° | 0 | | 15° | # 5.3 32-lead Rectangular Plastic Leaded Chip Carrier (PLCC32) Figure 12. PLCC32 package outline Table 13. PLCC32 package mechanical data | Symbol | | millimeters | | inches | | | |---------------------------|-------|-------------|-------|--------|-------|-------| | | Min | Тур | Max | Min | Тур | Max | | \ A <sup>2</sup> \ \ A /\ | 3.18 | DTI | 3.56 | 0.125 | CT | 0.140 | | V <sub>V</sub> 1 VV | 1_53 | | 2.41 | 0.125 | | 0.095 | | A2 | 0.38 | | | 0.015 | | | | В | 0.33 | | 0.53 | 0.013 | | 0.021 | | B1 | 0.66 | | 0.81 | 0.026 | | 0.032 | | CP | | | 0.10 | | | 0.004 | | D | 12.32 | | 12.57 | 0.485 | | 0.495 | | D1 | 11.35 | | 11.51 | 0.447 | | 0.453 | | D2 | 4.78 | | 5.66 | 0.188 | | 0.223 | | D3 | | 7.62 | | | 0.300 | | | Е | 14.86 | | 15.11 | 0.585 | | 0.595 | | E1 | 13.89 | | 14.05 | 0.547 | | 0.553 | | E2 | 6.05 | | 6.93 | 0.238 | | 0.273 | | E3 | | 10.16 | | | 0.400 | | | е | | 1.27 | | | 0.050 | | | F | 0.00 | | 0.13 | 0.000 | | 0.005 | | R | | 0.89 | | | 0.035 | | | N | | 32 | | | 32 | | # 5.4 32-lead Plastic Thin Small Outline, 8x20 mm (TSOP32) Figure 13. TSOP32 package outline Table 14. TSOP32 package mechanical data | Symbol | | millimeters | | inches | | | |---------------------------|--------|-------------|--------|-----------|--------|--------| | | Min | Тур | Max | Min | Тур | Max | | \ A <sup>A</sup> \ \ A /\ | | DTI | 1.200 | $\sim$ m/ | CT | 0.0472 | | VV1VV | 0.050 | | 0.150 | J.(102() | 0 | 0.0059 | | A2 | 0.950 | | 1.050 | 0.0374 | | 0.0413 | | В | 0.170 | | 0.250 | 0.0067 | | 0.0098 | | С | 0.100 | | 0.210 | 0.0039 | | 0.0083 | | СР | | | 0.100 | | | 0.0039 | | D | 19.800 | | 20.200 | 0.7795 | | 0.7953 | | D1 | 18.300 | | 18.500 | 0.7205 | | 0.7283 | | е | - | 0.500 | _ | _ | 0.0197 | _ | | E | 7.900 | | 8.100 | 0.3110 | | 0.3189 | | L | 0.500 | | 0.700 | 0.0197 | | 0.0276 | | N | | 32 | | | 32 | | | α | 0° | | 5° | 0° | | 5° | M27W101 Part numbering ## 6 Part numbering #### Table 15. Ordering Information Scheme TR = ECOPACK® package, Tape & Reel Packing - 1. High Speed, see AC Characteristics section for further information. - 2. This speed also guarantees 70ns access time at $V_{CC}$ = 3.0V to 3.6V. - 3. These speeds are replaced by the 100ns. - 4. Packages option available on request. Please contact STMicroelectronics local Sales Office. For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the STMicroelectronics Sales Office nearest to you. Revision history M27W101 # 7 Revision history Table 16. Document revision history | Date | Revision | Changes | |--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25- Jul-1999 | 1 | Initial release. | | 4-Apr-2000 | 2 | FDIP32W Package Dimension, L Max added ( <i>Table 11</i> ) PLCC32 and TSOP32 Package Dimension changed ( <i>Table 13</i> and <i>Table 14</i> ) 0 to 70°C Temperature Range deleted Programming Time changed | | 12-Apr-2006 | 3 | Converted to new template. Added ECOPACK® information. | www.BDTIC.com/ST #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTY IN ST'S TELMS ALD CONDITIONS OF SALLS' DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZE REPRESENTATIVE OF ST, ST PRODUCTS ARE NOT DESIGNED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS, WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2006 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com