

# M27W512

# 512 Kbit (64 Kbit x8) low-voltage OTP EPROM

#### **Features**

- 2.7 to 3.6 V supply voltage in read operation
- Access time: 100 ns
- Pin compatibility with M27C512
- Low power consumption
  - 15 μA max Standby current
  - 15 mA max Active current at 5 MHz
- Programming time 100 µs/byte
- High reliability CMOS technology
  - 2000 V ESD protection
  - 200 mA latch-up protection immunity
- Electronic signature
  - Manufacturer code: 20h
  - Device code: 3Dh



■ ECOPACK® packages BDTIC.com/ST

Contents M27W512

# **Contents**

| 1 | Desc | cription                            |
|---|------|-------------------------------------|
| 2 | Devi | ce operation                        |
|   | 2.1  | Read mode                           |
|   | 2.2  | Standby mode 7                      |
|   | 2.3  | Two line output control 8           |
|   | 2.4  | System considerations               |
|   | 2.5  | Programming 9                       |
|   | 2.6  | PRESTO IIB programming algorithm 10 |
|   | 2.7  | Program inhibit                     |
|   | 2.8  | Program verify 10                   |
|   | 2.9  | Electronic signature                |
| 3 | Max  | imum rating                         |
| 4 | DC a | WWW_BDTIC.COM/ST                    |
| 5 | Pack | WWW.DUIIC.COM/31                    |
| 3 | racr | age mechanical data                 |
| 6 | Part | numbering 20                        |
| 7 | Revi | sion history                        |

M27W512 List of tables

# List of tables

| Table 1.  | Signal names                                                          | 6  |
|-----------|-----------------------------------------------------------------------|----|
| Table 2.  | Operating modes                                                       | 7  |
| Table 3.  | Electronic signature                                                  | 7  |
| Table 4.  | Absolute maximum ratings                                              | 11 |
| Table 5.  | AC measurement conditions                                             | 12 |
| Table 6.  | Capacitance                                                           | 13 |
| Table 7.  | Read mode DC characteristics                                          | 13 |
| Table 8.  | Read mode AC characteristics                                          |    |
| Table 9.  | Programming mode DC characteristics                                   | 15 |
| Table 10. | Margin mode AC characteristics                                        | 15 |
| Table 11. | Programming mode AC characteristics                                   | 16 |
| Table 12. | PLCC32 - 32 lead plastic leaded chip carrier, package mechanical data | 19 |
| Table 13. | Ordering information scheme                                           | 20 |
| Table 14. | Document revision history                                             | 21 |

# www.BDTIC.com/ST

List of figures M27W512

# **List of figures**

| Figure 1. | Logic diagram                                                 | . 5 |
|-----------|---------------------------------------------------------------|-----|
| Figure 2. | LCC connections                                               | . 6 |
| Figure 3. | Programming flowchart                                         | . 9 |
| Figure 4. | AC testing input output waveform                              | 12  |
| Figure 5. | AC testing load circuit                                       | 12  |
| Figure 6. | Read mode AC waveforms                                        | 14  |
| Figure 7. | Margin mode AC waveforms                                      | 16  |
| Figure 8. | Programming and verify mode AC waveforms                      | 17  |
| Figure 9. | PLCC32 - 32 lead plastic leaded chip carrier, package outline | 19  |

# www.BDTIC.com/ST

M27W512 Description

## 1 Description

The M27W512 is a low-voltage, 512 Kbit OTP (one-time programmable) EPROM. It is ideally suited to microprocessor systems and are organized as 65536 by 8 bits.

The M27W512 operates in the read mode with a supply voltage as low as 2.7 V at –40 to 85 °C temperature range. The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges.

For applications where the content is programmed only one time and erasure is not required, the M27W512 is offered in PLCC32 packages.

Figure 1. Logic diagram



Description M27W512

Table 1. Signal names

| Signal names     | Function                       |
|------------------|--------------------------------|
| A0-A15           | Address inputs                 |
| Q0-Q7            | Data outputs                   |
| Ē                | Chip Enable                    |
| GV <sub>PP</sub> | Output Enable / Program supply |
| V <sub>CC</sub>  | Supply voltage                 |
| V <sub>SS</sub>  | Ground                         |
| NC               | Not connected internally       |
| DU               | Don't use                      |

Figure 2. LCC connections



M27W512 Device operation

## 2 Device operation

The modes of operations of the M27W512 are listed in *Table 2: Operating modes*. A single power supply is required in the read mode. All inputs are TTL levels except for  $\overline{GV}_{PP}$  and 12V on A9 for Electronic Signature.

#### 2.1 Read mode

The M27W512 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable  $(\overline{E})$  is the power control and should be used for device selection. Output Enable  $(\overline{G})$  is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time  $(t_{AVQV})$  is equal to the delay from  $\overline{E}$  to output  $(t_{ELQV})$ . Data is available at the output after a delay of  $t_{GLQV}$  from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least  $t_{AVQV}$ - $t_{GLQV}$ .

### 2.2 Standby mode

The M27W512 has a standby mode which reduces the supply current from 15mA to 15 $\mu$ A with low voltage operation V<sub>CC</sub>  $\leq$  3.6V, see *Table 7: Read mode DC characteristics*.

Characteristics table for details. The M27W512 is placed in the standby mode by applying a CMOS high signal to the  $\overline{E}$  input. When in the standby mode, the outputs are in a high impedance state, independent of the  $\overline{GV}_{PP}$  input.

| Table 2. Wherating modes (1) | $10^{\circ}$ COm $/$ S I |  |
|------------------------------|--------------------------|--|
| laberating modes             |                          |  |

| Mode                 | Ē                     | $\overline{G}V_{PP}$ | А9       | Q7-Q0    |
|----------------------|-----------------------|----------------------|----------|----------|
| Read                 | $V_{IL}$              | V <sub>IL</sub>      | Χ        | Data Out |
| Output Disable       | $V_{IL}$              | V <sub>IH</sub>      | Х        | Hi-Z     |
| Program              | V <sub>IL</sub> Pulse | V <sub>PP</sub>      | Х        | Data In  |
| Program Inhibit      | V <sub>IH</sub>       | V <sub>PP</sub>      | Х        | Hi-Z     |
| Standby              | V <sub>IH</sub>       | Х                    | Х        | Hi-Z     |
| Electronic Signature | $V_{IL}$              | $V_{IL}$             | $V_{ID}$ | Codes    |

<sup>1.</sup>  $X = V_{IH}$  or  $V_{IL}$ ,  $V_{ID} = 12V \pm 0.5V$ .

Table 3. Electronic signature

| Identifier        | Α0       | <b>Q</b> 7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex data |
|-------------------|----------|------------|----|----|----|----|----|----|----|----------|
| Manufacturer code | $V_{IL}$ | 0          | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device code       | $V_{IH}$ | 0          | 0  | 1  | 1  | 1  | 1  | 0  | 1  | 3Dh      |

Device operation M27W512

### 2.3 Two line output control

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

- The lowest possible memory power dissipation
- Complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the  $\overline{READ}$  line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

### 2.4 System considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current,  $I_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of  $\overline{E}$ . The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a  $0.1\mu F$  ceramic capacitor be used on every device between  $V_{CC}$  and  $V_{SS}$ . This should be a high frequency capacitor or new understanding and should be placed as close to the device as possible. In addition, a 4.7 F bulk electrolytic capacitor should be used between  $V_{CC}$  and  $V_{SS}$  for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

M27W512 Device operation



Figure 3. Programming flowchart

# 2.5 Programming

BDTIC.com/ST

The M27W512 has been designed to be fully compatible with the M27C512 and has the same electronic signature. As a result, the M27W512 can be programmed as the M27C512 on the same programming equipment applying 12.75V on  $V_{PP}$  and 6.25V on  $V_{CC}$ . The M27W512 can use PRESTO IIB Programming Algorithm that drastically reduces the programming time. Nevertheless to achieve compatibility with all programming equipment, PRESTO II Programming Algorithm can be used as well. When delivered, all bits of the M27W512 are in the '1' state. Data is introduced by selectively programming '0's into the desired bit locations. Although only '0's will be programmed, both '1's and '0's can be present in the data word. The M27W512 is in the programming mode when  $V_{PP}$  input is at 12.75V and  $\overline{E}$  is pulsed to  $V_{IL}$ . The data to be programmed is applied to 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.  $V_{CC}$  is specified to be 6.25V  $\pm$  0.25V.

Device operation M27W512

### 2.6 PRESTO IIB programming algorithm

PRESTO IIB programming algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of 6.5 seconds. This can be achieved with STMicroelectronics M27W512 due to several design innovations described in the M27W512 datasheet to improve programming efficiency and to provide adequate margin for reliability. Before starting the programming the internal MARGIN MODE circuit must be set in order to guarantee that each cell is programmed with enough margin. Then a sequence of  $100\mu s$  program pulses is applied to each byte until a correct verify occurs (see *Figure 3*). No overprogram pulses are applied since the verify in MARGIN MODE at  $V_{CC}$  much higher than 3.6V, provides the necessary margin.

### 2.7 Program inhibit

Programming of multiple devices in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{GV_{PP}}$  of the parallel M27W512 may be common. A TTL low level pulse applied to a M27W512  $\overline{E}$  input, with  $V_{PP}$  at 12.75V, will program this device. A high level  $\overline{E}$  input inhibits the other M27W512 from being programmed.

### 2.8 Program verify

10/22

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\overline{G}$  at  $V_{IL}$ . Data should be verified with  $t_{ELQV}$  after the falling edge of  $\overline{E}$ .

# 2.9 EINMANSIGREUT I C. COM/ST

The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the 25°C  $\pm$ 5°C ambient temperature range that is required when programming the M27W512. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27W512. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from  $V_{IL}$  to  $V_{IH}$ . All other address lines must be held at  $V_{IL}$  during Electronic Signature mode. Byte 0 (A0 =  $V_{IL}$ ) represents the manufacturer code and byte 1 (A0 =  $V_{IH}$ ) the device identifier code. For the STMicroelectronics M27W512, these two identifier bytes are given in Table 3 and can be read-out on outputs Q7 to Q0.

Note that the M27W512 and M27C512 have the same identifier byte.

M27W512 Maximum rating

## 3 Maximum rating

Stressing the device outside the ratings listed in *Table 4* may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Table 4. Absolute maximum ratings

| Symbol                         | Parameter                                    | Value      | Unit |
|--------------------------------|----------------------------------------------|------------|------|
| T <sub>A</sub>                 | Ambient operating temperature <sup>(1)</sup> | -40 to 125 | °C   |
| T <sub>BIAS</sub>              | Temperature under bias                       | -50 to 125 | °C   |
| T <sub>STG</sub>               | Storage temperature                          | -65 to 150 | °C   |
| V <sub>IO</sub> <sup>(2)</sup> | Input or output voltage (except A9)          | –2 to 7    | V    |
| V <sub>CC</sub>                | Supply voltage                               | –2 to 7    | V    |
| V <sub>A9</sub> <sup>(2)</sup> | A9 voltage                                   | –2 to 13.5 | V    |
| V <sub>PP</sub>                | Program supply voltage                       | –2 to 14   | V    |

<sup>1.</sup> Depends on range.

www.BDTIC.com/ST

Minimum DC voltage on input or output is −0.5V with possible undershoot to −2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

## 4 DC and AC parameters

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measurement Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.

Table 5. AC measurement conditions

|                                       | High speed | Standard     |
|---------------------------------------|------------|--------------|
| Input rise and fall times             | ≤10ns      | <b>⊴</b> 0ns |
| Input pulse voltages                  | 0 to 3V    | 0.4V to 2.4V |
| Input and output timing ref. voltages | 1.5V       | 0.8V and 2V  |

Figure 4. AC testing input output waveform



Figure 5. AC testing load circuit



Table 6. Capacitance

| Symbol           | Parameter          | Test condition <sup>(1)(2)</sup> | Min | Max | Unit |
|------------------|--------------------|----------------------------------|-----|-----|------|
| C <sub>IN</sub>  | Input capacitance  | $V_{IN} = 0V$                    |     | 6   | pF   |
| C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = 0V            |     | 12  | pF   |

<sup>1.</sup>  $T_A = 25^{\circ}C$ , f = 1MHz

Table 7. Read mode DC characteristics

| Symbol                         | Parameter                     | Test condition <sup>(1)</sup>                                                                | Min                 | Max                   | Unit |
|--------------------------------|-------------------------------|----------------------------------------------------------------------------------------------|---------------------|-----------------------|------|
| I <sub>LI</sub>                | Input leakage current         | 0V ≤V <sub>IN</sub> ≤V <sub>CC</sub>                                                         |                     | ±10                   | μΑ   |
| I <sub>LO</sub>                | Output leakage current        | 0V ≤V <sub>OUT</sub> ≤V <sub>CC</sub>                                                        |                     | ±10                   | μΑ   |
| I <sub>CC</sub>                | Supply current                | $\overline{E} = V_{IL}, \overline{G} = V_{IL},$ $I_{OUT} = 0mA, f = 5MHz$ $V_{CC} \leq 3.6V$ |                     | 15                    | mA   |
| I <sub>CC1</sub>               | Supply current (Standby) TTL  | $\overline{E} = V_IH$                                                                        |                     | 1                     | mA   |
| I <sub>CC2</sub>               | Supply current (Standby) CMOS | E > V <sub>CC</sub> − 0.2V,<br>V <sub>CC</sub> ≤3.6V                                         |                     | 15                    | μΑ   |
| I <sub>PP</sub>                | Program current               | $V_{PP} = V_{CC}$                                                                            |                     | 10                    | μΑ   |
| $V_{IL}$                       | Input low voltage             |                                                                                              | -0.6                | 0.2 V <sub>CC</sub>   | V    |
| V <sub>IH</sub> <sup>(2)</sup> | Input high voltage            |                                                                                              | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | ٧    |
| V <sub>OL</sub>                | Output low voltage            | OL= 2.1mA                                                                                    | <u>/C</u>           | 0.4                   | V    |
| V <sub>OH</sub>                | Outputhigh wiltagy TTL        | -1n A                                                                                        | 2.1                 |                       | V    |

<sup>1.</sup>  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

<sup>2.</sup> Sampled only, not 100% tested.

<sup>2.</sup> Maximum DC voltage on Output is  $V_{CC}$  +0.5V.

Table 8. Read mode AC characteristics

|                       |                  |                                         |                                                                |                    | M27W512                          |                    |                                  |      |                                  |    |
|-----------------------|------------------|-----------------------------------------|----------------------------------------------------------------|--------------------|----------------------------------|--------------------|----------------------------------|------|----------------------------------|----|
|                       |                  | Parameter                               | Test                                                           | -70 <sup>(2)</sup> |                                  | -80 <sup>(2)</sup> |                                  | -100 |                                  | 1  |
| Symbol                | Alt              |                                         | condition<br>(1)                                               |                    | V <sub>CC</sub> = 3.0 to<br>3.6V |                    | V <sub>CC</sub> = 2.7 to<br>3.6V |      | V <sub>CC</sub> = 2.7 to<br>3.6V |    |
|                       |                  |                                         |                                                                | Min                | Max                              | Min                | Max                              | Min  | Max                              |    |
| t <sub>AVQV</sub>     | t <sub>ACC</sub> | Address valid to output valid           | $\overline{E} = V_{IL},$<br>$\overline{G} = V_{IL}$            |                    | 70                               |                    | 80                               |      | 100                              | ns |
| t <sub>ELQV</sub>     | t <sub>CE</sub>  | Chip Enable low to output valid         | G = V <sub>IL</sub>                                            |                    | 70                               |                    | 80                               |      | 100                              | ns |
| t <sub>GLQV</sub>     | t <sub>OE</sub>  | Output Enable low to output valid       | $\overline{E} = V_IL$                                          |                    | 40                               |                    | 50                               |      | 60                               | ns |
| t <sub>EHQZ</sub> (3) | t <sub>DF</sub>  | Chip Enable high to output Hi-Z         | G = V <sub>IL</sub>                                            | 0                  | 40                               | 0                  | 50                               |      | 60                               | ns |
| t <sub>GHQZ</sub> (3) | t <sub>DF</sub>  | Output Enable high to output Hi-Z       | $\overline{E} = V_IL$                                          | 0                  | 40                               | 0                  | 50                               |      | 60                               | ns |
| t <sub>AXQX</sub>     | t <sub>ОН</sub>  | Address transition to output transition | $\overline{\overline{E}} = V_{IL},$<br>$\overline{G} = V_{IL}$ | 0                  |                                  | 0                  |                                  |      |                                  | ns |

- 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .
- 2. Speed obtained with High Speed AC measurement conditions.
- 3. Sampled only, not 100% tested.

A0-A15

VALID

V

Table 9. Programming mode DC characteristics

| Symbol          | Parameter               | Test condition <sup>(1)(2)</sup>                  | Min  | Max                   | Unit |
|-----------------|-------------------------|---------------------------------------------------|------|-----------------------|------|
| I <sub>LI</sub> | Input leakage current   | V <sub>IL</sub> ≤V <sub>IN</sub> ≤V <sub>IH</sub> |      | ±10                   | μΑ   |
| I <sub>CC</sub> | Supply current          |                                                   |      | 50                    | mA   |
| I <sub>PP</sub> | Program current         | $\overline{E} = V_{IL}$                           |      | 50                    | mA   |
| V <sub>IL</sub> | Input low voltage       |                                                   | -0.3 | 0.8                   | V    |
| V <sub>IH</sub> | Input high voltage      |                                                   | 2    | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub> | Output low voltage      | I <sub>OL</sub> = 2.1mA                           |      | 0.4                   | V    |
| V <sub>OH</sub> | Output high voltage TTL | $I_{OH} = -1mA$                                   | 3.6  |                       | V    |
| V <sub>ID</sub> | A9 voltage              |                                                   | 11.5 | 12.5                  | V    |

<sup>1.</sup>  $T_A = 25$  °C;  $V_{CC} = 6.25V \pm 0.25V$ ;  $V_{PP} = 12.75V \pm 0.25V$ 

Table 10. Margin mode AC characteristics

| Symbol              | Alt               | Parameter                                                | Test condition <sup>(1)(2)</sup> | Min | Max | Unit |
|---------------------|-------------------|----------------------------------------------------------|----------------------------------|-----|-----|------|
| t <sub>A9HVPH</sub> | t <sub>AS9</sub>  | $V_{A9}$ high to $V_{PP}$ high                           |                                  | 2   |     | μs   |
| t <sub>VPHEL</sub>  | t <sub>VPS</sub>  | V <sub>PP</sub> high to Chip Enable low                  |                                  | 2   |     | μs   |
| t <sub>A10HEH</sub> | t <sub>AS10</sub> | V <sub>A10</sub> high to Chip Enable high (set)          |                                  | 1   |     | μs   |
| t <sub>A10LEH</sub> | t <sub>AS10</sub> | V <sub>A10</sub> low to Chip Enable high (reset)         |                                  | 1   |     | μs   |
| t <sub>EXA10X</sub> | t <sub>AH10</sub> | Chip Enable transition to $v_{A10}$ transition           | 0 0 100                          |     |     | μs   |
| t <sub>EXVPX</sub>  | t <sub>VF14</sub> | Crip Erable trans tion to V <sub>PP</sub> trans tion     | . COII/                          | 2   |     | μs   |
| t <sub>VPXA9X</sub> | t <sub>AH9</sub>  | V <sub>PP</sub> transition to V <sub>A9</sub> transition |                                  | 2   |     | μs   |

<sup>1.</sup>  $T_A = 25$  °C;  $V_{CC} = 6.25V \pm 0.25V$ ;  $V_{PP} = 12.75V \pm 0.25V$ 

<sup>2.</sup>  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

<sup>2.</sup>  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

Figure 7. Margin mode AC waveforms



<sup>1.</sup> A8 High level = 5V; A9 High level = 12V.

Table 11. Programming mode 💦 📆 📆 Tagteri tiçs 🥎

| Symbol                | AV               | Para ne er                                     | Te. t condition (1)(2) | Min | Max | Unit |
|-----------------------|------------------|------------------------------------------------|------------------------|-----|-----|------|
| t <sub>AVEL</sub>     | t <sub>AS</sub>  | Address valid to Chip Enable low               |                        | 2   |     | μs   |
| t <sub>QVEL</sub>     | t <sub>DS</sub>  | Input Valid to Chip Enable low                 |                        | 2   |     | μs   |
| t <sub>VCHEL</sub>    | t <sub>VCS</sub> | V <sub>CC</sub> high to Chip Enable low        |                        | 2   |     | μs   |
| t <sub>VPHEL</sub>    | t <sub>OES</sub> | V <sub>PP</sub> high to Chip Enable low        |                        | 2   |     | μs   |
| t <sub>VPLVPH</sub>   | t <sub>PRT</sub> | V <sub>PP</sub> rise time                      |                        | 50  |     | ns   |
| t <sub>ELEH</sub>     | t <sub>PW</sub>  | Chip Enable program pulse width (Initial)      |                        | 95  | 105 | μs   |
| t <sub>EHQX</sub>     | t <sub>DH</sub>  | Chip Enable high to input transition           |                        | 2   |     | μs   |
| t <sub>EHVPX</sub>    | t <sub>OEH</sub> | Chip Enable high to V <sub>PP</sub> transition |                        | 2   |     | μs   |
| t <sub>VPLEL</sub>    | t <sub>VR</sub>  | V <sub>PP</sub> low to Chip Enable low         | 2                      |     | μs  |      |
| t <sub>ELQV</sub>     | $t_{DV}$         | Chip Enable low to output valid                |                        | 1   | μs  |      |
| t <sub>EHQZ</sub> (3) | t <sub>DFP</sub> | Chip Enable high to output Hi-Z                |                        | 0   | 130 | ns   |
| t <sub>EHAX</sub>     | t <sub>AH</sub>  | Chip Enable high to address transition         |                        | 0   |     | ns   |

<sup>1.</sup>  $T_A = 25$  °C;  $V_{CC} = 6.25V \pm 0.25V$ ;  $V_{PP} = 12.75V \pm 0.25V$ 

<sup>2.</sup>  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

<sup>3.</sup> Sampled only, not 100% tested.



Figure 8. Programming and verify mode AC waveforms

# www.BDTIC.com/ST

# 5 Package mechanical data

In order to meet environmental requirements, ST offers the M27W512 in ECOPACK<sup>®</sup> packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at www.st.com.

www.BDTIC.com/ST



Figure 9. PLCC32 - 32 lead plastic leaded chip carrier, package outline

1. Drawing is not to scale.

Table 12. PLCC32 - 32 lead plastic leaded chip carrier, package mechanical data

| Symbol             |        | millimeters |        |        | inches <sup>(1)</sup> |        |
|--------------------|--------|-------------|--------|--------|-----------------------|--------|
| Symbol             | Тур    | Min         | Max    | Тур    | Min                   | Max    |
| А                  |        | 3.175       | 3.556  |        | 0.1250                | 0.1400 |
| \\/\\\/\\          | RN     | 1 53 0      | 2 🔐 🦳  | m / 1  | 0.0 602               | 0.0950 |
| VV VAZ VV          |        | 0.381       |        | 1117   | 0.0150                | -      |
| В                  |        | 0.330       | 0.533  |        | 0.0130                | 0.0210 |
| B1                 |        | 0.660       | 0.813  |        | 0.0260                | 0.0320 |
| СР                 |        |             | 0.100  |        |                       | 0.0039 |
| D                  |        | 12.319      | 12.573 |        | 0.4850                | 0.4950 |
| D1                 |        | 11.354      | 11.506 |        | 0.4470                | 0.4530 |
| D2                 |        | 4.780       | 5.660  |        | 0.1882                | 0.2228 |
| D3                 | 7.620  | -           | -      | 0.3000 | -                     | -      |
| E                  |        | 14.859      | 15.113 |        | 0.5850                | 0.5950 |
| E1                 |        | 13.894      | 14.046 |        | 0.5470                | 0.5530 |
| E2                 |        | 6.050       | 6.930  |        | 0.2382                | 0.2728 |
| E3                 | 10.160 | -           | -      | 0.4000 | -                     | -      |
| е                  | 1.270  | -           | -      | 0.0500 | -                     | -      |
| F                  |        | 0.000       | 0.127  |        | 0.0000                | 0.0050 |
| R                  | 0.889  | -           | -      | 0.0350 | -                     | -      |
| N (number of pins) |        | 32          |        |        | 32                    |        |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Part numbering M27W512

# 6 Part numbering

Table 13. Ordering information scheme



Blank = Standard packing

TR = Tape and reel packing

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.

M27W512 Revision history

# 7 Revision history

Table 14. Document revision history

| Date          | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 20-Mar-2000   | 1.1      | FDIP28W Package Dimension, L Max added ( <i>Table 12</i> ) TSOP32 Package Dimension changed ( <i>Table 13</i> ) 0 to 70°C Temperature Range deleted Speed Classes changed                                                                                                                                                                                                           |  |  |
| 15-Jun-2001   | 1.2      | Typing error ( <i>Table 8</i> )                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 30-Aug-2002   | 1.3      | Package mechanical data clarified for FDIP28W ( <i>Table 12</i> ), PDIP28 ( <i>Table 13</i> ), PLCC32 ( <i>Table 12</i> , <i>Figure 9</i> ) and TSOP28 ( <i>Table 13</i> , <i>Figure 11</i> )                                                                                                                                                                                       |  |  |
| 08-Nov-2004   | 2.0      | Details of ECOPACK lead-free package options added                                                                                                                                                                                                                                                                                                                                  |  |  |
| 27-Apr-2007 3 |          | Document reformatted. FDIP28W and PDIP28 packages removed. 120, 150 and 200ns access times removed from <i>Table 13: Ordering information scheme</i> .                                                                                                                                                                                                                              |  |  |
| 09-Jun-2008   | . BI     | Small text changes. UV range no longer offered (references to UV removed).  TSOP28 package removed. Package mechanical data in inches calculated from millimeters and rounded to three decimals (see Table 12: PLCC32 - 32 lead plastic leaded chip carrier, package ne than cal data).  E and F opt one and 8 ) as speed plass removed from Table 13: Ordering information scheme. |  |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST 5 DE IM. AT D CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AT DICE SALE OF ST PRODUCTS IN LUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHINITY FIT MERCS FOR A PARTICULAR PURPOSE (NN) THE REQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com