

### **STL16N65M5**

# N-channel 650 V, 0.270 Ω 12 A PowerFLAT™ 8x8 HV MDmesh™ V Power MOSFET

#### **Features**

| Order code | V <sub>DSS</sub> @<br>T <sub>Jmax</sub> | R <sub>DS(on)</sub><br>max | I <sub>D</sub>      |
|------------|-----------------------------------------|----------------------------|---------------------|
| STL16N65M5 | 710 V                                   | < 0.299 Ω                  | 12 A <sup>(1)</sup> |

- 1. The value is rated according to  $R_{\text{thi-case}}$
- 100% avalanche tested
- Low input capacitance and gate charge
- Low gate input resistance

#### **Applications**

Switching applications

#### **Description**

This device is an N-channel MDmesh™ V Power MOSFET based on an innovative proprietary vertical process technology, which is combined with STMicroelectronics' well-known PowerMESH™ horizontal layout structure. The resulting product has extremely low onresistance, which is unmatched among siliconbased Power MOSFETs, making it especially suitable for applications which require superior power density and outstanding efficiency.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code | Marking | Package           | Packaging     |
|------------|---------|-------------------|---------------|
| STL16N65M5 | 16N65M5 | PowerFLAT™ 8x8 HV | Tape and reel |

November 2011 Doc ID 17448 Rev 5 1/15

Contents STL16N65M5

## **Contents**

| 1 | Electrical ratings                      |
|---|-----------------------------------------|
| 2 | Electrical characteristics              |
|   | 2.1 Electrical characteristics (curves) |
| 3 | Test circuits                           |
| 4 | Package mechanical data                 |
| 5 | Revision history                        |

STL16N65M5 Electrical ratings

## 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                                                                | Value       | Unit |
|------------------------------------|------------------------------------------------------------------------------------------|-------------|------|
| V <sub>DS</sub>                    | Drain-source voltage (V <sub>GS</sub> = 0)                                               | 650         | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                                                      | ± 25        | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C                                     | 12          | Α    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 100 °C                                    | 7.4         | Α    |
| I <sub>DM</sub> (1),(2)            | Drain current (pulsed)                                                                   | 48          | Α    |
| I <sub>D</sub> <sup>(3)</sup>      | Drain current (continuous) at T <sub>amb</sub> = 25 °C                                   | 2           | Α    |
| I <sub>D</sub> (3)                 | Drain current (continuous) at T <sub>amb</sub> = 100 °C                                  | 1.3         | Α    |
| I <sub>DM</sub> <sup>(2),(3)</sup> | Drain current (pulsed)                                                                   | 8           | Α    |
| P <sub>TOT</sub> (3)               | Total dissipation at T <sub>amb</sub> = 25 °C                                            | 3           | W    |
| P <sub>TOT</sub> <sup>(1)</sup>    | Total dissipation at T <sub>C</sub> = 25 °C                                              | 90          | W    |
| I <sub>AR</sub>                    | Avalanche current, repetitive or not-<br>repetitive (pulse width limited by $T_j$ max)   | 4           | Α    |
| E <sub>AS</sub>                    | Single pulse avalanche energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) |             | mJ   |
| dv/dt (4)                          | Peak diode recovery voltage slope                                                        | 15          | V/ns |
| T <sub>stg</sub>                   | Storage temperature                                                                      | - 55 to 150 | °C   |
| Tj                                 | Max. operating junction temperature                                                      | 150         | °C   |

- 1. The value is rated according to  $R_{\mbox{\scriptsize thj-case}}$
- 2. Pulse width limited by safe operating area
- 3. When mounted on FR-4 board of inch², 2oz Cu
- 4.  $I_{SD} \leq$  12 A, di/dt  $\leq$  400 A/ $\mu$ s,  $V_{Peak}$  <  $V_{(BR)DSS}$ ,  $V_{DD}$  = 400 V

Table 3. Thermal data

| Symbol                              | Parameter                            | Value | Unit |
|-------------------------------------|--------------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case max | 1.38  | °C/W |
| R <sub>thj-amb</sub> <sup>(1)</sup> | Thermal resistance junction-amb max  | 45    | °C/W |

1. When mounted on 1inch<sup>2</sup> FR-4 board, 2 oz Cu

#### 2 Electrical characteristics

(T<sub>C</sub> = 25 °C unless otherwise specified)

Table 4. On /off states

| Symbol               | Parameter                                                  | Test conditions                                                            | Min. | Тур.  | Max.     | Unit                     |
|----------------------|------------------------------------------------------------|----------------------------------------------------------------------------|------|-------|----------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source<br>breakdown voltage<br>(V <sub>GS</sub> = 0) | I <sub>D</sub> = 1 mA                                                      | 650  |       |          | V                        |
| I <sub>DSS</sub>     | Zero gate voltage<br>drain current (V <sub>GS</sub> = 0)   | V <sub>DS</sub> = 650 V<br>V <sub>DS</sub> = 650 V, T <sub>C</sub> =125 °C |      |       | 1<br>100 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate-body leakage current (V <sub>DS</sub> = 0)            | V <sub>GS</sub> = ± 25 V                                                   |      |       | 100      | nA                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                     | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                         | 3    | 4     | 5        | V                        |
| R <sub>DS(on)</sub>  | Static drain-source on resistance                          | $V_{GS} = 10 \text{ V}, I_D = 6 \text{ A}$                                 |      | 0.270 | 0.299    | Ω                        |

Table 5. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                            | Min. | Тур.            | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------|------|-----------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | V <sub>DS</sub> = 100 V, f = 1 MHz,<br>V <sub>GS</sub> = 0 | -    | 1250<br>30<br>3 | -    | pF<br>pF<br>pF |
| C <sub>o(tr)</sub> <sup>(1)</sup>                        | Equivalent capacitance time related                               | V 01 500 V V                                               | -    | 100             | -    | pF             |
| C <sub>o(er)</sub> <sup>(2)</sup>                        | Equivalent capacitance energy related                             | $V_{DS} = 0$ to 520 V, $V_{GS} = 0$                        | -    | 30              | -    | pF             |
| R <sub>G</sub>                                           | Intrinsic gate resistance                                         | f = 1 MHz open drain                                       | -    | 2               | -    | Ω              |
| Q <sub>g</sub>                                           | Total gate charge                                                 | V <sub>DD</sub> = 520 V, I <sub>D</sub> = 6 A,             |      | 31              |      | nC             |
| $Q_{gs}$                                                 | Gate-source charge                                                | V <sub>GS</sub> = 10 V                                     | -    | 8               | -    | nC             |
| $Q_{gd}$                                                 | Gate-drain charge                                                 | (see Figure 16)                                            |      | 12              |      | nC             |

<sup>1.</sup>  $C_{oss\,eg.}$  time related is defined as a constant equivalent capacitance giving the same charging time as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

<sup>2.</sup>  $C_{oss\ eq.}$  energy related is defined as a constant equivalent capacitance giving the same stored energy as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

Table 6. Switching times

| Symbol               | Parameter          | Test conditions                                | Min. | Тур. | Max | Unit |
|----------------------|--------------------|------------------------------------------------|------|------|-----|------|
| t <sub>d</sub> (v)   | Voltage delay time | $V_{DD} = 400 \text{ V}, I_{D} = 8 \text{ A},$ |      | 25   |     | ns   |
| t <sub>r</sub> (v)   | Voltage rise time  | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$           |      | 7    |     | ns   |
| t <sub>f</sub> (i)   | Current fall time  | (see Figure 17),                               | _    | 6    | -   | ns   |
| t <sub>c</sub> (off) | Crossing time      | (see Figure 20)                                |      | 8    |     | ns   |

Table 7. Source drain diode

| Symbol                                                 | Parameter                                                              | Test conditions                                                                                                                  | Min. | Тур.             | Max.     | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------------------|----------|---------------|
| I <sub>SD</sub>                                        | Source-drain current<br>Source-drain current (pulsed)                  |                                                                                                                                  | -    |                  | 12<br>48 | A<br>A        |
| V <sub>SD</sub> <sup>(2)</sup>                         | Forward on voltage                                                     | $I_{SD} = 12 \text{ A}, V_{GS} = 0$                                                                                              | -    |                  | 1.5      | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> = 12 A, di/dt = 100 A/μs<br>V <sub>DD</sub> = 100 V (see <i>Figure 17</i> )                                      | 1    | 300<br>3.5<br>23 |          | ns<br>µC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | $I_{SD} = 12 \text{ A, di/dt} = 100 \text{ A/µs}$<br>$V_{DD} = 100 \text{ V, T}_{j} = 150 \text{ °C}$<br>(see <i>Figure 17</i> ) | -    | 350<br>4<br>24   |          | ns<br>μC<br>A |

<sup>1.</sup> Pulse width limited by safe operating area

5/15

<sup>2.</sup> Pulsed: pulse duration = 300  $\mu$ s, duty cycle 1.5%

#### 2.1 Electrical characteristics (curves)

Figure 2. Safe operating area

Figure 3. Thermal impedance



Zth PowerFLAT 8x8 HV

0.2

0.1

0.05

0.01

Single pulse

10<sup>2</sup>
10<sup>5</sup>
10<sup>4</sup>
10<sup>3</sup>
10<sup>2</sup>
tp(\$)

Figure 4. Output characteristics

Figure 5. Transfer characteristics





Figure 6. Normalized B<sub>VDSS</sub> vs temperature

Figure 7. Static drain-source on resistance





Figure 8. **Output capacitance stored energy** Figure 9. Capacitance variations AM03183v1 AM03312v1 (µJ) (pF) 10000 6 Ciss 1000 100 Coss 10 Crss V<sub>DS</sub>(V) 100 200 300 400 500 600 V<sub>DS</sub>(V) 10 100 0.1

Figure 10. Gate charge vs gate-source voltage Figure 11. Normalized on resistance vs temperature



Figure 12. Normalized gate threshold voltage Figure 13. Source-drain diode forward vs temperature characteristics



577

Figure 14. Switching losses vs gate resistance



1. Eon including reverse recovery of a SiC diode

STL16N65M5 Test circuits

#### 3 Test circuits

Figure 15. Switching times test circuit for resistive load

Figure 16. Gate charge test circuit



Figure 17. Test circuit for inductive load switching and diode recovery times

Figure 18. Unclamped inductive load test circuit



Figure 19. Unclamped inductive waveform

Figure 20. Switching time waveform



577

## 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

Table 8. PowerFLAT™ 8x8 HV mechanical data

| Dim.   |      | mm   |      |
|--------|------|------|------|
| Dilli. | Min. | Тур. | Max. |
| Α      | 0.80 | 0.90 | 1.00 |
| A1     | 0.00 | 0.02 | 0.05 |
| b      | 0.95 | 1.00 | 1.05 |
| D      |      | 8.00 |      |
| E      |      | 8.00 |      |
| D2     | 7.05 | 7.20 | 7.30 |
| E2     | 4.15 | 4.30 | 4.40 |
| е      |      | 2.00 |      |
| L      | 0.40 | 0.50 | 0.60 |
| aaa    |      | 0.10 |      |
| bbb    |      | 0.10 |      |
| ccc    |      | 0.10 |      |

**577** 

Doc ID 17448 Rev 5 11/15



Figure 21. PowerFLAT™ 8x8 HV drawing mechanical data



Figure 22. PowerFLAT™ 8x8 HV recommended footprint

**577** 

Doc ID 17448 Rev 5 13/15

Revision history STL16N65M5

## 5 Revision history

Table 9. Document revision history

| Date        | Revision | Changes                                                                                                                               |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------|
| 30-Apr-2010 | 1        | First release                                                                                                                         |
| 08-Jun-2010 | 2        | V <sub>GS</sub> value has been changed in <i>Table 4</i>                                                                              |
| 10-Feb-2011 | 3        | Modified R <sub>DS(on)</sub> value                                                                                                    |
| 28-Jul-2011 | 4        | Document status promoted from preliminary data to datasheet Added Section 2.1: Electrical characteristics (curves) Minor text changes |
| 03-Nov-2011 | 5        | Section 4: Package mechanical data has been modified.                                                                                 |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 17448 Rev 5

15/15