



# +2.7 V to +5.5 V, I<sup>2</sup>C INTERFACE (RECEIVE ONLY), VOLTAGE OUTPUT, 12-BIT DIGITAL-TO-ANALOG CONVERTER

#### **FEATURES**

- Micropower Operation: 140 µA @ 5 V
- Power-On Reset to Zero
- +2.7-V to +5.5-V Power Supply
- **Specified Monotonic by Design**
- Settling Time: 10 µs to ±0.003%FS
- I<sup>2</sup>C<sup>™</sup> Interface up to 3.4 Mbps
- On-Chip Output Buffer Amplifier, Rail-to-Rail Operation
- **Double-Buffered Input Register**
- Address Support for up to Two DAC7571s
- **Small 6-Lead SOT Package**
- Operation From -40°C to 105°C

#### **APPLICATIONS**

- **Process Control**
- **Data Acquistion Systems**
- **Closed-Loop Servo Control**
- **PC Peripherals**
- **Portable Instrumentation**

#### DESCRIPTION

The DAC7571 is a low-power, single channel, 12-bit buffered voltage output DAC. Its on-chip precision output amplifier allows rail-to-rail output swing to be achieved. The DAC7571 utilizes an I<sup>2</sup>C compatible two wire serial interface that operates at clock rates up to 3.4 Mbps with address support of up to two DAC7571s on the same data bus.

The output voltage range of the DAC is set to  $V_{DD}$ . The DAC7571 incorporates a power-on-reset circuit that ensures that the DAC output powers up at zero volts and remains there until a valid write to the device takes place. The DAC7571 contains a power-down feature, accessed via the internal control register, that reduces the current consumption of the device to 50 nA at 5 V.

The low power consumption of this part in normal operation makes it ideally suited for portable battery operated equipment. The power consumption is less than 0.7 mW at  $V_{DD} = 5$  V reducing to 1  $\mu$ W in power-down mode.

The DAC7571 is available in a 6-lead SOT 23 package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT | PACKAGE | PACKAGE<br>DESIGNATO<br>R | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA               |
|---------|---------|---------------------------|-----------------------------------|--------------------|--------------------|-------------------------------|
| DAC7571 | SOT23-6 | DBV                       | -40°C to +105°C                   | D774               | DAC7571IDBVT       | 250-Piece Small Tape and Reel |
| DAC7571 | 30123-6 | DBV                       | -40 C t0 +105 C                   | D771               | DAC7571IDBVR       | 3000-Piece Tape and Reel      |

#### PIN CONFIGURATIONS



## **PIN DESCRIPTION (SOT23-6)**

| PIN                   | NAME             | DESCRIPTION                                                                                                                     |  |  |  |  |  |
|-----------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1                     | V <sub>OUT</sub> | Analog output voltage from DAC                                                                                                  |  |  |  |  |  |
| 2                     | GND              | Ground reference point for all circuitry on the part                                                                            |  |  |  |  |  |
| 3                     | $V_{DD}$         | Analog Voltage Supply Input                                                                                                     |  |  |  |  |  |
| 4                     | SDA              | A Serial Data Input                                                                                                             |  |  |  |  |  |
| 5                     | SCL              | Serial Clock Input                                                                                                              |  |  |  |  |  |
| 6                     | A0               | Device Address Select                                                                                                           |  |  |  |  |  |
| LOT<br>TRACE<br>CODE: | B=NOV, C=E       | ear (3 = 2003); <b>M</b> onth (1–9 = JAN–SEP; A=OCT, =NOV, C=DEC); <b>LL</b> – Random code generated then assembly is requested |  |  |  |  |  |

# ABSOLUTE MAXIMUM RATINGS(1)

|                                                 |                    | UNITS                                                  |  |  |
|-------------------------------------------------|--------------------|--------------------------------------------------------|--|--|
| V <sub>DD</sub> to GND                          |                    | – 0.3 V to +6 V                                        |  |  |
| Digital Input voltage to GND                    |                    | - 0.3 V to +V <sub>DD</sub> +0.3 V                     |  |  |
| V <sub>OUT</sub> to GND                         |                    | – 0.3 V to +V <sub>DD</sub> +0.3 V                     |  |  |
| Operating temperature range                     |                    | - 40°C to +105°C                                       |  |  |
| Storage temperature range                       |                    | – 65°C to +150°C                                       |  |  |
| Junction temperature range (T <sub>J</sub> max) |                    | +150°C                                                 |  |  |
| Power dissipation                               |                    | (T <sub>J</sub> max - T <sub>A</sub> )R <sub>⊖JA</sub> |  |  |
| Thermal impedance, $R_{\Theta JA}$              |                    | 240°C/W                                                |  |  |
| Lead temperature, soldering                     | Vapor phase (60 s) | 215°C                                                  |  |  |
|                                                 | Infrared (15 s)    | 220°C                                                  |  |  |

<sup>(1)</sup> Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $V_{DD} = +2.7 \text{ V to } +5.5 \text{ V; } R_{L} = 2 \text{ k}\Omega \text{ to GND; } C_{L} = 200 \text{ pF to GND; all specifications} -40^{\circ}\text{C to } +105^{\circ}\text{C unless otherwise noted.}$ 

| PARAMETER                         | CONDITIONS                  |         | DAC7571 | UNITS  |          |
|-----------------------------------|-----------------------------|---------|---------|--------|----------|
| PARAIVIETER                       | CONDITIONS                  | MIN TYP |         | MAX    | UNITS    |
| STATIC PERFORMANCE <sup>(1)</sup> |                             |         |         |        |          |
| Resolution                        |                             | 12      |         |        | Bits     |
| Relative accuracy                 |                             |         |         | ±0.195 | % of FSR |
| Differential nonlinearity         | Assured monotonic by design |         |         | ±1     | LSB      |

(1) Linearity calculated using a reduced code range of 48 to 4047; output unloaded.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{DD}$  = +2.7 V to +5.5 V;  $R_L$  = 2 k $\Omega$  to GND;  $C_L$  = 200 pF to GND; all specifications –40°C to +105°C unless otherwise noted.

| PARAMETER                                    | CONDITIONS                                                            |                     | DAC7571 | I                   | UNITS         |  |
|----------------------------------------------|-----------------------------------------------------------------------|---------------------|---------|---------------------|---------------|--|
| PARAIVIETER                                  | CONDITIONS                                                            | MIN                 | TYP     | MAX                 |               |  |
| Zero code error                              |                                                                       |                     | 5       | 20                  | mV            |  |
| Full-scale error                             | All ones loaded to DAC register                                       |                     | -0.15   | -1.25               | % of FSR      |  |
| Gain error                                   |                                                                       |                     |         | ±1.25               | % of FSR      |  |
| Zero code error drift                        |                                                                       |                     | ± 7     |                     | μV/°C         |  |
| Gain temperature coefficient                 |                                                                       |                     | ± 3     |                     | ppm of FSR/°C |  |
| OUTPUT CHARACTERISTIC                        | S <sup>(2)</sup>                                                      |                     |         | ·                   |               |  |
| Output voltage range                         |                                                                       | 0                   |         | $V_{DD}$            | V             |  |
| Output voltage settling time                 | 1/4 Scale to 3/4 scale change (400 <sub>H</sub> to C00 <sub>H</sub> ) |                     | 8       | 10                  | μs            |  |
| Slew rate                                    |                                                                       |                     | 1       |                     | V/µs          |  |
| Consoitive load stability                    | R <sub>L</sub> =∞                                                     |                     | 470     |                     | pF            |  |
| Capacitive load stability                    | $R_L = 2 k\Omega$                                                     |                     | 1000    |                     | pF            |  |
| Code change glitch impulse                   | 1 LSB Change around major carry                                       |                     | 20      |                     | nV-s          |  |
| Digital feedthrough                          |                                                                       |                     | 0.5     |                     | nV-s          |  |
| DC output impedance                          |                                                                       |                     | 1       |                     | Ω             |  |
| Oh aut ainavit avunant                       | V <sub>DD</sub> = +5 V                                                |                     | 50      |                     | mA            |  |
| Short-circuit current                        | V <sub>DD</sub> = +3 V                                                |                     | 20      |                     | mA            |  |
| Danner on time                               | Coming out of power-down mode, V <sub>DD</sub> = +5 V                 | 2.5                 |         |                     | μs            |  |
| Power-up time                                | Coming out of power-down mode, V <sub>DD</sub> = +3 V                 |                     | 5       |                     | μs            |  |
| LOGIC INPUTS(3)                              |                                                                       |                     |         | ·                   |               |  |
| Input current                                |                                                                       |                     |         | ±1                  | μA            |  |
| V <sub>IN</sub> L, Input low voltage         | V <sub>DD</sub> = +3 V                                                |                     |         | $0.3 \times V_{DD}$ | V             |  |
| V <sub>IN</sub> H, Input high voltage        | V <sub>DD</sub> = +5 V                                                | $0.7 \times V_{DD}$ |         |                     | V             |  |
| Pin capacitance                              |                                                                       |                     |         | 3                   | pF            |  |
| POWER REQUIREMENTS                           |                                                                       |                     |         | ·                   |               |  |
| $V_{DD}$                                     |                                                                       | 2.7                 |         | 5.5                 | V             |  |
| I <sub>DD</sub> (normal operation)           | DAC active and excluding load current                                 |                     | -       |                     |               |  |
| $V_{DD} = +3.6 \text{ V to } +5.5 \text{ V}$ | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                  |                     | 135     | 200                 | μΑ            |  |
| $V_{DD} = +2.7 \text{ V to } +3.6 \text{ V}$ | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                  |                     | 115     | 160                 | μΑ            |  |
| I <sub>DD</sub> (all power-down modes)       |                                                                       |                     |         |                     |               |  |
| $V_{DD} = +3.6 \text{ V to } +5.5 \text{ V}$ | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                  |                     | 0.2     | 1                   | μΑ            |  |
| $V_{DD} = +2.7 \text{ V to } +3.6 \text{ V}$ | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                  |                     | 0.05    | 1                   | μΑ            |  |
| POWER EFFICIENCY                             |                                                                       |                     |         | 1                   |               |  |
| I <sub>OUT</sub> /I <sub>DD</sub>            | $I_{LOAD} = 2 \text{ mA}, V_{DD} = +5 \text{ V}$                      |                     | 93      |                     | %             |  |

<sup>(2)</sup> Specified by design and characterization, not production tested.

<sup>(3)</sup> Specified by design and characterization, not production tested.



# **TIMING CHARACTERISTICS**

| SYMBOL                             | PARAMETER                             | TEST CONDITIONS                             | MIN                    | TYP | MAX              | UNITS          |
|------------------------------------|---------------------------------------|---------------------------------------------|------------------------|-----|------------------|----------------|
| f <sub>SCL</sub>                   | SCL Clock Frequency                   | Standard mode                               |                        |     | 100              | kHz            |
|                                    |                                       | Fast mode                                   |                        |     | 400              | kHz            |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 100pF max |                        |     | 3.4              | MHz            |
|                                    |                                       | High-Speed mode, C <sub>B</sub> - 400pF max |                        |     | 1.7              | MHz            |
| t <sub>BUF</sub>                   | Bus Free Time Between a STOP          | Standard mode                               | 4.7                    |     |                  | μs             |
|                                    | and START Condition                   | Fast mode                                   | 1.3                    |     |                  | μs             |
| t <sub>HD</sub> ; t <sub>STA</sub> | Hold Time (Repeated) START            | Standard mode                               | 4.0                    |     |                  | μs             |
|                                    | Condition                             | Fast mode                                   | 600                    |     |                  | ns             |
|                                    |                                       | High-speed mode                             | 160                    |     |                  | ns             |
| t <sub>LOW</sub>                   | LOW Period of the SCL Clock           | Standard mode                               | 4.7                    |     |                  | μs             |
|                                    |                                       | Fast mode                                   | 1.3                    |     |                  | μs             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 100pF max | 160                    |     |                  | ns             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 400pF max | 320                    |     |                  | ns             |
| t <sub>HIGH</sub>                  | HIGH Period of the SCL Clock          | Standard mode                               | 4.0                    |     |                  | μs             |
| 111011                             |                                       | Fast mode                                   | 600                    |     |                  | ns             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 100pF max | 60                     |     |                  | ns             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 400pF max | 120                    |     |                  | ns             |
| t <sub>SU</sub> ; t <sub>STA</sub> | Setup Time for a Repeated             | Standard mode                               | 4.7                    |     |                  | μs             |
| 30, 31A                            | START Condition                       | Fast mode                                   | 600                    |     |                  | ns             |
|                                    |                                       | High-speed mode                             | 160                    |     |                  | ns             |
| t <sub>SU</sub> ; t <sub>DAT</sub> | Data Setup Time                       | Standard mode                               | 250                    |     |                  | ns             |
| 30, DAI                            |                                       | Fast mode                                   | 100                    |     |                  | ns             |
|                                    |                                       | High-speed mode                             | 10                     |     |                  | ns             |
| t <sub>HD</sub> ; t <sub>DAT</sub> | Data Hold Time                        | Standard mode                               | 0                      |     | 3.45             | μs             |
| 'HD' 'DAT                          |                                       | Fast mode                                   | 0                      |     | 0.9              | μs             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 100pF max | 0                      |     | 70               | ns             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 400pF max | 0                      |     | 150              | ns             |
| t <sub>RCL</sub>                   | Rise Time of SCL Signal               | Standard mode                               |                        |     | 1000             | ns             |
| ROL                                |                                       | Fast mode                                   | 20 + 0.1C <sub>B</sub> |     | 300              | ns             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 100pF max | 10                     |     | 40               | ns             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 400pF max | 20                     |     | 80               | ns             |
| t <sub>RCL1</sub>                  | Rise Time of SCL Signal After a       | Standard mode                               |                        |     | 1000             | ns             |
| NOLI                               | Repeated START Condition and          | Fast mode                                   | 20 + 0.1C <sub>B</sub> |     | 300              | ns             |
|                                    | After an Acknowledge BIT              | High-speed mode, C <sub>B</sub> - 100pF max | 10                     |     | 80               | ns             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 400pF max | 20                     |     | 160              | ns             |
| t <sub>FCL</sub>                   | Fall Time of SCL Signal               | Standard mode                               |                        |     | 300              | ns             |
| TOL                                | 3                                     | Fast mode                                   | 20 + 0.1C <sub>B</sub> |     | 300              | ns             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 100pF max | 10                     |     | 40               | ns             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 400pF max | 20                     |     | 80               | ns             |
| t <sub>RDA</sub>                   | Rise Time of SDA Signal               | Standard mode                               |                        |     | 1000             | ns             |
| -KDA                               | · · · · · · · · · · · · · · · · · · · | Fast mode                                   | 20 + 0.1C <sub>B</sub> |     | 300              | ns             |
|                                    |                                       | High-speed mode, C <sub>B</sub> - 100pF max | 10                     |     | 80               | ns             |
| 1                                  |                                       |                                             | 20                     |     | 160              | ns             |
|                                    |                                       | FIGURESDEED MODEL US - AUTOR MAY            | 20                     |     | .00              | 113            |
| ten                                | Fall Time of SDA Signal               | High-speed mode, C <sub>B</sub> - 400pF max |                        |     | 300              | ne             |
| t <sub>FDA</sub>                   | Fall Time of SDA Signal               | Standard mode                               |                        |     | 300              | ns             |
| t <sub>FDA</sub>                   | Fall Time of SDA Signal               |                                             | 20 + 0.1C <sub>B</sub> |     | 300<br>300<br>80 | ns<br>ns<br>ns |



# **TIMING CHARACTERISTICS (continued)**

| SYMBOL                             | PARAMETER                                        | TEST CONDITIONS | MIN                | TYP                | MAX | UNITS |  |
|------------------------------------|--------------------------------------------------|-----------------|--------------------|--------------------|-----|-------|--|
| t <sub>SU</sub> ; t <sub>STO</sub> | Setup Time for STOP Condition                    | Standard mode   | 4.0                |                    |     | μs    |  |
|                                    |                                                  | Fast mode       | 600                |                    |     | ns    |  |
|                                    |                                                  | High-speed mode | 160                |                    |     | ns    |  |
| C <sub>B</sub>                     | Capacitive Load for SDA and SCL                  |                 |                    |                    | 400 | pF    |  |
| t <sub>SP</sub>                    | Pulse Width of Spike Suppressed                  | Fast mode       |                    |                    | 50  | ns    |  |
|                                    |                                                  | High-speed mode |                    |                    | 10  | ns    |  |
| $V_{NH}$                           | Noise Margin at the HIGH Level                   | Standard mode   | 0.2V <sub>DD</sub> |                    |     | V     |  |
|                                    | for Each Connected Device (Including Hysteresis) | Fast mode       |                    |                    |     |       |  |
|                                    | (moldaling rhysteresis)                          | High-speed mode |                    |                    |     |       |  |
| $V_{NL}$                           | Noise Margin at the LOW Level for                | Standard mode   | 0.1V <sub>DD</sub> | 0.1V <sub>DD</sub> |     |       |  |
|                                    | Each Connected Device (Including Hysteresis)     | Fast mode       |                    |                    |     |       |  |
|                                    | (morading riyatorosia)                           | High-speed mode |                    |                    |     |       |  |

# TYPICAL CHARACTERISTICS: $V_{DD} = +5 \text{ V}$

At  $T_A$  = +25°C, +V<sub>DD</sub> = +5 V, unless otherwise noted.



Figure 1.



Figure 3.



Figure 2.

#### **TYPICAL TOTAL UNADJUSTED ERROR**



Figure 4.



# TYPICAL CHARACTERISTICS: $V_{DD} = +5 \text{ V}$ (continued)

At  $T_A = +25$ °C,  $+V_{DD} = +5$  V, unless otherwise noted.



Figure 5.



Figure 7.





Figure 6.

#### **SOURCE AND SINK CURRENT CAPABILITY**



Figure 8.



Figure 10.



# TYPICAL CHARACTERISTICS: $V_{DD} = +5 \text{ V}$ (continued)

At  $T_A = +25$ °C,  $+V_{DD} = +5$  V, unless otherwise noted.



vs SUPPLY VOLTAGE

**POWER-DOWN CURRENT** 



Figure 11.

...........

SUPPLY CURRENT vs LOGIC INPUT VOLTAGE



Figure 13.

Figure 12.

### **FULL-SCALE SETTLING TIME**



Figure 14.



# TYPICAL CHARACTERISTICS: $V_{DD} = +5 \text{ V}$ (continued)

At  $T_A = +25$ °C,  $+V_{DD} = +5$  V, unless otherwise noted.

#### **FULL-SCALE SETTLING TIME**



Time (1µs/div)

Figure 15.

## HALF-SCALE SETTLING TIME



Time (1µs/div)

Figure 17.

# EXITING POWER-DOWN (800<sub>H</sub>Loaded)



Figure 19.

#### HALF-SCALE SETTLING TIME



Time (1µs/div)

Figure 16.

#### **POWER-ON RESET TO 0V**



Time (20µs/div)

Figure 18.

#### **CODE CHANGE GLITCH**



Figure 20.



# TYPICAL CHARACTERISTICS: $V_{DD} = +2.7 \text{ V}$

At  $T_A$  = +25°C, +V<sub>DD</sub> = +2.7V, unless otherwise noted.

0

512

1024



### Figure 21.

# 

Figure 23.



Figure 25.



Digital Input Code Figure 22.

2048

2560

3072

3584

### **ABSOLUTE ERROR**



Figure 24.



Figure 26.

9



# TYPICAL CHARACTERISTICS: $V_{DD} = +2.7 \text{ V}$ (continued)

At  $T_A = +25$ °C,  $+V_{DD} = +2.7$ V, unless otherwise noted.



Figure 27.



Figure 29.

SUPPLY CURRENT

vs LOGIC INPUT VOLTAGE



Figure 31.

V<sub>LOGIC</sub> (V)

SOURCE AND SINK CURRENT CAPABILITY



Figure 28.

SUPPLY CURRENT vs 9 TEMPERATURE



Figure 30.

#### **FULL SCALE SETTLING TIME**



Figure 32.



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7 V (continued)

At  $T_A = +25$ °C,  $+V_{DD} = +2.7$ V, unless otherwise noted.

# **FULL SCALE SETTLING TIME**



Figure 33.

### HALF SCALE SETTLING TIME



Figure 35.

### EXITING-POWER DOWN (800<sub>H</sub>Loaded)



Figure 37.

#### HALF SCALE SETTLING TIME



,

# Figure 34.

#### POWER ON RESET 0 V



Time (20µs/div)

Figure 36.

#### **CODE CHANGE GLITCH**



Figure 38.

11



#### THEORY OF OPERATION

#### D/A SECTION

The architecture of the DAC7571 consists of a string DAC followed by an output buffer amplifier. Figure 39 shows a block diagram of the DAC architecture.



Figure 39. R-String DAC Architecture

The input coding to the DAC7571 is unsigned binary, which gives the ideal output voltage as:

$$V_{OUT} = V_{DD} \times \frac{D}{4096}$$

where D = decimal equivalent of the binary code that is loaded to the DAC register; it can range from 0 to 4095.

## **RESISTOR STRING**

The resistor string section is shown in Figure 40. It is simply a string of resistors, each of value R. The code loaded into the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier by closing one of the switches connecting the string to the amplifier. It is ensured monotonic because it is a string of resistors. The negative tap of the resistor string is tied to  $V_{DD}$ .



Figure 40. Resistor String



# **THEORY OF OPERATION (continued)**

#### **OUTPUT AMPLIFIER**

The output buffer amplifier is capable of generating rail-to-rail voltages on its output which gives an output range of 0 V to  $V_{DD}$ . It is capable of driving a load of  $2k\Omega$  in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in the typical characteristics. The slew rate is  $1V/\mu s$  with a half-scale settling time of 8  $\mu s$  with the output unloaded.

### I<sup>2</sup>C Interface

The DAC7571 uses an I<sup>2</sup>C interface as defined by Philips Semiconductor to receive data in slave mode (see I<sup>2</sup>C-Bus Specification, Version 2.1, January 2000). The DAC7571 supports the following data transfer modes, described in the I<sup>2</sup>C-Bus Specification: Standard Mode (100 kbit/s), Fast Mode (400 kbit/s) and High-Speed Mode (3.4 Mbit/s). Ten-bit addressing and general call address are *not* supported.

For simplicity, standard mode and fast mode are referred to as F/S-mode and high-speed mode is referred tg as HS-mode.

#### The 2-wire I<sup>2</sup>C serial bus protocol operates as follows:

• The *Master* initiates data transfer by establishing a *Start* condition. The *Start* condition is defined when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 41. The byte following the start condition is the address byte consisting of the 7-bit slave address followed by the W bit.



Figure 41. START and STOP Conditions

• The addressed *Slave* responds by pulling the SDA pin low during the ninth clock pulse, termed the *Acknowledge* bit (see Figure 42). At this stage all other devices on the bus remain idle while the selected device waits for data to be written to its shift register.



Figure 42. Acknowledge on the I<sup>2</sup>C Bus

• Data is transmitted over the serial bus in sequences of nine clock cycles (8 data bits followed by an acknowledge bit. The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL (see Figure 43).



# **THEORY OF OPERATION (continued)**



Figure 43. Bit Transfer on the I<sup>2</sup>C Bus

• When all data bits have been written, a *Stop* condition is established (see Figure 44). In writing to the DAC7571, the master must pull the SDA line high during the tenth clock pulse to establish a *Stop* condition.



Figure 44. Bus Protocol



# **THEORY OF OPERATION (continued)**

#### Standard-and Fast-Mode:



### High-Speed-Mode (HS-Mode):



| Ctrl/MS-Byte: |                      |     |     |     |     |    |     | <u>LS-Byte:</u> |     |    |    |    |    |    |    |     |
|---------------|----------------------|-----|-----|-----|-----|----|-----|-----------------|-----|----|----|----|----|----|----|-----|
| MSB           |                      |     |     |     |     |    | LSB |                 | MSB |    |    |    |    |    |    | LSB |
| 0             | 0                    | PD1 | PD2 | D11 | D10 | D9 | D8  |                 | D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| D11 -         | D11 – D0 = Data Bits |     |     |     |     |    |     |                 |     |    |    |    |    |    |    |     |

Figure 45. Master Transmitter Addressing DAC7571 as a Slave Receiver With a 7-Bit Address

#### **ADDRESS BYTE**

| MSB |   |   |   |   |   |    | R/W |
|-----|---|---|---|---|---|----|-----|
| 1   | 0 | 0 | 1 | 1 | 0 | A0 | 0   |

The address byte is the first byte received by the DAC7571 following the START condition from the master device. The first five bits (MSBs) of the slave address are factory preset to 100110. The next bit of the address byte is the device select bit, A0. In order for DAC7571 to respond, the logic state of address bit A0 should match the logic state of address pin A0. A maximum of two devices with the same preset code can therefore be connected on the same bus at one time. The A0 Address Input can be connected to  $V_{DD}$  or digital ground, or can be actively driven by TTL or CMOS logic levels. The device address is set by the state of the A0 pin upon power-up of the DAC7571. The last bit of the address byte ( $R/\overline{W}$ ) should always be zero (receive only  $I^2C$  interface). Following the START condition, the DAC7571 monitors the SDA bus, checking the device type identifier being transmitted. Upon receiving the 100110 code, the appropriate device select bit and the  $R/\overline{W}$  bit, the DAC7571 outputs an acknowledge signal on the SDA line. Upon receipt of a broadcast address 10010000, the DAC7571 responds regardless of the state of the A0 pin.



# MASTER TRANSMITTER WRITING TO A SLAVE RECEIVER (DAC7571) IN STANDARD/FAST MODES

 $I^2C$  protocol starts when the bus is dile, that is, when SDA and SCL lines are stable high. The master then pulls the SDA line low while SCL is still high indicting that serial data transfer has started. This is called a *start condition*, and can only be asserted by the master. After the start condition, the master generates the serial clock and puts out an address byte. While generating the bit stream, the master ensures the timing for valid data. For each valid  $I^2C$  bit, the SDA line should remain stable during the entire high period of the SCL line. The address byte consists of 7 address bits (1001 100, assuming A0=0) and a direction bit (R/W=0). After sending the address byte, the master generates a ninth SCL pulse and monitors the state of the SDA line during the high period of this ninth clock cycle.

The SDA line being pulled low by a receiver during the high period of this 9th clock cylce is called an acknowledge signal. If the master receives an acknowledge signal, it knows that a DAC7571 successfully matched the address which the master sent. Upon the receipt of this acknowledge, the master knows that the communication link with a DAC7571 has been established and more data can be sent. The master continues by sending a Control/MS-byte, which sets DAC7571 operation mode and specifies the first 4 MSBs of data. After sending the Control/MS-byte, the master expects an acknowledge signal from the DAC7571. Upon the receipt of the acknowledge, the master sends an LS-byte that represents the 8 least significant bits of DAC7571's 12-bit conversion data. After receiving the LS-byte, the DAC7571 sends an acknowledge. At the falling edge of the acknowledge signal, following the LS-byte, the DAC7571 performs a digital to analog conversion. For further DAC updates, the master can keep repeating Control/MS-byte and LS-byte sequences expecting an acknowledge after each byte. After the required number of digital to analog conversions is complete, the master can break the communication link with the DAC7571 by pulling the SDA line from low to high while SCL line is high. This is called a stop condition. A stop condition brings the bus back to idle (SDA and SCL both high). A stop condition indicates that communication with the DAC7571 has ended. All devices on the bus, including the DAC7571, waits for a new start condition followed by a mtaching address byte. DAC7571 stays in a programmed state until the receipt of a stop condition.

| Transmitter | MSB                        | 6  | 5   | 4        | 3         | 2    | 1  | LSB  | Comment                                         |  |
|-------------|----------------------------|----|-----|----------|-----------|------|----|------|-------------------------------------------------|--|
| Master      |                            |    |     | <u>'</u> | Start     |      |    | •    | Begin Sequence <sup>(1)</sup>                   |  |
| Master      | 1                          | 0  | 0   | 1        | 1         | 0    | A0 | 0    | Write Addressing (LSB=0, $R/\overline{W} = 0$ ) |  |
| DAC7571     | DAC7571 Acknowledges       |    |     |          |           |      |    |      |                                                 |  |
| Master      | 0                          | 0  | PD1 | PD0      | D11       | D10  | D9 | D8   | Writing Control/MS-Byte                         |  |
| DAC7571     |                            |    |     | DAC7571  | Acknowled | lges |    |      |                                                 |  |
| Master      | D7                         | D6 | D5  | D4       | D3        | D2   | D1 | D0   | Writing LS-Byte                                 |  |
| DAC7571     | DAC7571 Acknowledges       |    |     |          |           |      |    |      |                                                 |  |
| Master      | Stop or Repeated Start (2) |    |     |          |           |      |    | Done |                                                 |  |

Table 1. Write Sequence in Standard/Fast Modes

## **POWER-ON RESET**

The DAC7571 contains a power-on reset circuit that controls the output voltage during power-up. On power-up, the DAC register is filled with zeros and the output voltage is 0 V. It remains at a zero-code output until a valid write sequence is made to the DAC. This is useful in applications where it is important to know the state of the DAC output while it is in the process of powering up.

#### **POWER-DOWN MODES**

The DAC7571 contains four separate modes of operation. These modes are programmable via two bits (PD1 and PD0). Table 2 shows how the state of these bits correspond to the mode of operation.

<sup>(1)</sup> Once DAC7571 is addressed, high-byte-low-byte sequences can repeat until a stop condition is received.

<sup>(2)</sup> Use repeated start to secure bus operation and loop back to the stage of write addressing for next Write.



| PD1 | PD0 | OPERATING MODE             |
|-----|-----|----------------------------|
| 0   | 0   | Normal Operation           |
| 0   | 1   | $1k\Omega$ to AGND, PWD    |
| 1   | 0   | 100k $\Omega$ to AGND, PWD |
| 1   | 1   | High Impedance PMD         |

Table 2. Modes of Operation for the DAC7571

When both bits are set to 0, the device works normally with normal power consumption of 150  $\mu$ A at 5V. However, for the three power-down modes, the supply current falls to 200 nA at 5V (50 nA at 3 V). Not only does the supply current fall but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This has the advantage that the output impedance of the device is known while in power-down mode. There are three different options: The output is connected internally to AGND through a 1 k $\Omega$  resistor, a 100 k $\Omega$  resistor, or it is left open-circuited (high impedance). The output stage is illustrated in Figure 46.



Figure 46. Output Stage During Power-Down

All linear circuitry is shut down when the power-down mode is activated. However, the contents of the DAC register are unaffected when in power-down. The time required to exit power down is typically 2.5  $\mu$ s for AV<sub>DD</sub> = 5 V and 5  $\mu$ s for AV<sub>DD</sub> = 3 V. See the Typical Characteristics for more information.

#### **CURRENT CONSUMPTION**

The DAC7571 typically consumes 150  $\mu$ A at  $V_{DD}$  = 5 V and 120  $\mu$ A at  $V_{DD}$  = 3 V. Additional current consumption can occur due to the digital inputs if  $V_{IH}$  <<  $V_{DD}$ . For most efficient power operation, CMOS logic levels are recommended at the digital inputs to the DAC. In power-down mode, typical current consumption is 200 nA. Ten to 20 ms after a power-down command is issued, the power-down current typically drops below 10 mA.

#### DRIVING RESISTIVE AND CAPACITIVE LOADS

The DAC7571 output stage is capable of driving loads of up to 1000 pF while remaining stable. Within the offset and gain error margins, the DAC7571 can operate rail-to-rail when driving a capacitive load. Resistive loads of 2 k $\Omega$  can be driven by the DAC7571 while achieving a typical load regulation of 1%. As the load resistance drops below 2 k $\Omega$ , the load regulation error increases. When the outputs of the DAC are driven to the positive rail under resistive loading, the PMOS transistor of each Class-AB output stage can enter into the linear region. When this occurs, the added IR voltage drop deteriorates the linearity performance of the DAC. This may occur within approximately the top 20 mV of the DAC's digital input-to-voltage output transfer characteristic.

#### **OUTPUT VOLTAGE STABILITY**

The DAC7571 exhibits excellent temperature stability of 5 ppm/ °C typical output voltage drift over the specified temperature range of the device. This enables the output voltage to stay within a  $\pm 25~\mu V$  window for a  $\pm 1^{\circ} C$  ambient temperature change. Good power-supply rejection ratio (PSRR) performance reduces supply noise present on  $V_{DD}$  from appearing at the outputs to well below 10  $\mu V$ -s. Combined with good dc noise performance and true 12-bit differential linearity, the DAC7571 becomes a perfect choice for closed-loop control applications.

#### **APPLICATIONS**

#### **USING REF02 AS A POWER SUPPLY FOR THE DAC7571**

Due to the extremely low supply current required by the DAC7571, a possible configuration is to use a REF02 +5V precision voltage reference to supply the required voltage to the DAC7571's supply input as well as the reference input, as shown in Figure 47. This is especially useful if the power supply is quite noisy or if the system supply voltages are at some value other than 5 V. The REF02 will output a steady supply voltage for the DAC7571. If the REF02 is used, the current it needs to supply to the DAC7571 is 150  $\mu$ A typical and 200  $\mu$ A max for  $V_{DD} = 5$  V. When a DAC output is loaded, the REF02 also needs to supply the current to the load. The total typical current required (with a 5 mW load on a given DAC output) is: 135  $\mu$ A + (5 mW/5 V) = 1.14 mA.

The load regulation of the REF02 is typically  $(0.005\% \times V_{DD})/mA$ , which results in an error of 285 mV for the 1.14 mA current drawn from it. This corresponds to a 0.2 LSB error for a 0 V to 5 V output range.



Figure 47. REF02 as Power Supply to DAC7571

#### **LAYOUT**

A precision analog component requires careful layout, adequate bypassing, and clean, well-regulated power supplies.

The power applied to  $V_{DD}$  should be well regulated and low noise. Switching power supplies and DC/DC converters will often have high-frequency glitches or spikes riding on the output voltage. In addition, digital components can create similar high-frequency spikes as their internal logic switches states. This noise can easily couple into the DAC output voltage through various paths between the power connections and analog output.

As with the GND connection,  $V_{DD}$  should be connected to a +5 V power supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. In addition, the 1  $\mu$ F to 10  $\mu$ F and 0.1  $\mu$ F bypass capacitors are strongly recommended. In some situations, additional bypassing may be required, such as a 100 $\mu$ F electrolytic capacitor or even a Pi filter made up of inductors and capacitors—all designed to essentially low-pass filter the +5 V supply, removing the high-frequency noise.





i.com 10-May-2006

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| DAC7571IDBVR     | ACTIVE                | SOT-23          | DBV                | 6    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| DAC7571IDBVRG4   | ACTIVE                | SOT-23          | DBV                | 6    | 3000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| DAC7571IDBVT     | ACTIVE                | SOT-23          | DBV                | 6    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| DAC7571IDBVTG4   | ACTIVE                | SOT-23          | DBV                | 6    | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





om 11-Mar-2008

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| DAC7571IDBVR | SOT-23          | DBV                | 6 | 3000 | 177.8                    | 9.7                      | 3.2     | 3.1     | 1.39    | 4.0        | 8.0       | Q3               |
| DAC7571IDBVT | SOT-23          | DBV                | 6 | 250  | 177.8                    | 9.7                      | 3.2     | 3.1     | 1.39    | 4.0        | 8.0       | Q3               |

# PACKAGE MATERIALS INFORMATION

11-Mar-2008



\*All dimensions are nominal

| Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|---------------------|-----|------|------|-------------|------------|-------------|
| DAC7571IDBVR | SOT-23              | DBV | 6    | 3000 | 184.0       | 184.0      | 50.0        |
| DAC7571IDBVT | SOT-23              | DBV | 6    | 250  | 184.0       | 184.0      | 50.0        |

# DBV (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- Falls within JEDEC MO-178 Variation AB, except minimum lead width.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mamt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| www.ti.com/audio          |
|---------------------------|
| www.ti.com/automotive     |
| www.ti.com/broadband      |
| www.ti.com/digitalcontrol |
| www.ti.com/medical        |
| www.ti.com/military       |
| www.ti.com/opticalnetwork |
| www.ti.com/security       |
| www.ti.com/telephony      |
| www.ti.com/video          |
| www.ti.com/wireless       |
|                           |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated