# MIXED SIGNAL MICROCONTROLLER #### **FEATURES** Low Supply-Voltage Range: 1.8 V to 3.6 V Ultra-Low Power Consumption Active Mode: 220 µA at 1 MHz, 2.2 V - Standby Mode: 0.5 μA Off Mode (RAM Retention): 0.1 μA Five Power-Saving Modes Ultra-Fast Wake-Up From Standby Mode in Less Than 1 µs 16-Bit RISC Architecture, 62.5-ns Instruction Cycle Time Basic Clock Module Configurations Internal Frequencies up to 16 MHz With One Calibrated Frequency Internal Very Low Power Low-Frequency (LF) Oscillator 32-kHz Crystal - External Digital Clock Source - 16-Bit Timer\_A With Two Capture/Compare Registers - Universal Serial Interface (USI) Supporting SPI and I2C (See Table 1) - Brownout Detector - 10-Bit 200-ksps A/D Converter With Internal Reference, Sample-and-Hold, and Autoscan (See Table 1) - Serial Onboard Programming, No External Programming Voltage Needed, Programmable Code Protection by Security Fuse - On-Chip Emulation Logic With Spy-Bi-Wire Interface - Family Members Details See Table 1 - Available in 14-Pin Plastic Small-Outline Thin Package (TSSOP), 14-Pin Plastic Dual Inline Package (PDIP), and 16-Pin QFN Package - For Complete Module Descriptions, See the MSP430x2xx Family User's Guide (SLAU144) #### DESCRIPTION The Texas Instruments MSP430 family of ultra-low-power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs. The MSP430G2x21/G2x31 series is an ultra-low-power mixed signal microcontroller with a built-in 16-bit timer and ten I/O pins. The MSP430G2x31 family members have a 10-bit A/D converter and built-in communication capability using synchronous protocols (SPI or I2C). For configuration details, see Table 1. Typical applications include low-cost sensor systems that capture analog signals, convert them to digital values, and then process the data for display or for transmission to a host system. # Table 1. Available Options<sup>(1)</sup> | Device | BSL | EEM | Flash<br>(KB) | RAM<br>(B) | Timer_A | USI | ADC10<br>Channel | Clock | 1/0 | Package<br>Type <sup>(2)</sup> | |----------------------------------------------------------|-----|-----|---------------|------------|---------|-----|------------------|--------------|-----|--------------------------------| | MSP430G2231IRSA16<br>MSP430G2231IPW14<br>MSP430G2231IN14 | - | 1 | 2 | 128 | 1x TA2 | 1 | 8 | LF, DCO, VLO | 10 | 16-QFN<br>14-TSSOP<br>14-PDIP | | MSP430G2221IRSA16<br>MSP430G2221IPW14<br>MSP430G2221IN14 | - | 1 | 2 | 128 | 1x TA2 | 1 | - | LF, DCO, VLO | 10 | 16-QFN<br>14-TSSOP<br>14-PDIP | | MSP430G2131IRSA16<br>MSP430G2131IPW14<br>MSP430G2131IN14 | - | 1 | 1 | 128 | 1x TA2 | 1 | 8 | LF, DCO, VLO | 10 | 16-QFN<br>14-TSSOP<br>14-PDIP | | MSP430G2121IRSA16<br>MSP430G2121IPW14<br>MSP430G2121IN14 | - | 1 | 1 | 128 | 1x TA2 | 1 | - | LF, DCO, VLO | 10 | 16-QFN<br>14-TSSOP<br>14-PDIP | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. <sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging. #### Device Pinout, MSP430G2x21 NOTE: See port schematics in Application Information for detailed I/O information. NOTE: See port schematics in Application Information for detailed I/O information. #### Device Pinout, MSP430G2x31 #### N OR PW PACKAGE (TOP VIEW) 14 DVSS P1.0/TA0CLK/ACLK/A0 2 13 XIN/P2.6/TA0.1 P1.1/TA0.0/A1 3 12 XOUT/P2.7 P1.2/TA0.1/A2 4 11 TEST/SBWTCK 5 10 RST/NMI/SBWTDIO P1.3/ADC10CLK/A3/VREF-/VEREF- I P1.4/SMCLK/A4/VREF+/VEREF+/TCK P1.7/A7/SDI/SDA/TDO/TDI 6 8 P1.6/TA0.1/A6/SDO/SCL/TDI/TCLK P1.5/TA0.0/A5/SCLK/TMS 7 NOTE: See port schematics in Application Information for detailed I/O information. # **RSA PACKAGE** (TOP VIEW) DVCC 15 14 13 P1.0/TA0CLK/ACLK/A0 125 XIN/P2.6/TA0.1 P1.1/TA0.0/A1 XOUT/P2.7 P1.2/TA0.1/A2 3 100 TEST/SBWTCK 9 🦳 P1.3/ADC10CLK/A3/VREF-/VEREF-RST/NMI/SBWTDIO 6 8 P1.4/SMCLK/A4/VREF+/VEREF+/TCK 5/TA0.0/SCLK/A5/TMS .6/TA0.1/SDO/SCL/TDI/TCLK P1.7/SDI/SDA/TDO/TDI $\overline{\Sigma}$ NOTE: See port schematics in Application Information for detailed I/O information. #### Functional Block Diagram, MSP430G2x21 # Functional Block Diagram, MSP430G2x31 #### **Table 2. Terminal Functions** | TERMI | INAL | | | | |--------------------------------------------------------|-------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | N | 0. | I/O | DESCRIPTION | | NAME | N, PW | RSA | · | | | P1.0/<br>TA0CLK/<br>ACLK/<br>A0 | 2 | 1 | I/O | General-purpose digital I/O pin Timer0_A, clock signal TACLK input ACLK signal output ADC10 analog input A0 <sup>(1)</sup> | | P1.1/<br>TA0.0/<br>A1 | 3 | 2 | I/O | General-purpose digital I/O pin<br>Timer0_A, capture: CCI0A input, compare: Out0 output<br>ADC10 analog input A1 <sup>(1)</sup> | | P1.2/<br>TA0.1/<br>A2 | 4 | 3 | I/O | General-purpose digital I/O pin<br>Timer0_A, capture: CCI1A input, compare: Out1 output<br>ADC10 analog input A2 <sup>(1)</sup> | | P1.3/<br>ADC10CLK/<br>A3/<br>VREF-/VEREF | 5 | 4 | I/O | General-purpose digital I/O pin ADC10, conversion clock output <sup>(1)</sup> ADC10 analog input A3 <sup>(1)</sup> ADC10 negative reference voltage <sup>(1)</sup> | | P1.4/<br>SMCLK/<br>A4/<br>VREF+/VEREF+/<br>TCK | 6 | 5 | I/O | General-purpose digital I/O pin SMCLK signal output ADC10 analog input A4 <sup>(1)</sup> ADC10 positive reference voltage <sup>(1)</sup> JTAG test clock, input terminal for device programming and test | | P1.5/<br>TA0.0/<br>A5/<br>SCLK/<br>TMS | 7 | 6 | I/O | General-purpose digital I/O pin Timer0_A, compare: Out0 output ADC10 analog input A5 <sup>(1)</sup> USI: clock input in I2C mode; clock input/output in SPI mode JTAG test mode select, input terminal for device programming and test | | P1.6/<br>TA0.1/<br>A6/<br>SDO/<br>SCL/<br>TDI/TCLK | 8 | 7 | I/O | General-purpose digital I/O pin Timer0_A, capture: CCI1A input, compare: Out1 output ADC10 analog input A6 <sup>(1)</sup> USI: Data output in SPI mode USI: I2C clock in I2C mode JTAG test data input or test clock input during programming and test | | P1.7/<br>A7/<br>SDI/<br>SDA/<br>TDO/TDI <sup>(2)</sup> | 9 | 8 | I/O | General-purpose digital I/O pin ADC10 analog input A7 <sup>(1)</sup> USI: Data input in SPI mode USI: I2C data in I2C mode JTAG test data output terminal or test data input during programming and test | | XIN/<br>P2.6/<br>TA0.1 | 13 | 12 | I/O | Input terminal of crystal oscillator<br>General-purpose digital I/O pin<br>Timer0_A, compare: Out1 output | | XOUT/<br>P2.7 | 12 | 11 | I/O | Output terminal of crystal oscillator <sup>(3)</sup> General-purpose digital I/O pin | | RST/<br>NMI/<br>SBWTDIO | 10 | 9 | I | Reset Nonmaskable interrupt input Spy-Bi-Wire test data input/output during programming and test | | TEST/<br>SBWTCK | 11 | 10 | I | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST. Spy-Bi-Wire test clock input during programming and test | | DVCC | 1 | 15, 16 | NA | Supply voltage | | DVSS | 14 | 13, 14 | NA | Ground reference | | QFN Pad | - | Pad | NA | QFN package pad connection to V <sub>SS</sub> recommended. | - (1) MSP430G2x31 only - TDO or TDI is selected via JTAG instruction. If XOUT/P2.7 is used as an input, excess current will flow until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset. #### SHORT-FORM DESCRIPTION #### **CPU** The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand. The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock. Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers. Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions. The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data. #### **Instruction Set** The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 3 shows examples of the three types of instruction formats; Table 4 shows the address modes. | Program Counter | PC/R0 | |--------------------------|-----------| | Stack Pointer | SP/R1 | | Status Register | SR/CG1/R2 | | Constant Generator | CG2/R3 | | General-Purpose Register | R4 | | General-Purpose Register | R5 | | General-Purpose Register | R6 | | General-Purpose Register | R7 | | General-Purpose Register | R8 | | General-Purpose Register | R9 | | General-Purpose Register | R10 | | General-Purpose Register | R11 | | General-Purpose Register | R12 | | General-Purpose Register | R13 | | General-Purpose Register | R14 | | General-Purpose Register | R15 | | | | **Table 3. Instruction Word Formats** | INSTRUCTION FORMAT | SYNTAX | OPERATION | |-----------------------------------|-----------|-----------------------| | Dual operands, source-destination | ADD R4,R5 | R4 + R5> R5 | | Single operands, destination only | CALL R8 | PC>(TOS), R8> PC | | Relative jump, un/conditional | JNE | Jump-on-equal bit = 0 | #### Table 4. Address Mode Descriptions<sup>(1)</sup> | ADDRESS MODE | S | D | SYNTAX | EXAMPLE | OPERATION | |------------------------|---|---|-----------------|------------------|-----------------------------| | Register | ✓ | ✓ | MOV Rs,Rd | MOV R10,R11 | R10> R11 | | Indexed | ✓ | ✓ | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6) | M(2+R5)> M(6+R6) | | Symbolic (PC relative) | 1 | ✓ | MOV EDE,TONI | | M(EDE)> M(TONI) | | Absolute | 1 | ✓ | MOV &MEM,&TCDAT | | M(MEM)> M(TCDAT) | | Indirect | ✓ | | MOV @Rn,Y(Rm) | MOV @R10,Tab(R6) | M(R10)> M(Tab+R6) | | Indirect autoincrement | 1 | | MOV @Rn+,Rm | MOV @R10+,R11 | M(R10)> R11<br>R10 + 2> R10 | | Immediate | ✓ | | MOV #X,TONI | MOV #45,TONI | #45> M(TONI) | (1) S = source, D = destination #### **Operating Modes** The MSP430 has one active mode and five software selectable low-power modes of operation. An interrupt event can wake up the device from any of the low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program. The following six operating modes can be configured by software: - Active mode (AM) - All clocks are active - Low-power mode 0 (LPM0) - CPU is disabled - ACLK and SMCLK remain active, MCLK is disabled - Low-power mode 1 (LPM1) - CPU is disabled - ACLK and SMCLK remain active, MCLK is disabled - DCO's dc generator is disabled if DCO not used in active mode - Low-power mode 2 (LPM2) - CPU is disabled - MCLK and SMCLK are disabled - DCO's dc generator remains enabled - ACLK remains active - Low-power mode 3 (LPM3) - CPU is disabled - MCLK and SMCLK are disabled - DCO's dc generator is disabled - ACLK remains active - Low-power mode 4 (LPM4) - CPU is disabled - ACLK is disabled - MCLK and SMCLK are disabled - DCO's dc generator is disabled - Crystal oscillator is stopped #### **Interrupt Vector Addresses** The interrupt vectors and the power-up starting address are located in the address range 0FFFFh to 0FFC0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence. If the reset vector (located at address 0FFFEh) contains 0FFFFh (for example, flash is not programmed) the CPU goes into LPM4 immediately after power-up. Table 5. Interrupt Sources, Flags, and Vectors | INTERRUPT SOURCE | INTERRUPT FLAG | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY | |--------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------|---------------------|-----------------| | Power-Up<br>External Reset<br>Watchdog Timer+<br>Flash key violation<br>PC out-of-range <sup>(1)</sup> | PORIFG<br>RSTIFG<br>WDTIFG<br>KEYV <sup>(2)</sup> | Reset | 0FFFEh | 31, highest | | NMI<br>Oscillator fault<br>Flash memory access violation | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2)(3)</sup> | (non)-maskable<br>(non)-maskable<br>(non)-maskable | 0FFFCh | 30 | | | | | 0FFFAh | 29 | | | | | 0FFF8h | 28 | | | | | 0FFF6h | 27 | | Watchdog Timer+ | WDTIFG | maskable | 0FFF4h | 26 | | Timer_A2 | TACCR0 CCIFG <sup>(4)</sup> | maskable | 0FFF2h | 25 | | Timer_A2 | TACCR1 CCIFG, TAIFG <sup>(2)(4)</sup> | maskable | 0FFF0h | 24 | | | | | 0FFEEh | 23 | | | | | 0FFECh | 22 | | ADC10 <sup>(5)</sup> | ADC10IFG <sup>(4)(5)</sup> | maskable | 0FFEAh | 21 | | USI | USIIFG, USISTTIFG <sup>(2)(4)</sup> | maskable | 0FFE8h | 20 | | I/O Port P2 (two flags) | P2IFG.6 to P2IFG.7 <sup>(2)(4)</sup> | maskable | 0FFE6h | 19 | | I/O Port P1 (eight flags) | P1IFG.0 to P1IFG.7 <sup>(2)(4)</sup> | maskable | 0FFE4h | 18 | | | | | 0FFE2h | 17 | | | | | 0FFE0h | 16 | | See (6) | | | 0FFDEh to<br>0FFC0h | 15 to 0, lowest | <sup>(1)</sup> A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from within unused address ranges. <sup>(2)</sup> Multiple source flags <sup>(3) (</sup>non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot. <sup>(4)</sup> Interrupt flags are located in the module. <sup>(5)</sup> MSP430G2x31 only <sup>(6)</sup> The interrupt vectors at addresses 0FFDEh to 0FFC0h are not used in this device and can be used for regular program code if necessary. # Special Function Registers (SFRs) Most interrupt and module enable bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement. Legend rw: Bit can be read and written. > rw-0,1: Bit can be read and written. It is reset or set by PUC. rw-(0,1): Bit can be read and written. It is reset or set by POR. SFR bit is not present in device. # Table 6. Interrupt Enable Register 1 and 2 | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|------------|----------------------------------------------------------------------------------------------------------------------------------------|--------|-------|---|---|------|-------|--|--|--| | 00h | | | ACCVIE | NMIIE | | | OFIE | WDTIE | | | | | | | | rw-0 | rw-0 | | | rw-0 | rw-0 | | | | | WDTIE | | Watchdog Timer interrupt enable. Inactive if watchdog mode is selected. Active if Watchdog Timer is configured in interval timer mode. | | | | | | | | | | | OFIE | Oscillator | r fault interrupt e | enable | | | | | | | | | | NMIIE | (Non)ma | skable interrupt | enable | | | | | | | | | | ACCVIE | Flash acc | Flash access violation interrupt enable | | | | | | | | | | | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 01h | | | | | | | | | | | | #### Table 7. Interrupt Flag Register 1 and 2 | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|--------|--------|--------|-------|--------| | 02h | | | | NMIIFG | RSTIFG | PORIFG | OFIFG | WDTIFG | | | | | | rw-0 | rw-(0) | rw-(1) | rw-1 | rw-(0) | **WDTIFG** Set on watchdog timer overflow (in watchdog mode) or security key violation. Reset on $V_{CC}$ power-on or a reset condition at the $\overline{RST}/NMI$ pin in reset mode. **OFIFG** Flag set on oscillator fault. Power-On Reset interrupt flag. Set on V<sub>CC</sub> power-up. **PORIFG** **RSTIFG** External reset interrupt flag. Set on a reset condition at RST/NMI pin in reset mode. Reset on V<sub>CC</sub> power-up. **NMIIFG** Set via RST/NMI pin | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|---|---|---|---| | 03h | | | | | | | | | # **Memory Organization** #### **Table 8. Memory Organization** | | | MSP430G2021<br>MSP430G2031 | MSP430G2121<br>MSP430G2131 | MSP430G2221<br>MSP430G2231 | |------------------------|-----------|----------------------------|----------------------------|----------------------------| | Memory | Size | 512B | 1kB | 2kB | | Main: interrupt vector | Flash | 0xFFFF to 0xFFC0 | 0xFFFF to 0xFFC0 | 0xFFFF to 0xFFC0 | | Main: code memory | Flash | 0xFFFF to 0xFE00 | 0xFFFF to 0xFC00 | 0xFFFF to 0xF800 | | Information memory | Size | 256 Byte | 256 Byte | 256 Byte | | | Flash | 010FFh to 01000h | 010FFh to 01000h | 010FFh to 01000h | | RAM | Size | 128B<br>027Fh to 0200h | 128B<br>027Fh to 0200h | 128B<br>027Fh to 0200h | | Peripherals | 16-bit | 01FFh to 0100h | 01FFh to 0100h | 01FFh to 0100h | | | 8-bit | 0FFh to 010h | 0FFh to 010h | 0FFh to 010h | | | 8-bit SFR | 0Fh to 00h | 0Fh to 00h | 0Fh to 00h | ### **Flash Memory** The flash memory can be programmed via the Spy-Bi-Wire/JTAG port or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include: - Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size. - Segments 0 to n may be erased in one step, or each segment may be individually erased. - Segments A to D can be erased individually or as a group with segments 0 to n. Segments A to D are also called *information memory*. - Segment A contains calibration data. After reset segment A is protected against programming and erasing. It can be unlocked but care should be taken not to erase this segment if the device-specific calibration data is required. #### **Peripherals** Peripherals are connected to the CPU through data, address, and control buses and can be handled using all instructions. For complete module descriptions, see the MSP430x2xx Family User's Guide (SLAU144). #### **Oscillator and System Clock** The clock system is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator and an internal digitally controlled oscillator (DCO). The basic clock module is designed to meet the requirements of both low system cost and low power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1µs. The basic clock module provides the following clock signals: - · Auxiliary clock (ACLK), sourced either from a 32768-Hz watch crystal or the internal LF oscillator. - · Main clock (MCLK), the system clock used by the CPU. - Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules. Table 9. DCO Calibration Data (Provided From Factory In Flash Information Memory Segment A) | DCO FREQUENCY | CALIBRATION<br>REGISTER | SIZE | ADDRESS | |---------------|-------------------------|------|---------| | 1 MHz | CALBC1_1MHZ | byte | 010FFh | | I IVITZ | CALDCO_1MHZ | byte | 010FEh | #### **Brownout** The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off. #### Digital I/O There is one 8-bit I/O port implemented—port P1—and two bits of I/O port P2: - All individual I/O bits are independently programmable. - Any combination of input, output, and interrupt condition is possible. - Edge-selectable interrupt input capability for all the eight bits of port P1 and the two bits of port P2. - · Read/write access to port-control registers is supported by all instructions. - Each I/O has an individually programmable pull-up/pull-down resistor. #### **WDT+ Watchdog Timer** The primary function of the watchdog timer (WDT+) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals. #### Timer A2 Timer\_A2 is a 16-bit timer/counter with two capture/compare registers. Timer\_A2 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A2 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers. Table 10. Timer\_A2 Signal Connections – Device With ADC10 | INPUT PIN | INPUT PIN NUMBER | | MODULE | MODULE | MODULE | OUTPUT PIN NUMBER | | | | | |-----------|------------------|------------------------|------------|--------|------------------|-------------------|-----------|-----|--|--| | PW, N | RSA | DEVICE INPUT<br>SIGNAL | INPUT NAME | BLOCK | OUTPUT<br>SIGNAL | PW, N | RSA | | | | | 2 - P1.0 | 1 - P1.0 | TACLK | TACLK | Timer | | | | | | | | | | ACLK | ACLK | | Timor | Timor | T: | NΙΔ | | | | | | SMCLK | SMCLK | | NA | | | | | | | 2 - P1.0 | 1 - P1.0 | TACLK | INCLK | | | | | | | | | 3 - P1.1 | 2 - P1.1 | TA0 | CCI0A | | | 3 - P1.1 | 2 - P1.1 | | | | | | | ACLK (internal) | CCI0B | CCDO | TA0 | 7 - P1.5 | 6 - P1.5 | | | | | | | VSS | GND | CCR0 | TA0 | | | | | | | | | VCC | VCC | | | | | | | | | 4 - P1.2 | 3 - P1.2 | TA1 | CCI1A | | | 4 - P1.2 | 3 - P1.2 | | | | | 8 - P1.6 | 7 - P1.6 | TA1 | CCI1B | CCD4 | TA1 | 8 - P1.6 | 7 - P1.6 | | | | | | | VSS | GND | CCR1 | | 13 - P2.6 | 12 - P2.6 | | | | | | | VCC | VCC | | | | | | | | #### USI The universal serial interface (USI) module is used for serial data communication and provides the basic hardware for synchronous communication protocols like SPI and I2C. #### ADC10 (MSP430G2x31 only) The ADC10 module supports fast, 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator and data transfer controller, or DTC, for automatic conversion result handling, allowing ADC samples to be converted and stored without any CPU intervention. #### **Peripheral File Map** # **Table 11. Peripherals With Word Access** | MODULE | REGISTER DESCRIPTION | REGISTER<br>NAME | OFFSET | |--------------------------|---------------------------------|------------------|--------| | ADC10 (MSP430G2x31 only) | ADC data transfer start address | ADC10SA | 1BCh | | | ADC control 0 | ADC10CTL0 | 01B0h | | | ADC control 1 | ADC10CTL0 | 01B2h | | | ADC memory | ADC10MEM | 01B4h | | Timer_A | Capture/compare register | TACCR1 | 0174h | | | Capture/compare register | TACCR0 | 0172h | | | Timer_A register | TAR | 0170h | | | Capture/compare control | TACCTL1 | 0164h | | | Capture/compare control | TACCTL0 | 0162h | | | Timer_A control | TACTL | 0160h | | | Timer_A interrupt vector | TAIV | 012Eh | | Flash Memory | Flash control 3 | FCTL3 | 012Ch | | | Flash control 2 | FCTL2 | 012Ah | | | Flash control 1 | FCTL1 | 0128h | | Watchdog Timer+ | Watchdog/timer control | WDTCTL | 0120h | # **Table 12. Peripherals With Byte Access** | MODULE | REGISTER DESCRIPTION | REGISTER<br>NAME | OFFSET | |--------------------------|-------------------------------|------------------|--------| | ADC10 (MSP430G2x31 only) | ADC analog enable | ADC10AE0 | 04Ah | | | ADC data transfer control 1 | ADC10DTC1 | 049h | | | ADC data transfer control 0 | ADC10DTC0 | 048h | | USI | USI control 0 | USICTL0 | 078h | | | USI control 1 | USICTL1 | 079h | | | USI clock control | USICKCTL | 07Ah | | | USI bit counter | USICNT | 07Bh | | | USI shift register | USISR | 07Ch | | Basic Clock System+ | Basic clock system control 3 | BCSCTL3 | 053h | | | Basic clock system control 2 | BCSCTL2 | 058h | | | Basic clock system control 1 | BCSCTL1 | 057h | | | DCO clock frequency control | DCOCTL | 056h | | Port P2 | Port P2 resistor enable | P2REN | 02Fh | | | Port P2 selection | P2SEL | 02Eh | | | Port P2 interrupt enable | P2IE | 02Dh | | | Port P2 interrupt edge select | P2IES | 02Ch | | | Port P2 interrupt flag | P2IFG | 02Bh | | | Port P2 direction | P2DIR | 02Ah | | | Port P2 output | P2OUT | 029h | | | Port P2 input | P2IN | 028h | # **Table 12. Peripherals With Byte Access (continued)** | MODULE | REGISTER DESCRIPTION | REGISTER<br>NAME | OFFSET | |------------------|-------------------------------|------------------|--------| | Port P1 | Port P1 resistor enable | P1REN | 027h | | | Port P1 selection | P1SEL | 026h | | | Port P1 interrupt enable | P1IE | 025h | | | Port P1 interrupt edge select | P1IES | 024h | | | Port P1 interrupt flag | P1IFG | 023h | | | Port P1 direction | P1DIR | 022h | | | Port P1 output | P1OUT | 021h | | | Port P1 input | P1IN | 020h | | Special Function | SFR interrupt flag 2 | IFG2 | 003h | | | SFR interrupt flag 1 | IFG1 | 002h | | | SFR interrupt enable 2 | IE2 | 001h | | | SFR interrupt enable 1 | IE1 | 000h | # Absolute Maximum Ratings(1) | Voltage applied at V <sub>CC</sub> to V <sub>SS</sub> | | –0.3 V to 4.1 V | |------------------------------------------------------------|---------------------|-----------------------------------| | Voltage applied to any pin <sup>(2)</sup> | | -0.3 V to V <sub>CC</sub> + 0.3 V | | Diode current at any device pin | | ±2 mA | | Ct | Unprogrammed device | –55°C to 150°C | | Storage temperature range, T <sub>stg</sub> <sup>(3)</sup> | Programmed device | –55°C to 150°C | - (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse. - (3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels. #### **Recommended Operating Conditions** | | | | MIN | NOM | MAX | UNIT | |---------------------|-----------------------------------------------------|-----------------------------------------------------|-----|-----|-----|------| | V | Cupply valtage | During program execution | 1.8 | | 3.6 | V | | V <sub>CC</sub> | Supply voltage | During flash programming | 2.2 | | 3.6 | V | | $V_{SS}$ | Supply voltage | | | 0 | | V | | T <sub>A</sub> | Operating free-air temperature | I version | -40 | | 85 | °C | | | | $V_{CC} = 1.8 \text{ V},$<br>Duty cycle = 50% ± 10% | dc | | 6 | | | f <sub>SYSTEM</sub> | Processor frequency (maximum MCLK frequency) (1)(2) | $V_{CC} = 2.7 \text{ V},$<br>Duty cycle = 50% ± 10% | dc | | 12 | MHz | | | | $V_{CC} = 3.3 \text{ V},$<br>Duty cycle = 50% ± 10% | dc | | 16 | | - (1) The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse width of the specified maximum frequency. - (2) Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet. Note: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V. Figure 1. Safe Operating Area #### **Electrical Characteristics** # Active Mode Supply Current Into V<sub>CC</sub> Excluding External Current over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)(2) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-----|------| | | | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$ | | 2.2 V | | 220 | | | | I <sub>AM,1MHz</sub> | Active mode (AM) current (1 MHz) | f <sub>ACLK</sub> = 32768 Hz, Program executes in flash, BCSCTL1 = CALBC1_1MHZ, DCOCTL = CALDCO_1MHZ, CPUOFF = 0, SCG0 = 0, SCG1 = 0, OSCOFF = 0 | | 3 V | | 300 | 370 | μΑ | - (1) All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current. (2) The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF. # Typical Characteristics – Active Mode Supply Current (Into V<sub>CC</sub>) Figure 2. Active Mode Current vs $V_{CC}$ , $T_A = 25^{\circ}C$ Figure 3. Active Mode Current vs DCO Frequency # Low-Power Mode Supply Currents (Into V<sub>cc</sub>) Excluding External Current over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1) (2) | Р | ARAMETER | TEST CONDITIONS | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|-----|-----|------| | I <sub>LPM0,1MHz</sub> | Low-power mode 0<br>(LPM0) current <sup>(3)</sup> | $ \begin{aligned} f_{\text{MCLK}} &= 0 \text{ MHz}, \\ f_{\text{SMCLK}} &= f_{\text{DCO}} = 1 \text{ MHz}, \\ f_{\text{ACLK}} &= 32768 \text{ Hz}, \\ \text{BCSCTL1} &= \text{CALBC1\_1MHZ}, \\ \text{DCOCTL} &= \text{CALDCO\_1MHZ}, \\ \text{CPUOFF} &= 1, \text{SCG0} = 0, \text{SCG1} = 0, \\ \text{OSCOFF} &= 0 \end{aligned} $ | 25°C | 2.2 V | | 65 | | μΑ | | I <sub>LPM2</sub> | Low-power mode 2 (LPM2) current (4) | $\begin{split} &f_{\text{MCLK}} = f_{\text{SMCLK}} = 0 \text{ MHz}, \\ &f_{\text{DCO}} = 1 \text{ MHz}, \\ &f_{\text{ACLK}} = 32768 \text{ Hz}, \\ &\text{BCSCTL1} = \text{CALBC1\_1MHZ}, \\ &\text{DCOCTL} = \text{CALDCO\_1MHZ}, \\ &\text{CPUOFF} = 1, \text{SCG0} = 0, \text{SCG1} = 1, \\ &\text{OSCOFF} = 0 \end{split}$ | 25°C | 2.2 V | | 22 | | μΑ | | I <sub>LPM3,LFXT1</sub> | Low-power mode 3 (LPM3) current <sup>(4)</sup> | $ \begin{aligned} f_{DCO} &= f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}, \\ f_{ACLK} &= 32768 \text{ Hz}, \\ CPUOFF &= 1, SCG0 = 1, SCG1 = 1, \\ OSCOFF &= 0 \end{aligned} $ | 25°C | 2.2 V | | 0.7 | 1.5 | μΑ | | I <sub>LPM3,VLO</sub> | Low-power mode 3 current, (LPM3) <sup>(4)</sup> | $ \begin{aligned} f_{DCO} &= f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}, \\ f_{ACLK} &\text{from internal LF oscillator (VLO),} \\ CPUOFF &= 1, SCG0 = 1, SCG1 = 1, \\ OSCOFF &= 0 \end{aligned} $ | 25°C | 2.2 V | | 0.5 | 0.7 | μΑ | | | | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$ | 25°C | 2.2 V | | 0.1 | 0.5 | μΑ | | I <sub>LPM4</sub> | Low-power mode 4<br>(LPM4) current <sup>(5)</sup> | f <sub>ACLK</sub> = 0 Hz,<br>CPUOFF = 1, SCG0 = 1, SCG1 = 1,<br>OSCOFF = 1 | 85°C | 2.2 V | | 0.8 | 1.5 | μΑ | - (1) All inputs are tied to 0 V or to $V_{CC}$ . Outputs do not source or sink any current. - (2) The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. - (3) Current for brownout and WDT clocked by SMCLK included. - (4) Current for brownout and WDT clocked by ACLK included. - (5) Current for brownout included. #### Typical Characteristics Low-Power Mode Supply Currents over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) Figure 4. LPM3 Current vs Temperature Figure 5. LPM4 Current vs Temperature #### Schmitt-Trigger Inputs – Ports Px over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|----------------------|-----|----------------------|------| | \/ | Desitive gains input threshold valtage | | | 0.45 V <sub>CC</sub> | | 0.75 V <sub>CC</sub> | V | | $V_{IT+}$ | Positive-going input threshold voltage | | 3 V | 1.35 | | 2.25 | V | | ., | No motive make a local through and value as | | | 0.25 V <sub>CC</sub> | | 0.55 V <sub>CC</sub> | ., | | $V_{IT-}$ | Negative-going input threshold voltage | | 3 V | 0.75 | | 1.65 | V | | $V_{hys}$ | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) | | 3 V | 0.3 | | 1 | V | | R <sub>Pull</sub> | Pullup/pulldown resistor | For pullup: V <sub>IN</sub> = V <sub>SS</sub><br>For pulldown: V <sub>IN</sub> = V <sub>CC</sub> | 3 V | 20 | 35 | 50 | kΩ | | Cı | Input capacitance | $V_{IN} = V_{SS}$ or $V_{CC}$ | | | 5 | | pF | #### **Leakage Current – Ports Px** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN MAX | UNIT | |------------------------|--------------------------------|-----------------|-----------------|---------|------| | I <sub>lkg(Px.y)</sub> | High-impedance leakage current | (1) (2) | 3 V | ±50 | nA | - The leakage current is measured with $V_{SS}$ or $V_{CC}$ applied to the corresponding pin(s), unless otherwise noted. The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is disabled. #### Outputs – Ports Px over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |----------|---------------------------|-------------------------------------|-----------------|-----|-----------------------|-----|------| | $V_{OH}$ | High-level output voltage | $I_{(OHmax)} = -6 \text{ mA}^{(1)}$ | 3 V | ٧ | <sub>CC</sub> – 0.3 | | V | | $V_{OL}$ | Low-level output voltage | $I_{(OLmax)} = 6 \text{ mA}^{(1)}$ | 3 V | V | / <sub>SS</sub> + 0.3 | | V | The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop #### **Output Frequency – Ports Px** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|-----|------| | f <sub>Px.y</sub> | Port output frequency (with load) | Px.y, $C_L = 20 \text{ pF}$ , $R_L = 1 \text{ k}\Omega^{(1)}$ (2) | 3 V | | 12 | | MHz | | f <sub>Port_CLK</sub> | Clock output frequency | $Px.y, C_L = 20 pF^{(2)}$ | 3 V | | 16 | | MHz | - A resistive divider with $2 \times 0.5 \text{ k}\Omega$ between $V_{CC}$ and $V_{SS}$ is used as load. The output is connected to the center tap of the divider. - The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency. # **Typical Characteristics – Outputs** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) # TYPICAL LOW-LEVEL OUTPUT CURRENT vs # TYPICAL LOW-LEVEL OUTPUT CURRENT vs LOW-LEVEL OUTPUT VOLTAGE # Figure 7. # TYPICAL HIGH-LEVEL OUTPUT CURRENT vs # TYPICAL HIGH-LEVEL OUTPUT CURRENT vs Figure 9. # POR/Brownout Reset (BOR)(1) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN TYP | MAX | UNIT | |-------------------------|-----------------------------------------------------------------|------------------------------|-----------------|----------------------------|------|------| | V <sub>CC(start)</sub> | See Figure 10 | dV <sub>CC</sub> /dt ≤ 3 V/s | | 0.7 × V <sub>(B_IT-)</sub> | ) | V | | V <sub>(B_IT-)</sub> | See Figure 10 through Figure 12 | dV <sub>CC</sub> /dt ≤ 3 V/s | | 1.35 | | V | | V <sub>hys(B_IT-)</sub> | See Figure 10 | dV <sub>CC</sub> /dt ≤ 3 V/s | | 140 | | mV | | t <sub>d(BOR)</sub> | See Figure 10 | | | | 2000 | μs | | t <sub>(reset)</sub> | Pulse length needed at RST/NMI pin to accepted reset internally | | 2.2 V/3 V | 2 | | μs | (1) The current consumption of the brownout module is already included in the $I_{CC}$ current consumption data. The voltage level $V_{(B\_IT-)}$ + $V_{hys(B\_IT-)}$ is $\leq 1.8 \text{ V}$ . Figure 10. POR/Brownout Reset (BOR) vs Supply Voltage # Typical Characteristics – POR/Brownout Reset (BOR) Figure 11. $V_{CC(drop)}$ Level With a Square Voltage Drop to Generate a POR/Brownout Signal Figure 12. V<sub>CC(drop)</sub> Level With a Triangle Voltage Drop to Generate a POR/Brownout Signal #### **Main DCO Characteristics** - All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15. - DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>. - Modulation control bits MODx select how often f<sub>DCO(RSEL,DCO+1)</sub> is used within the period of 32 DCOCLK cycles. The frequency f<sub>DCO(RSEL,DCO)</sub> is used for the remaining cycles. The frequency is an average equal to: <sup>32 × f</sup><sub>DCO(RSEL,DCO)</sub> \* f<sub>DCO(RSEL,DCO+1)</sub> $$f_{average} = \frac{\frac{32 - DCO(RSEL,DCO) - DCO(RSEL,DCO+1)}{MOD \times f_{DCO(RSEL,DCO)} + (32 - MOD) \times f_{DCO(RSEL,DCO+1)}}$$ ### **DCO Frequency** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------|----------------------------------------------------|-----------------|------|-------|------|-------| | | | RSELx < 14 | | 1.8 | | 3.6 | V | | $V_{CC}$ | Supply voltage | RSELx = 14 | | 2.2 | | 3.6 | V | | | | RSELx = 15 | | 3 | | 3.6 | V | | f <sub>DCO(0,0)</sub> | DCO frequency (0, 0) | RSELx = 0, $DCOx = 0$ , $MODx = 0$ | 3 V | 0.06 | | 0.14 | MHz | | f <sub>DCO(0,3)</sub> | DCO frequency (0, 3) | RSELx = 0, $DCOx = 3$ , $MODx = 0$ | 3 V | | 0.12 | | MHz | | f <sub>DCO(1,3)</sub> | DCO frequency (1, 3) | RSELx = 1, $DCOx = 3$ , $MODx = 0$ | 3 V | | 0.15 | | MHz | | f <sub>DCO(2,3)</sub> | DCO frequency (2, 3) | RSELx = 2, $DCOx = 3$ , $MODx = 0$ | 3 V | | 0.21 | | MHz | | f <sub>DCO(3,3)</sub> | DCO frequency (3, 3) | RSELx = 3, $DCOx = 3$ , $MODx = 0$ | 3 V | | 0.30 | | MHz | | f <sub>DCO(4,3)</sub> | DCO frequency (4, 3) | RSELx = 4, $DCOx = 3$ , $MODx = 0$ | 3 V | | 0.41 | | MHz | | f <sub>DCO(5,3)</sub> | DCO frequency (5, 3) | RSELx = 5, $DCOx = 3$ , $MODx = 0$ | 3 V | | 0.58 | | MHz | | f <sub>DCO(6,3)</sub> | DCO frequency (6, 3) | RSELx = 6, $DCOx = 3$ , $MODx = 0$ | 3 V | | 0.80 | | MHz | | f <sub>DCO(7,3)</sub> | DCO frequency (7, 3) | RSELx = 7, $DCOx = 3$ , $MODx = 0$ | 3 V | 0.8 | | 1.5 | MHz | | f <sub>DCO(8,3)</sub> | DCO frequency (8, 3) | RSELx = 8, $DCOx = 3$ , $MODx = 0$ | 3 V | | 1.6 | | MHz | | f <sub>DCO(9,3)</sub> | DCO frequency (9, 3) | RSELx = 9, $DCOx = 3$ , $MODx = 0$ | 3 V | | 2.3 | | MHz | | f <sub>DCO(10,3)</sub> | DCO frequency (10, 3) | RSELx = 10, $DCOx = 3$ , $MODx = 0$ | 3 V | | 3.4 | | MHz | | f <sub>DCO(11,3)</sub> | DCO frequency (11, 3) | RSELx = 11, $DCOx = 3$ , $MODx = 0$ | 3 V | | 4.25 | | MHz | | f <sub>DCO(12,3)</sub> | DCO frequency (12, 3) | RSELx = 12, $DCOx = 3$ , $MODx = 0$ | 3 V | 4.3 | | 7.3 | MHz | | f <sub>DCO(13,3)</sub> | DCO frequency (13, 3) | RSELx = 13, DCOx = 3, MODx = 0 | 3 V | | 7.8 | | MHz | | f <sub>DCO(14,3)</sub> | DCO frequency (14, 3) | RSELx = 14, DCOx = 3, MODx = 0 | 3 V | 8.6 | | 13.9 | MHz | | f <sub>DCO(15,3)</sub> | DCO frequency (15, 3) | RSELx = 15, DCOx = 3, MODx = 0 | 3 V | | 15.25 | | MHz | | f <sub>DCO(15,7)</sub> | DCO frequency (15, 7) | RSELx = 15, DCOx = 7, MODx = 0 | 3 V | | 21 | | MHz | | S <sub>RSEL</sub> | Frequency step between range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)}/f_{DCO(RSEL,DCO)}$ | 3 V | | 1.35 | | ratio | | S <sub>DCO</sub> | Frequency step between tap DCO and DCO+1 | $S_{DCO} = f_{DCO(RSEL,DCO+1)}/f_{DCO(RSEL,DCO)}$ | 3 V | | 1.08 | | ratio | | Duty cycle | | Measured at SMCLK output | 3 V | | 50 | | % | # Calibrated DCO Frequencies – Tolerance over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------------|------------------------------------------------------------------------------|----------------|-----------------|-----|------|-----|------| | 1-MHz tolerance over temperature <sup>(1)</sup> | BCSCTL1= CALBC1_1MHz,<br>DCOCTL = CALDCO_1MHz,<br>calibrated at 30°C and 3 V | 0°C to 85°C | 3 V | -3 | ±0.5 | +3 | % | | 1-MHz tolerance over V <sub>CC</sub> | BCSCTL1= CALBC1_1MHz,<br>DCOCTL = CALDCO_1MHz,<br>calibrated at 30°C and 3 V | 30°C | 1.8 V to 3.6 V | -3 | ±2 | +3 | % | | 1-MHz tolerance overall | BCSCTL1= CALBC1_1MHz,<br>DCOCTL = CALDCO_1MHz,<br>calibrated at 30°C and 3 V | -40°C to 85°C | 1.8 V to 3.6 V | -6 | ±3 | +6 | % | <sup>(1)</sup> This is the frequency change from the measured frequency at 30°C over temperature. #### Wake-Up From Lower-Power Modes (LPM3/4) – Electrical Characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------|-----------------------------------------------|-----------------|-----|---------------------------------------|-----|------| | t <sub>DCO,LPM3/4</sub> | DCO clock wake-up time from LPM3/4 <sup>(1)</sup> | BCSCTL1= CALBC1_1MHz,<br>DCOCTL = CALDCO_1MHz | 3 V | | 1.5 | | μs | | t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3/4 <sup>(2)</sup> | | | | 1/f <sub>MCLK</sub> +<br>Clock,LPM3/4 | | | The DCO clock wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK). Parameter applicable only if DCOCLK is used for MCLK. #### Typical Characteristics – DCO Clock Wake-Up Time From LPM3/4 Figure 13. DCO Wake-Up Time From LPM3 vs DCO Frequency # Crystal Oscillator, XT1, Low-Frequency Mode<sup>(1)</sup> over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------|-------|-------|-------|------| | f <sub>LFXT1,LF</sub> | LFXT1 oscillator crystal frequency, LF mode 0, 1 | XTS = 0, LFXT1Sx = 0 or 1 | 1.8 V to 3.6 V | | 32768 | | Hz | | f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level square wave input frequency, LF mode | XTS = 0, XCAPx = 0, LFXT1Sx = 3 | 1.8 V to 3.6 V | 10000 | 32768 | 50000 | Hz | | 04 | Oscillation allowance for | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ Hz, $C_{L,eff} = 6$ pF | | | 500 | | 1.0 | | OA <sub>LF</sub> | LF crystals | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ Hz, $C_{L,eff} = 12$ pF | | | 200 | 200 | kΩ | | | | XTS = 0, $XCAPx = 0$ | | | 1 | | | | 0 | Integrated effective load | XTS = 0, XCAPx = 1 | | | 5.5 | | F | | $C_{L,eff}$ | capacitance, LF mode (2) | XTS = 0, XCAPx = 2 | | | 8.5 | | pF | | | | XTS = 0, XCAPx = 3 | | | 11 | | | | Duty cycle | LF mode | XTS = 0, Measured at P2.0/ACLK, f <sub>LFXT1,LF</sub> = 32768 Hz | 2.2 V | 30 | 50 | 70 | % | | f <sub>Fault,LF</sub> | Oscillator fault frequency,<br>LF mode <sup>(3)</sup> | XTS = 0, XCAPx = 0, LFXT1Sx = 3 <sup>(4)</sup> | 2.2 V | 10 | | 10000 | Hz | - (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed. - (a) Keep the trace between the device and the crystal as short as possible. - (b) Design a good ground plane around the oscillator pins. - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT. - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins. - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins. - (f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins. - (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter. - (2) Includes parasitic bond and package capacitance (approximately 2 pF per pin). - Since the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal. - (3) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag. - (4) Measured with logic-level input frequency but also applies to operation with crystals. #### Internal Very-Low-Power Low-Frequency Oscillator (VLO) over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------|----------------|-----------------|-----|-----|-----|------| | $f_{VLO}$ | VLO frequency | -40°C to 85°C | 3 V | 4 | 12 | 20 | kHz | | $df_{VLO}/d_{T}$ | VLO frequency temperature drift | -40°C to 85°C | 3 V | | 0.5 | | %/°C | | $df_{VLO}/dV_{CC}$ | VLO frequency supply voltage drift | 25°C | 1.8 V to 3.6 V | | 4 | | %/V | #### Timer A over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> | MIN TYP MAX | UNIT | |---------------------|-------------------------------|---------------------------------------------------------------------------|-----------------|---------------------|------| | $f_{TA}$ | Timer_A input clock frequency | Internal: SMCLK, ACLK<br>External: TACLK, INCLK<br>Duty cycle = 50% ± 10% | | f <sub>SYSTEM</sub> | MHz | | t <sub>TA,cap</sub> | Timer_A capture timing | TA0, TA1 | 3 V | 20 | ns | #### **USI, Universal Serial Interface** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN TYP MAX | | UNIT | | |---------------------|-----------------------------------------|-------------------------------------------------------------|-----------------|-------------|---------------------|--------------------------|-----| | f <sub>USI</sub> | USI clock frequency | External: SCLK;<br>Duty cycle = 50% ±10%;<br>SPI slave mode | | | f <sub>SYSTEM</sub> | | MHz | | V <sub>OL,I2C</sub> | Low-level output voltage on SDA and SCL | USI module in I2C mode,<br>I <sub>(OLmax)</sub> = 1.5 mA | 3 V | $V_{SS}$ | | V <sub>SS</sub><br>+ 0.4 | V | # Typical Characteristics – USI Low-Level Output Voltage on SDA and SCL Figure 14. USI Low-Level Output Voltage vs Output Current Figure 15. USI Low-Level Output Voltage vs Output Current # 10-Bit ADC, Power Supply and Input Range Conditions – MSP430G2x31 Only over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------|-----------------|------|------|----------|------| | V <sub>CC</sub> | Analog supply voltage | V <sub>SS</sub> = 0 V | | | 2.2 | | 3.6 | V | | V <sub>Ax</sub> | Analog input voltage <sup>(2)</sup> | All Ax terminals, Analog inputs selected in ADC10AE register | | 3 V | 0 | | $V_{CC}$ | ٧ | | I <sub>ADC10</sub> | ADC10 supply current <sup>(3)</sup> | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 1, REFON = 0,<br>ADC10SHT0 = 1, ADC10SHT1 = 0,<br>ADC10DIV = 0 | 25°C | 3 V | | 0.6 | | mA | | | Reference supply current, | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REF2_5V = 0,<br>REFON = 1, REFOUT = 0 | 25% | 2.1/ | | 0.25 | | A | | I <sub>REF+</sub> | Reference supply current, reference buffer disabled (4) | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REF2_5V = 1,<br>REFON = 1, REFOUT = 0 | 25°C | 3 V | 0.25 | | | mA | | I <sub>REFB,0</sub> | Reference buffer supply current with ADC10SR = 0 <sup>(4)</sup> | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR = 0 | 25°C | 3 V | | 1.1 | | mA | | I <sub>REFB,1</sub> | Reference buffer supply current with ADC10SR = 1 (4) | f <sub>ADC10CLK</sub> = 5.0 MHz,<br>ADC10ON = 0, REFON = 1,<br>REF2_5V = 0, REFOUT = 1,<br>ADC10SR = 1 | 25°C | 3 V | | 0.5 | | mA | | Cı | Input capacitance | Only one terminal Ax can be selected at one time | 25°C | 3 V | | | 27 | pF | | R <sub>I</sub> | Input MUX ON resistance | $0 \text{ V} \leq \text{V}_{Ax} \leq \text{V}_{CC}$ | 25°C | 3 V | | 1000 | | Ω | The leakage current is defined in the leakage current table with Px.y/Ax parameter. The analog input voltage range must be within the selected reference voltage range V<sub>R+</sub> to V<sub>R-</sub> for valid conversion results. The internal reference supply current is not included in current consumption parameter $I_{ADC10}$ . The internal reference current is supplied via terminal $V_{CC}$ . Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables the built-in reference to settle before starting an A/D conversion. # 10-Bit ADC, Built-In Voltage Reference – MSP430G2x31 Only over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|------|------------| | V | Positive built-in reference | I <sub>VREF+</sub> ≤ 1 mA, REF2_5V = 0 | | 2.2 | | | V | | $V_{CC,REF+}$ | analog supply voltage range | I <sub>VREF+</sub> ≤ 1 mA, REF2_5V = 1 | | 2.9 | | | V | | V | Positive built-in reference | $I_{VREF+} \le I_{VREF+} max, REF2_5V = 0$ | 3 V | 1.41 | 1.5 | 1.59 | V | | V <sub>REF+</sub> | voltage | $I_{VREF+} \le I_{VREF+}$ max, REF2_5V = 1 | 3 V | 2.35 | 2.5 | 2.65 | V | | I <sub>LD,VREF+</sub> | Maximum VREF+ load current | | 3 V | | | ±1 | mA | | | VDEE , load regulation | $I_{VREF+}$ = 500 μA ± 100 μA,<br>Analog input voltage $V_{Ax}$ ≉ 0.75 V,<br>REF2_5V = 0 | - 3 V | | | ±2 | LSB | | | VREF+ load regulation | $I_{VREF+}$ = 500 μA ± 100 μA,<br>Analog input voltage $V_{Ax}$ ≉ 1.25 V,<br>REF2_5V = 1 | 3 V | | | ±2 | LOD | | | V <sub>REF+</sub> load regulation response time | $I_{VREF+}$ = 100 μA $\rightarrow$ 900 μA,<br>$V_{Ax}$ $\neq$ 0.5 × VREF+,<br>Error of conversion result ≤ 1 LSB,<br>ADC10SR = 0 | 3 V | | | 400 | ns | | C <sub>VREF+</sub> | Maximum capacitance at pin VREF+ | I <sub>VREF+</sub> ≤ ±1 mA, REFON = 1, REFOUT = 1 | 3 V | | | 100 | pF | | TC <sub>REF+</sub> | Temperature coefficient | I <sub>VREF+</sub> = const with 0 mA ≤ I <sub>VREF+</sub> ≤ 1 mA | 3 V | | | ±100 | ppm/<br>°C | | t <sub>REFON</sub> | Settling time of internal reference voltage to 99.9% VREF | $I_{VREF+} = 0.5$ mA, REF2_5V = 0,<br>REFON = 0 $\rightarrow$ 1 | 3.6 V | | | 30 | μs | | t <sub>REFBURST</sub> | Settling time of reference<br>buffer to 99.9% VREF | I <sub>VREF+</sub> = 0.5 mA,<br>REF2_5V = 1, REFON = 1,<br>REFBURST = 1, ADC10SR = 0 | 3 V | | | 2 | μs | # 10-Bit ADC, External Reference<sup>(1)</sup> – MSP430G2x31 Only over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP MAX | UNIT | |---------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|-----|----------|------| | VEREF+ | Positive external reference input | VEREF+ > VEREF-,<br>SREF1 = 1, SREF0 = 0 | | 1.4 | $V_{CC}$ | V | | VEREF+ | voltage range (2) | VEREF- $\leq$ VEREF+ $\leq$ V <sub>CC</sub> - 0.15 V,<br>SREF1 = 1, SREF0 = 1 (3) | | 1.4 | 3 | V | | VEREF- | Negative external reference input voltage range <sup>(4)</sup> | VEREF+ > VEREF- | | 0 | 1.2 | V | | ΔVEREF | Differential external reference<br>input voltage range,<br>ΔVEREF = VEREF+ – VEREF- | VEREF+ > VEREF- (5) | | 1.4 | $V_{CC}$ | V | | | Static input current into VEDEE | $0 \text{ V} \leq \text{VEREF+} \leq \text{V}_{CC},$<br>SREF1 = 1, SREF0 = 0 | 3 V | | ±1 | | | I <sub>VEREF+</sub> | Static input current into VEREF+ | $0 \text{ V} \le \text{VEREF+} \le \text{V}_{\text{CC}} - 0.15 \text{ V} \le 3 \text{ V},$ SREF1 = 1, SREF0 = $1^{(3)}$ | 3 V | | 0 | μΑ | | I <sub>VEREF</sub> | Static input current into VEREF- | 0 V ≤ VEREF- ≤ V <sub>CC</sub> | 3 V | | ±1 | μΑ | - (1) The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy. - (2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements. - (3) Under this condition the external reference is internally buffered. The reference buffer is active and requires the reference buffer supply current I<sub>REFB</sub>. The current consumption can be limited to the sample and conversion period with REBURST = 1. - (4) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements. - (5) The accuracy limits the minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements. # 10-Bit ADC, Timing Parameters – MSP430G2x31 Only over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITION | ONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------|----------------------------------------------------------------------------|-------------|-----------------|------|------------------------------|------|-------| | 4 | ADC10 input clock | For specified performance of | ADC10SR = 0 | 3 V | 0.45 | | 6.3 | MHz | | TADC10CLK | frequency | ADC10 linearity parameters | ADC10SR = 1 | 3 V | 0.45 | | 1.5 | IVI□Z | | f <sub>ADC10OSC</sub> | ADC10 built-in oscillator frequency | ADC10DIVx = 0, ADC10SSELx<br>f <sub>ADC10CLK</sub> = f <sub>ADC10OSC</sub> | = 0, | 3 V | 3.7 | | 6.3 | MHz | | | | ADC10 built-in oscillator, ADC10 $f_{ADC10CLK} = f_{ADC10OSC}$ | OSSELx = 0, | 3 V | 2.06 | | 3.51 | | | t <sub>CONVERT</sub> | Conversion time | $f_{ADC10CLK}$ from ACLK, MCLK, or ADC10SSELx $\neq 0$ | SMCLK, | | | 13 ×<br>C10DIV ×<br>ADC10CLK | | μs | | t <sub>ADC10ON</sub> | Turn-on settling time of the ADC | (1) | | | | | 100 | ns | The condition is that the error in a conversion started after t<sub>ADC100N</sub> is less than ±0.5 LSB. The reference and input signal are already settled. ### 10-Bit ADC, Linearity Parameters – MSP430G2x31 Only over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |----------------|------------------------------|---------------------------------------|-----------------|-----|------|-----|------| | Eı | Integral linearity error | | 3 V | | | ±1 | LSB | | E <sub>D</sub> | Differential linearity error | | 3 V | | | ±1 | LSB | | Eo | Offset error | Source impedance $R_S$ < 100 $\Omega$ | 3 V | | | ±1 | LSB | | $E_G$ | Gain error | | 3 V | | ±1.1 | ±2 | LSB | | E <sub>T</sub> | Total unadjusted error | | 3 V | | ±2 | ±5 | LSB | # 10-Bit ADC, Temperature Sensor and Built-In V<sub>MID</sub> – MSP430G2x31 Only over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN TYP | MAX | UNIT | |-----------------------------|---------------------------------------------------------------|-----------------------------------------------------------------|-----------------|---------|-----|-------| | I <sub>SENSOR</sub> | Temperature sensor supply current <sup>(1)</sup> | REFON = 0, INCHx = 0Ah,<br>$T_A = 25^{\circ}C$ | 3 V | 60 | | μΑ | | TC <sub>SENSOR</sub> | | ADC10ON = 1, INCHx = 0Ah (2) | 3 V | 3.55 | | mV/°C | | t <sub>Sensor(sample)</sub> | Sample time required if channel 10 is selected (3) | ADC10ON = 1, INCHx = 0Ah,<br>Error of conversion result ≤ 1 LSB | 3 V | 30 | | μs | | I <sub>VMID</sub> | Current into divider at channel 11 | ADC10ON = 1, INCHx = 0Bh | 3 V | | (4) | μΑ | | V <sub>MID</sub> | V <sub>CC</sub> divider at channel 11 | ADC10ON = 1, INCHx = 0Bh,<br>$V_{MID} \neq 0.5 \times V_{CC}$ | 3 V | 1.5 | | ٧ | | t <sub>VMID(sample)</sub> | Sample time required if channel 11 is selected <sup>(5)</sup> | ADC10ON = 1, INCHx = 0Bh,<br>Error of conversion result ≤ 1 LSB | 3 V | 1220 | | ns | - The sensor current I<sub>SENSOR</sub> is consumed if (ADC10ON = 1 and REFON = 1) or (ADC10ON = 1 and INCH = 0Ah and sample signal is high). When REFON = 1, I<sub>SENSOR</sub> is included in I<sub>REF+</sub>. When REFON = 0, I<sub>SENSOR</sub> applies during conversion of the temperature sensor input (INCH = 0Ah). - The following formula can be used to calculate the temperature sensor output voltage: - V<sub>Sensor,typ</sub> = TC<sub>Sensor</sub> (273 + T [°C]) + V<sub>Offset,sensor</sub> [mV] or - $V_{Sensor,typ} = TC_{Sensor} T [^{\circ}C] + V_{Sensor} (T_{A} = 0^{\circ}C) [mV]$ The typical equivalent impedance of the sensor is 51 k $\Omega$ . The sample time required includes the sensor-on time $t_{SENSOR(on)}$ . - No additional current is needed. The V<sub>MID</sub> is used during sampling. - The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>; no additional on time is needed. #### **Flash Memory** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST<br>CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |----------------------------|-----------------------------------------------------|---------------------|-----------------|-----------------|-----------------|-----|------------------| | V <sub>CC(PGM/ERASE)</sub> | Program and erase supply voltage | | | 2.2 | | 3.6 | V | | f <sub>FTG</sub> | Flash timing generator frequency | | | 257 | | 476 | kHz | | I <sub>PGM</sub> | Supply current from V <sub>CC</sub> during program | | 2.2 V/3.6 V | | 1 | 5 | mA | | I <sub>ERASE</sub> | Supply current from V <sub>CC</sub> during erase | | 2.2 V/3.6 V | | 1 | 7 | mA | | t <sub>CPT</sub> | Cumulative program time <sup>(1)</sup> | | 2.2 V/3.6 V | | | 10 | ms | | t <sub>CMErase</sub> | Cumulative mass erase time | | 2.2 V/3.6 V | 20 | | | ms | | | Program/erase endurance | | | 10 <sup>4</sup> | 10 <sup>5</sup> | | cycles | | t <sub>Retention</sub> | Data retention duration | $T_J = 25^{\circ}C$ | | 100 | | | years | | t <sub>Word</sub> | Word or byte program time | (2) | | | 30 | | t <sub>FTG</sub> | | t <sub>Block, 0</sub> | Block program time for first byte or word | (2) | | | 25 | | t <sub>FTG</sub> | | t <sub>Block, 1-63</sub> | Block program time for each additional byte or word | (2) | | | 18 | | t <sub>FTG</sub> | | t <sub>Block, End</sub> | Block program end-sequence wait time | (2) | | | 6 | | t <sub>FTG</sub> | | t <sub>Mass Erase</sub> | Mass erase time | (2) | | | 10593 | | t <sub>FTG</sub> | | t <sub>Seg Erase</sub> | Segment erase time | (2) | | | 4819 | | t <sub>FTG</sub> | <sup>(1)</sup> The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes. These values are hardwired into the Flash Controller's state machine ( $t_{FTG} = 1/f_{FTG}$ ). #### **RAM** over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN MAX | UNIT | |--------------|----------------------------------|-----------------|---------|------| | $V_{(RAMh)}$ | RAM retention supply voltage (1) | CPU halted | 1.6 | V | <sup>(1)</sup> This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in RAM remains unchanged. No program execution should happen during this supply voltage condition. # JTAG and Spy-Bi-Wire Interface over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------|-----------------|-----------------|-------|-----|-----|------| | f <sub>SBW</sub> | Spy-Bi-Wire input frequency | | 2.2 V/3 V | 0 | | 20 | MHz | | t <sub>SBW,Low</sub> | Spy-Bi-Wire low clock pulse length | | 2.2 V/3 V | 0.025 | | 15 | μs | | t <sub>SBW,En</sub> | Spy-Bi-Wire enable time (TEST high to acceptance of first clock edge (1)) | | 2.2 V/3 V | | | 1 | μs | | t <sub>SBW,Ret</sub> | Spy-Bi-Wire return to normal operation time | | 2.2 V/3 V | 15 | | 100 | μs | | f <sub>TCK</sub> | TCK input frequency <sup>(2)</sup> | | 2.2 V | 0 | | 5 | MHz | | | TCK input frequency. | | 3 V | 0 | | 10 | MHz | | R <sub>Internal</sub> | Internal pulldown resistance on TEST | | 2.2 V/3 V | 25 | 60 | 90 | kΩ | <sup>(1)</sup> Tools accessing the Spy-Bi-Wire interface need to wait for the maximum t<sub>SBW,En</sub> time after pulling the TEST/SBWCLK pin high before applying the first SBWCLK clock edge. #### JTAG Fuse<sup>(1)</sup> over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | MAX | UNIT | |---------------------|-------------------------------------------|-----------------------|-----|-----|------| | V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition | T <sub>A</sub> = 25°C | 2.5 | | V | | $V_{FB}$ | Voltage level on TEST for fuse blow | | 6 | 7 | V | | I <sub>FB</sub> | Supply current into TEST during fuse blow | | | 100 | mA | | t <sub>FB</sub> | Time to blow fuse | | | 1 | ms | Once the fuse is blown, no further access to the JTAG/Test, Spy-Bi-Wire, and emulation feature is possible, and JTAG is switched to bypass mode. <sup>(2)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected. #### **APPLICATION INFORMATION** # Port P1 Pin Schematic: P1.0 to P1.3, Input/Output With Schmitt Trigger - MSP430G2x21 Table 13. Port P1 (P1.0 to P1.3) Pin Functions - MSP430G2x21 | DIN NAME (D4) | | FUNCTION | CONTROL BITS/SIGNALS | | | | |-----------------|---|------------|----------------------|------------|---------|--| | PIN NAME (P1.x) | X | FUNCTION | | P1DIR.x | P1SEL.x | | | P1.0/ | | P1.0 (I/O) | | I: 0; O: 1 | 0 | | | TA0CLK/ | 0 | TAOCLK | | 0 | 1 | | | ACLK | | ACLK | | 1 | 1 | | | P1.1/ | | P1.1 (I/O) | | I: 0; O: 1 | 0 | | | TA0.0 | 1 | TA0.CCI0A | | 0 | 1 | | | | | TA0.0 | | 1 | 1 | | | P1.2/ | | P1.2 (I/O) | | I: 0; O: 1 | 0 | | | TA0.1 | 2 | TA0.CCI1A | | 0 | 1 | | | | | TA0.1 | | 1 | 1 | | | P1.3 | 3 | P1.3 (I/O) | | I: 0; O: 1 | 0 | | # Port P1 Pin Schematic: P1.4, Input/Output With Schmitt Trigger - MSP430G2x21 Table 14. Port P1 (P1.4) Pin Functions - MSP430G2x21 | DINI NAME (D4 v) | x | FUNCTION | CONTROL BITS / SIGNALS <sup>(1)</sup> | | | | |------------------|---|------------|---------------------------------------|---------|-----------|--| | PIN NAME (P1.x) | | | P1DIR.x | P1SEL.x | JTAG Mode | | | P1.4/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | | | SMCLK/ | 4 | SMCLK | 1 | 1 | 0 | | | TCK | | TCK | Х | Х | 1 | | (1) X = don't care # Port P1 Pin Schematic: P1.5, Input/Output With Schmitt Trigger - MSP430G2x21 Table 15. Port P1 (P1.5) Pin Functions - MSP430G2x21 | DINI NAME (D4 ×) | | FUNCTION | CONTROL BITS / SIGNALS <sup>(1)</sup> | | | | | | |------------------|---|------------|---------------------------------------|---------|--------|-----------|--|--| | PIN NAME (P1.x) | X | FUNCTION | P1DIR.x | P1SEL.x | USIP.x | JTAG Mode | | | | P1.5/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | 0 | | | | TA0.0/ | _ | TA0.0 | 1 | 1 | 0 | 0 | | | | SCLK/ | 5 | SCLK | Х | Х | 1 | 0 | | | | TMS | | TMS | Х | Х | 0 | 1 | | | (1) X = don't care 34 # Port P1 Pin Schematic: P1.6, Input/Output With Schmitt Trigger - MSP430G2x21 Table 16. Port P1 (P1.6) Pin Functions - MSP430G2x21 | PIN NAME (P1.x) | | FUNCTION | CONTROL BITS / SIGNALS <sup>(1)</sup> | | | | | | |-----------------|---|------------|---------------------------------------|---------|--------|-----------|--|--| | PIN NAME (P1.X) | X | FUNCTION | P1DIR.x | P1SEL.x | USIP.x | JTAG Mode | | | | P1.6/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | 0 | | | | TA0.1/ | | TA0.1 | 1 | 1 | 0 | 0 | | | | | 6 | TA0.CCI1B | 0 | 1 | 0 | 0 | | | | SDO/SCL/ | | SDO/SCL | Х | Х | 1 | 0 | | | | TDI/TCLK | | TDI/TCLK | Х | Х | 0 | 1 | | | (1) X = don't care # Port P1 Pin Schematic: P1.7, Input/Output With Schmitt Trigger - MSP430G2x21 Table 17. Port P1 (P1.7) Pin Functions - MSP430G2x21 | PIN NAME (P(1.x) | | FUNCTION | CONTROL BITS / SIGNALS <sup>(1)</sup> | | | | | | |------------------|---|------------|---------------------------------------|---------|--------|-----------|--|--| | | | | P1DIR.x | P1SEL.x | USIP.x | JTAG Mode | | | | P1.7/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | 0 | | | | SDI/SDA/ | 7 | SDI/SDA | X | X | 1 | 0 | | | | TDO/TDI | | TDO/TDI | X | X | 0 | 1 | | | (1) X = don't care ## Port P1 Pin Schematic: P1.0 to P1.2, Input/Output With Schmitt Trigger - MSP430G2x31 Table 18. Port P1 (P1.0 to P1.2) Pin Functions - MSP430G2x31 | | | | CONTR | OL BITS / SIG | NALS <sup>(1)</sup> | |-----------------|---|------------|------------|---------------|---------------------------| | PIN NAME (P1.x) | x | FUNCTION | P1DIR.x | P1SEL.x | ADC10AE.x<br>(INCH.y = 1) | | P1.0/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | | TA0CLK/ | 0 | TA0.TACLK | 0 | 1 | 0 | | ACLK/ | 0 | ACLK | 1 | 1 | 0 | | A0 | | A0 | X | Х | 1 (y = 0) | | P1.1/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | | TA0.0/ | | TA0.0 | 1 | 1 | 0 | | | 1 | TA0.CCI0A | 0 | 1 | 0 | | A1 | | A1 | X | Х | 1 (y = 1) | | P1.2/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | | TA0.1/ | | TA0.1 | 1 | 1 | 0 | | | 2 | TA0.CCI1A | 0 | 1 | 0 | | A2/ | | A2 | X | Х | 1 (y = 2) | ## Port P1 Pin Schematic: P1.3, Input/Output With Schmitt Trigger - MSP430G2x31 Table 19. Port P1 (P1.3) Pin Functions - MSP430G2x31 | | | | CONTROL BITS / SIGNALS <sup>(1)</sup> | | | | | |-----------------|---|------------|---------------------------------------|---------|---------------------------|--|--| | PIN NAME (P1.x) | x | FUNCTION | P1DIR.x | P1SEL.x | ADC10AE.x<br>(INCH.x = 1) | | | | P1.3/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | | | | ADC10CLK/ | | ADC10CLK | 1 | 1 | 0 | | | | A3/ | 3 | A3 | Х | Χ | 1 (y = 3) | | | | VREF-/ | | VREF- | Х | X | 1 | | | | VEREF- | | VEREF- | Х | Х | 1 | | | ## Port P1 Pin Schematic: P1.4, Input/Output With Schmitt Trigger - MSP430G2x31 Table 20. Port P1 (P1.4) Pin Functions - MSP430G2x31 | | | | CONTROL BITS / SIGNALS <sup>(1)</sup> | | | | | | | |-----------------|---|------------|---------------------------------------|---------|---------------------------|--------------|--|--|--| | PIN NAME (P1.x) | X | FUNCTION | P1DIR.x | P1SEL.x | ADC10AE.x<br>(INCH.x = 1) | JTAG<br>Mode | | | | | P1.4/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | 0 | | | | | SMCLK/ | | SMCLK | 1 | 1 | 0 | 0 | | | | | A4/ | 4 | A4 | Х | Х | 1 (y = 4) | 0 | | | | | VREF+/ | 4 | VREF+ | Х | Χ | 1 | 0 | | | | | VEREF+/ | | VEREF+ | Х | Χ | 1 | 0 | | | | | TCK | | TCK | Χ | Χ | 0 | 1 | | | | ### Port P1 Pin Schematic: P1.5, Input/Output With Schmitt Trigger - MSP430G2x31 Table 21. Port P1 (P1.5) Pin Functions - MSP430G2x31 | PIN NAME (P1.x) | | | CONTROL BITS / SIGNALS <sup>(1)</sup> | | | | | | | |-----------------|---|------------|---------------------------------------|---------|--------|---------------------------|--------------|--|--| | | x | FUNCTION | P1DIR.x | P1SEL.x | USIP.x | ADC10AE.x<br>(INCH.x = 1) | JTAG<br>Mode | | | | P1.5/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | 0 | 0 | | | | TA0.0/ | | TA0.0 | 1 | 1 | 0 | 0 | 0 | | | | A5/ | 5 | A5 | Х | Х | Х | 1 (y = 5) | 0 | | | | SCLK/ | | SCLK | Х | Х | 1 | 0 | 0 | | | | TMS | | TMS | Х | Х | 0 | 0 | 1 | | | ### Port P1 Pin Schematic: P1.6, Input/Output With Schmitt Trigger - MSP430G2x31 USI in I2C mode: Output driver drives low level only. Driver is disabled in JTAG mode. Table 22. Port P1 (P1.6) Pin Functions - MSP430G2x31 | | | | | CONT | ROL BITS / S | SIGNALS <sup>(1)</sup> | | |-----------------|---|------------|------------|---------|--------------|------------------------|--------------| | PIN NAME (P1.x) | x | FUNCTION | P1DIR.x | P1SEL.x | USIP.x | ADC10AE.x JTAG | JTAG<br>Mode | | P1.6/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | 0 | 0 | | TA0.1/ | | TA0.1 | 1 | 1 | 0 | 0 | 0 | | | 6 | TA0.CCR1B | 0 | 1 | 0 | 0 | 0 | | A6/ | О | A6 | Х | Х | 0 | 1 (y = 6) | 0 | | SDO/ | | SDO | Х | Х | 1 | 0 | 0 | | TDI/TCLK | | TDI/TCLK | Х | Х | 0 | 0 | 1 | ### Port P1 Pin Schematic: P1.7, Input/Output With Schmitt Trigger - MSP430G2x31 USI in I2C mode: Output driver drives low level only. Driver is disabled in JTAG mode. Table 23. Port P1 (P1.7) Pin Functions - MSP430G2x31 | | | | CONTROL BITS / SIGNALS <sup>(1)</sup> | | | | | | | |-----------------|---|------------|---------------------------------------|---------|--------|---------------------------|--------------|--|--| | PIN NAME (P1.x) | x | FUNCTION | P1DIR.x | P1SEL.x | USIP.x | ADC10AE.x<br>(INCH.x = 1) | JTAG<br>Mode | | | | P1.7/ | | P1.x (I/O) | I: 0; O: 1 | 0 | 0 | 0 | 0 | | | | A7/ | 7 | A7 | Х | Х | 0 | 1 (y = 7) | 0 | | | | SDI/SDO | / | SDI/SDO | Х | Х | 1 | 0 | 0 | | | | TDO/TDI | | TDO/TDI | Х | Х | 0 | 0 | 1 | | | # Port P2 Pin Schematic: P2.6, Input/Output With Schmitt Trigger – MSP430G2x21 and MSP430G2x31 Table 24. Port P2 (P2.6) Pin Functions - MSP430G2x21 and MSP430G2x31 | PIN NAME (P2.x) | | FUNCTION | CONTROL BITS / SIGNALS <sup>(1)</sup> | | | | | |-----------------|---|----------------------|-------------------------------------------------------------------------|---|---|--|--| | PIN NAME (P2.X) | X | FUNCTION | P2DIR.x P2SEL.6 P2SEL.7 0 1 1 | | | | | | XIN | | XIN | 0 | 1 | 1 | | | | P2.6 | 6 | P2.x (I/O) | l: 0; O: 1 | 0 | Х | | | | TA0.1 | | TA0.1 <sup>(2)</sup> | 1 | 1 | Х | | | <sup>(1)</sup> X = don't care <sup>(2)</sup> BCSCTL3.LFXT1Sx = 11 is required. # Port P2 Pin Schematic: P2.7, Input/Output With Schmitt Trigger – MSP430G2x21 and MSP430G2x31 Table 25. Port P2 (P2.7) Pin Functions - MSP430G2x21 and MSP430G2x31 | DIN NAME (D2 v) | v | FUNCTION | CONTROL BITS / SIGNALS <sup>(1)</sup> | | | | | |-----------------|---|------------|---------------------------------------|---|---|--|--| | PIN NAME (P2.x) | Х | FONCTION | P2DIR.x P2SEL.6 P2SEL.7 | | | | | | XOUT | 7 | XOUT | 1 | 1 | 1 | | | | P2.7 | ′ | P2.x (I/O) | I: 0; O: 1 | Х | 0 | | | #### **REVISION HISTORY** | REVISION | DESCRIPTION | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SLAS694 | Limited Product Preview release | | SLAS694A | Updated Product Preview release. Changes throughout for sampling. | | SLAS694B | Updated Product Preview release | | SLAS694C | Production Data release | | SLAS694D | Updated Table 12, Table 15, Table 16, Table 17, Table 19, Table 20, Table 21, Table 24, Table 25. Updated MSP430G2x31 port schematics: P1.0 to P1.3, P1.5, P1.6, P1.7. | | SLAS694E | Updated Table 20, Table 21, Table 24. Updated MSP430G2x31 port schematics: P1.3, P1.4. | | SLAS694F | Corrected TA0.1 signal description in Table 2. Added ADC10SA register to Table 11. Added ADC10DTC1 and ADC10DTC0 registers to Table 12. Corrected control bits in Table 13. Corrected control bits in Table 25. | | SLAS694G | Changed T <sub>stg</sub> , Programmed device, to -40°C to 150°C in Absolute Maximum Ratings. | | SLAS695H | Changed T <sub>stg</sub> , Programmed device, to -55°C to 150°C in Absolute Maximum Ratings. Changed f <sub>SYSTEM</sub> MAX at V <sub>CC</sub> = 1.8 V from 4.15 to 6 MHz in Recommended Operating Conditions. | 29-Jul-2011 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |--------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | MSP430G2121IN14 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free (RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2121IPW14 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2121IPW14R | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2121IRSA16R | ACTIVE | QFN | RSA | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | MSP430G2121IRSA16T | ACTIVE | QFN | RSA | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | MSP430G2131IN14 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free (RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2131IPW14 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2131IPW14R | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2131IRSA16R | ACTIVE | QFN | RSA | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | MSP430G2131IRSA16T | ACTIVE | QFN | RSA | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | MSP430G2221IN14 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free (RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2221IPW14 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2221IPW14R | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2221IRSA16R | ACTIVE | QFN | RSA | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | MSP430G2221IRSA16T | ACTIVE | QFN | RSA | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | MSP430G2231IN14 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free (RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2231IPW14 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | MSP430G2231IPW14R | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | www.ti.com 29-Jul-2011 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |--------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | MSP430G2231IRSA16R | ACTIVE | QFN | RSA | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | | MSP430G2231IRSA16T | ACTIVE | QFN | RSA | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 1-Dec-2011 #### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### TAPE AND REEL INFORMATION \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | MSP430G2121IPW14R | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | MSP430G2121IRSA16R | QFN | RSA | 16 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | MSP430G2121IRSA16T | QFN | RSA | 16 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | MSP430G2131IPW14R | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | MSP430G2131IRSA16R | QFN | RSA | 16 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | MSP430G2131IRSA16T | QFN | RSA | 16 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | MSP430G2221IPW14R | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | MSP430G2221IRSA16R | QFN | RSA | 16 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | MSP430G2221IRSA16T | QFN | RSA | 16 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | MSP430G2231IPW14R | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | MSP430G2231IRSA16R | QFN | RSA | 16 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | MSP430G2231IRSA16T | QFN | RSA | 16 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 1-Dec-2011 \*All dimensions are nominal | All difficultions are norminal | | | | | 1 | | 1 | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | MSP430G2121IPW14R | TSSOP | PW | 14 | 2000 | 346.0 | 346.0 | 29.0 | | MSP430G2121IRSA16R | QFN | RSA | 16 | 3000 | 346.0 | 346.0 | 29.0 | | MSP430G2121IRSA16T | QFN | RSA | 16 | 250 | 210.0 | 185.0 | 35.0 | | MSP430G2131IPW14R | TSSOP | PW | 14 | 2000 | 346.0 | 346.0 | 29.0 | | MSP430G2131IRSA16R | QFN | RSA | 16 | 3000 | 346.0 | 346.0 | 29.0 | | MSP430G2131IRSA16T | QFN | RSA | 16 | 250 | 210.0 | 185.0 | 35.0 | | MSP430G2221IPW14R | TSSOP | PW | 14 | 2000 | 346.0 | 346.0 | 29.0 | | MSP430G2221IRSA16R | QFN | RSA | 16 | 3000 | 346.0 | 346.0 | 29.0 | | MSP430G2221IRSA16T | QFN | RSA | 16 | 250 | 210.0 | 185.0 | 35.0 | | MSP430G2231IPW14R | TSSOP | PW | 14 | 2000 | 346.0 | 346.0 | 29.0 | | MSP430G2231IRSA16R | QFN | RSA | 16 | 3000 | 346.0 | 346.0 | 29.0 | | MSP430G2231IRSA16T | QFN | RSA | 16 | 250 | 210.0 | 185.0 | 35.0 | PW (R-PDSO-G14) PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. $\begin{tabular}{ll} B. & This drawing is subject to change without notice. \end{tabular}$ Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # RSA (S-PVQFN-N16) ## PLASTIC QUAD FLATPACK NO-LEAD - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No—leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-220. # RSA (S-PVQFN-N16) PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. #### NOTES: - A. All linear dimensions are in millimeters - B. The Pin 1 Identification mark is an optional feature that may be present on some devices In addition, this Pin 1 feature if present is electrically connected to the center thermal pad and therefore should be considered when routing the board layout. # RSA (S-PVQFN-N16) ### PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">https://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: #### Products Applications Audio Communications and Telecom www.ti.com/audio www.ti.com/communications Amplifiers amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security Logic Space, Avionics and Defense www.ti.com/space-avionics-defense Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive Microcontrollers Microcontroller.ti.com Video and Imaging www.ti.com/video RFID <u>www.ti-rfid.com</u> OMAP Mobile Processors www.ti.com/omap Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> TI E2E Community Home Page Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated e2e.ti.com