85 W Dual Complementary-Output DC/DC Converter for DSL



#### **Features**

- Dual Complementary Outputs (±5 V)
- Input Voltage Range: 36 V to 75 V
- On/Off Enable for Sequencing
- 1500 VDC Isolation
- Over-Current Protection
- Over-Temperature Shutdown
- Under-Voltage Lockout

- Temp Range: -40 to +85°C
- Fixed Frequency Operation
- Synchronizes with PTB4850x
- Powers line driver ICs for AC-7 and other xDSL chipsets
- Safety Approvals: (Pending) EN60950 UL/cUL60950

#### **Description**

The PTB48600A is one of a series of isolated DC/DC converter modules that provide a pair of complementary supply voltages for powering line-driver ICs in xDSL telecom applications. These modules operate from a standard telecom (-48 V) central office supply and can provide up to a 85 W of power in a balanced load configuration.

The A-suffix module (±5 V) is designed to power the line driver ICs for the AC-7 ADSL chipset. It will also power any other applications that require a complementary supply with relatively balanced loads. The two compliementary outputs can also be configured as a single output of twice the voltage magnitude. As an example, the outputs of a PTB48600A can be adjusted up to ±6 V, and configured as a single 12-V output.

The PTB48600 includes an output "on/off" enable control, output current limit, over-temperature protection, and input under-voltage lockout (UVLO).

The control inputs, "Enable" and "Sync In," are compatible with the "EN Out" and "Sync Out" signals of the PTB4850x DC/DC converter. This allows the power-up and switching frequency of a PTB48600 module to be directly controlled from a PTB48500. Together the PTB48500 and PTB48600 converters meet all the system power and sequencing requirements of the AC-7 ADSL chipset.

The PTB48600 employs double-sided surface mount construction. The package options include both through-hole and surface mount pin configurations.

## **Pin Configuration**

|     | Politi Sar attori     |
|-----|-----------------------|
| Pin | Function              |
| 1   | +V <sub>I</sub>       |
| 2   | Sync In               |
| 3   | Enable *              |
| 4   | $-V_{\mathrm{I}}$     |
| 5   | $+V_{O}$              |
| 6   | COM                   |
| 7   | V <sub>O</sub> Adjust |
| 8   | $-V_{O}$              |

Shaded functions indicate signals that are referenced to -Vin.

\* Denotes negative logic: Open = Outputs Off -Vin = Normal operation

## **Stand-Alone Application**



85 W Dual Complementary-Output DC/DC Converter for DSL

#### **Ordering Information**

| Base Pt. No. (PTB4860□xxx) |             | Output V | oltage (PTB48600□xx) | Package Options (PT48600A□□) |                   |              |  |
|----------------------------|-------------|----------|----------------------|------------------------------|-------------------|--------------|--|
| Order Prefix               | Description | Code     | Voltage              | Code                         | Description       | Pkg Ref. (1) |  |
| PTB48600xxx                | Basic Model | A        | ±5 V                 | AH                           | Horiz. T/H        | (ERT)        |  |
|                            |             |          |                      | AS                           | SMD, Standard (2) | (ERU)        |  |

Notes: (1) Reference the applicable package reference drawing for the dimensions and PC board layout

(2) "Standard" option specifies 63/37, Sn/Pb pin solder material.

## **Pin Descriptions**

**+V<sub>I</sub>:** The positive input supply for the module with respect to  $-V_I$ . When powering the module from a -48 V telecom central office supply, this input is connected to the primary system ground.

**-V<sub>i</sub>:** The negative input supply for the module, and the 0 VDC reference for the 'Enable\*', and 'Sync In' signals. When the module is powered from a +48-V supply, this input is connected to the 48-V Return.

**+V<sub>0</sub>:** The positive output supply voltage, which is referenced to the 'COM' node. The voltage at '+ $V_O$ ' has the same magnitude, but is the complement to that at '- $V_O$ '.

**-V<sub>0</sub>:** The negative output supply voltage, which is referenced to the 'COM' node. The voltage at '- $V_0$ ' has the same magnitude, but is the complement to that at '+ $V_0$ '.

**COM:** The secondary return reference for the module's regulated output voltages. This node is dc isolated from the input supply pins.

 $\pm V_0$  **Adjust:** Using a single resistor, this pin allows the magnitude of both ' $+V_O$ ' and ' $-V_O$ ' to be adjusted together, either higher or lower than their preset value. If not used, this pin should be left open circuit.

**Enable\*:** This is an open-collector (open-drain) negative logic input that enables the module output. This pin is referenced to  $-V_I$ . A logic '0' at this pin enables the module's outputs, and a high impedance disables the outputs. If this feature is not used the pin should be connected to  $-V_I$ . Note: Connecting this input directly to the "EN Out" pin of the PTB4850x enables the output voltages from both converters (PTB4850x and PTB48600) to power up in sequence.

**Sync In:** This pin is used when the PTB48600 and PTB4850x DC/DC converter modules are used together. Connecting this pin to the 'Sync Out' of the PTB4850x module allows the PTB48600 to be synchronized to the same switch conversion frequency as the PTB4850x.

## Environmental and General Specifications (Unless otherwise stated, all voltages are with respect to -V<sub>I</sub>)

| Characteristics                                | Symbols      | Conditions                                                         | Min               | Тур                      | Max      | Units         |
|------------------------------------------------|--------------|--------------------------------------------------------------------|-------------------|--------------------------|----------|---------------|
| Input Voltage Range                            | $V_{\rm I}$  | Over output load range                                             | 36                | 48                       | 75       | VDC           |
| Isolation Voltage<br>Capacitance<br>Resistance |              | Input-output/input-case<br>Input to output<br>Input to output      | $\frac{1500}{10}$ | <u>15</u> 00             | _        | V<br>pF<br>MΩ |
| Operating Temperature Range                    | $T_A$        | Over V <sub>in</sub> Range                                         | -40               | _                        | +85      | °C            |
| Over-Temperature Protection                    | OTP          | Shutdown threshold<br>Hysterisis                                   | _                 | 115 <sup>(i)</sup><br>10 | _        | °C            |
| Solder Reflow Temperature                      | $T_{REFLOW}$ | Surface temperature of module body or pins                         |                   |                          | 235 (ii) | °C            |
| Storage Temperature                            | $T_S$        | _                                                                  | -40               | _                        | 125      | °C            |
| Mechanical Vibration                           |              | Mil-STD-883D, Method 2007.2 T/H<br>20-2000 Hz SMD                  | _                 | 20<br>2.5                | _        | G's           |
| Mechanical Shock                               |              | Per Mil-STD-883D, Method 2002.3 T/H<br>1 msec, ½ Sine, mounted SMD | _                 | 500<br>250               | _        | G's           |
| Weight                                         | _            |                                                                    | _                 | 35                       | _        | grams         |
| Flammability                                   | _            | Meets UL 94V-O                                                     |                   |                          |          |               |

Notes: (i) This parameter is defined by design

(ii) During reflow of SMD package version do not elevate peak temperature of the module, pins or internal components above the stated maximum.

#### 85 W Dual Complementary-Output DC/DC Converter for DSL

## **Specifications** (Unless otherwise stated, $T_A = 25$ °C, $V_I = 48$ V, $C_I = 0$ $\mu$ F, $\pm C_O = 0$ $\mu$ F, $|\pm I_O| = |-I_O|$ , and $|\pm I_O| = 0.5$ $|\pm I_O|_{max}$ )

|                                                                  | / A                                                                                   |                                                                                                                                | 1 01         | PTB48600A |                            |                             |  |
|------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------|-----------|----------------------------|-----------------------------|--|
| Characteristic                                                   | Symbol                                                                                | Conditions                                                                                                                     | Min          | Тур       | Max                        | Units                       |  |
| Output Power                                                     | Po                                                                                    | Total output power from ±V <sub>O</sub>                                                                                        | 0            | _         | 85 (1)                     | W                           |  |
| Output Current                                                   | ±I <sub>O</sub>                                                                       | Over $V_I$ range, $ +I_O - -I_O  \le 0.1 \text{ A}$                                                                            | 0            | _         | 8.5 (2)                    | A                           |  |
| Output Load Imbalance                                            | +I <sub>O</sub>   -  -I <sub>O</sub>                                                  | +I <sub>O</sub>   ≥0.1 A,  -I <sub>O</sub>   ≥ 0.1 A                                                                           | 0            | _         | 1 (3)                      | A                           |  |
| Output Voltage                                                   | $ \pm V_{\rm O} $                                                                     | Inloudes set-point, line,  +I $_{\rm O}$   -  -I $_{\rm O}$   $\leq$ 0.1 A -40 $\leq$ $\Gamma_{\rm A}$ $\leq$ +85 $^{\circ}$ C | 4.75 (2)     | 5         | 5.25 (2)                   | V                           |  |
| Temperature Variation                                            | $\Delta \mathrm{Reg}_{\mathrm{TEMP}}$                                                 | $-40 \le \Gamma_{\rm A} \le +85 {\rm ^{\circ}C}, \  \pm I_{\rm O}  = 0.1 \ {\rm A} \ +V_{\rm O} \ -V_{\rm O}$                  | _            | ±1<br>±1  | _                          | $%V_{o}$                    |  |
| Line Regulation                                                  | $\Delta \text{Reg}_{\text{LINE}}$                                                     | Over $V_I$ range, balanced load $\pm V_O$                                                                                      | _            | ±0.1      | ±0.4                       | $%V_{o}$                    |  |
| Load Regulation                                                  | $\Delta \mathrm{Reg}_{\mathrm{LOAD}}$                                                 | Over $\pm I_O$ range, balanced load $\pm V_O$                                                                                  | _            | ±0.2      | ±0.4                       | $%V_{o}$                    |  |
| Efficiency                                                       | η                                                                                     |                                                                                                                                | _            | 85        | _                          | %                           |  |
| $V_o$ Ripple (pk-pk)                                             | $\pm V_R$                                                                             | 20 MHz bandwidth,<br>C <sub>O</sub> =10 µF tantalum capacitor                                                                  | _            | 20        | 30 (4)                     | $\mathrm{mV}_{\mathrm{pp}}$ |  |
| Transient Response                                               | $t_{\mathrm{TR}}$                                                                     | 0.1 A/µs load step, 50% to 75% $\pm I_O$ max                                                                                   | _            | 30        | _                          | μs                          |  |
|                                                                  | $\Delta V_{TR}$                                                                       | $ \pm V_{\rm O} $ over/undershoot                                                                                              | _            | ±1        | _                          | $%V_{o}$                    |  |
| Over Current Threshold                                           | $ \pm I_{\rm O} $ trip                                                                | $V_I$ =36 V, $ +I_O $ = $ -I_O $ , reset followed by auto-recovery                                                             | 9            | 10        | 12                         | A                           |  |
| Short Circuit Current                                            |                                                                                       | Continuous over-current trip, $ \pm I_O _{PK}$                                                                                 | _            | 16        | _                          | A                           |  |
|                                                                  |                                                                                       | $ +I_O  =  -I_O $ Duty                                                                                                         | _            | 10        | _                          | %                           |  |
| Output Voltage Adjust Range                                      | $ \pm V_{ m O} $ adj                                                                  | $ +V_{ m O} $ and $ -V_{ m O} $ adjust simulataneously                                                                         | 3.31         | _         | 6                          | V                           |  |
| Switching Frequency                                              | $f_{\mathtt{S}}$                                                                      | Over $V_I$ and $I_O$ ranges                                                                                                    | 440          | 470 (5)   | 500                        | kHz                         |  |
| Under-Voltage Lockout                                            | $egin{array}{c} V_{\mathrm{I}} \mathrm{on} \ V_{\mathrm{I}} \mathrm{off} \end{array}$ | $ m V_{I}$ increasing $ m V_{I}$ decreasing                                                                                    | _            | 33<br>32  | _                          | V                           |  |
| On/Off Enable (pin 3)<br>Input High Voltage<br>Input Low Voltage | $egin{array}{c} V_{ m IH} \ V_{ m IL} \end{array}$                                    | Referenced to $-V_I(pin 4)$                                                                                                    | +3.6<br>-0.2 | =         | +75 <sup>(6)</sup><br>+0.8 | V                           |  |
| Input Low Current                                                | $I_{IL}$                                                                              |                                                                                                                                | _            |           | -1                         | mA                          |  |
| Standby Input Current                                            | ${ m I_I}$ standby                                                                    | pin 3 open circuit                                                                                                             | _            | 2         | _                          | mA                          |  |
| Start-up Time                                                    | $t_{ON}$                                                                              | $ \pm I_O $ =1 A, $ \pm V_O $ rising 0 to 0.95 $ \pm V_O $ typ                                                                 | 6            | 10        | 22                         | ms                          |  |
| Internal Input Capacitance                                       | $C_{I}$                                                                               |                                                                                                                                | _            | 3         | _                          | μF                          |  |
| External Output Capacitance                                      | ±C <sub>O</sub>                                                                       | Capacitance from either output to COM                                                                                          | 0            | _         | 5,000 (7)                  | μF                          |  |
| Reliability                                                      | MTBF                                                                                  | Per Telcordia SR-332 50% stress, $T_A$ =40°C, gnd benign                                                                       | 2.8          | _         | _                          | 10 <sup>6</sup> Hrs         |  |

**Notes:** (1) See Safe Operating Area curves or contact the factory for the appropriate derating.

- Under balanced load conditions, load current flowing out of +V<sub>O</sub> is balanced to within ±0.1 A of that flowing into -V<sub>O</sub>.
   A load imbalance is the difference in current flowing from +V<sub>O</sub> to -V<sub>O</sub>. The module can operate with a higher imbalance but with reduced specifications.
   Output voltage ripple is measured with a 10 µF tantalum capacitor connected from +V<sub>O</sub> (pin 5) or -V<sub>O</sub> (pin 8), to COM (pin 6).
   This is the free-running frequency. The module can be made to synchronize with the PTB48500 when both modules are used together in a system.

- (6) The On/Off Enable (pin 3) has an internal pull-up and may be controlled with an open-collector (or open-drain) transistor. The input is diode protected and may be connected to +V<sub>1</sub>. The open-circuit voltage is 5 V max. If it is left open circuit the converter will operate when input power is applied.
   (7) Electrolytic capacitors with very low equivalent series resistance (ESR) may induce instability when used on the output. Consult the factory before using capacitors with organic, or polymer-aluminum type electrolytes.

85 W Dual Complementary-Output DC/DC Converter for DSL

SLTS239 JANUARY 2005

### PTB48600A Characteristic Data @V<sub>IN</sub> =48 V (See Notes A)



## 





## **Safe Operating Area PTB48600A** (See Note C)



Note A: Characteristic data has been developed from actual products tested at 25°C. This data is considered typical data for the converter.

Note B: Under a balanced load, current flowing out of +V<sub>o</sub> is equal to that flowing into -V<sub>o</sub>.

Note C: SOA curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 4 in. × 4 in. double-sided PCP with 1 = maximum.

#### PTB48600

## Adjusting the Output Voltages of the PTB48600 Series of DC/DC Converters

The PTB48600 DC/DC converter produces a balanced pair of complementary output voltages. They are identified  $+V_O$  and  $-V_O$ , respectively. The magnitude of both output voltages can be adjusted together as a pair, higher or lower. The adjustment method uses a single external resistor. <sup>1</sup> The value of the resistor determines the adjustment magnitude, and its placement determines whether the magnitude is increased or decreased. The resistor values can be calculated using the appropriate formula (see below). The formula constants are given in Table 1-1. The placement of each resistor is as follows.

**Adjust Up:** To increase the magnitude of both output voltages, place a resistor  $R_1$  between  $\pm V_O$  (pin 7) and the  $-V_O$  (pin 8) voltage rail; see Figure 1-1(a).

Figure 1-1a



**Adjust Down:** To decrease the magnitude of both output voltages, add a resistor (R2), between  $\pm V_O Adj$  (pin 7) and the  $+V_O$  (pin 5) voltage rail; see Figure 1-1(b).

Figure 1-1b



#### **Calculation of Resistor Adjust Values**

The value of the adjust resistor is calculated using one of the following equations. Use the equation for R1 to adjust up, or (R2) to adjust down.

R1 [Adjust Up] = 
$$\frac{V_R R_O}{2(V_A - V_O)}$$
 -  $R_S$   $k\Omega$ 

(R2) [Adjust Down] = 
$$\frac{R_o (2 V_A - V_R)}{2 (V_O - V_A)} - R_S \quad k\Omega$$

Where:  $V_O$  = Magitude of the original  $\pm V_O$ 

 $V_{\rm A}$  = Magnitude of the adjusted voltage  $V_{\rm R}$  = The reference voltage from Table 1-1  $R_{\rm O}$  = The resistance value in Table 1-1  $R_{\rm S}$  = The series resistance from Table 1-1

Table 1-1

| IUDIC 1-1            |                                         |  |  |  |  |  |
|----------------------|-----------------------------------------|--|--|--|--|--|
| ADJUSTMENT F         | ADJUSTMENT RANGE AND FORMULA PARAMETERS |  |  |  |  |  |
| Series Pt. No.       | PTB48600A                               |  |  |  |  |  |
| V <sub>o</sub> (nom) | 5 V                                     |  |  |  |  |  |
| V <sub>A</sub> (min) | 3.31 V                                  |  |  |  |  |  |
| V <sub>A</sub> (max) | 6 V                                     |  |  |  |  |  |
| V <sub>R</sub>       | 2.495 V                                 |  |  |  |  |  |
| $R_0$ (k $\Omega$ )  | 7.5                                     |  |  |  |  |  |
| R <sub>s</sub> (kΩ)  | 9.09                                    |  |  |  |  |  |

## **Notes:**

- 1. A 0.05-W rated resistor may be used. The tolerance should be 1%, with a temperature stability of 100 ppm/°C or better. Place the resistor in either the R1 or (R2) location, as close to the converter as possible.
- Never connect capacitors to the ±V<sub>O</sub> Adj pin. Capacitance added to this pin can affect the stability of the regulated output.

PTB48600 & PTB4850x

# Configuring the PTB48600 & PTB4850x DC/DC Converters for DSL Applications

When operated as a pair, the PTB48600 and PTB4850x converters are specifically designed to provide all the required supply voltages for powering xDSL chipsets. The PTB4850x produces two logic voltages. They include a 3.3-V source for logic and I/O, and a low-voltage for powering a digital signal processor core. The PTB48600 produces a balanced pair of complementary supply voltages that is required for the xDSL transceiver ICs. When used together in these types of applications, the PTB4850x and PTB48600 may be configured for power-up sequencing, and also synchronized to a common switch conversion frequency. Figure 2-1 shows the required cross-connects between the two converters to enable these two features.

#### **Switching Frequency Synchronization**

Unsynchronized, the difference in switch frequency introduces a beat frequency into the input and output AC ripple components from the converters. The beat frequency can vary considerably with any slight variation in either converter's switch frequency. This results in a variable and undefined frequency spectrum for the ripple waveforms, which would normally require separate filters at the input of each converter. When the switch frequency of the converters are synchronized, the ripple components are constrained to the fundamental and higher. This simplifies the design of the output filters, and allows a common filter to be specified for the treatment of input ripple.

#### **Power-Up Sequencing**

The desired power-up sequence for the AC7 supply voltages requires that the two logic-level voltages from the PTB4850x converter rise to regulation prior to the two complementary voltages that power the transceiver ICs. This sequence cannot be guaranteed if the PTB4850x and PTB48600 are allowed to power up independently, especially if the 48-V input voltage rises relatively slowly. To ensure the desired power-up sequence, the "EN Out" pin of the PTB4850x is directly connected to the active-low "Enable" input of the PTB48600 (see Figure 2-1). This allows the PTB4850x to momentarily hold off the outputs from the PTB48600 until the logic-level voltages have risen first. Figure 2-2 shows the power-up waveforms of all four supply voltages from the schematic of Figure 2-1.

Figure 2-2; Power-Up Sequencing Waveforms



Figure 2-1; Example of PTB4850x & PTB48600 Modules Configured for DSL Applications



## PACKAGE OPTION ADDENDUM



www.ti.com 5-Jun-2010

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type            | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup>               | Samples<br>(Requires Login) |
|------------------|-----------------------|-------------------------|--------------------|------|-------------|-------------------------|----------------------|--------------------------------------------|-----------------------------|
| PTB48600AAH      | ACTIVE                | Through-<br>Hole Module | ERT                | 8    | 9           | Pb-Free (RoHS)          | Call TI              | N / A for Pkg Type                         |                             |
| PTB48600AAS      | ACTIVE                | Surface<br>Mount Module | ERU                | 8    | 9           | TBD                     | Call TI              | Level-1-235C-UNLIM/<br>Level-3-260C-168HRS |                             |
| PTB48600AAZ      | ACTIVE                | Surface<br>Mount Module | ERU                | 8    | 9           | Pb-Free (RoHS)          | Call TI              | Level-3-260C-168 HR                        |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



NOTES:

- A. All linear dimensions are in inches (mm).
- B. This drawing is subject to change without notice.
  C. 2 place decimals are ±0.020 (±0,51mm).
- D. 3 place decimals are  $\pm 0.010$  ( $\pm 0.25$ mm).
- E. Recommended keep out area for user components.
- Pins are 0.040" (1,02) diameter with 0.070" (1,78) diameter standoff shoulder.
- G. All pins: Material Copper Alloy Finish Tin (100%) over Nickel plate



NOTES:

- All linear dimensions are in inches (mm).
- This drawing is subject to change without notice.
- C. 2 place decimals are  $\pm 0.020$  ( $\pm 0,51$ mm). D. 3 place decimals are  $\pm 0.010$  ( $\pm 0,25$ mm).
- Recommended keep out area for user components.
- Power pin connection should utilize four or more vias to the interior power plane of 0.025 (0,63) I.D. per input, ground and output pin (or the electrical equivalent).
- G. Paste screen opening: 0.080 (2,03) to 0.085 (2,16). Paste screen thickness: 0.006 (0,15).
- H. Pad type: Solder mask defined.
- I. All pins: Material Copper Alloy
  Finish Tin (100%) over Nickel plate
  Solder Ball See product data sheet.
- J. Dimension prior to reflow solder.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Applications Amplifiers** amplifier.ti.com Audio www.ti.com/audio **Data Converters** dataconverter.ti.com Automotive www.ti.com/automotive **DLP® Products** www.dlp.com Communications and www.ti.com/communications Telecom DSP Computers and www.ti.com/computers dsp.ti.com Peripherals Clocks and Timers www.ti.com/clocks Consumer Electronics www.ti.com/consumer-apps Interface interface.ti.com **Energy** www.ti.com/energy Industrial www.ti.com/industrial Logic logic.ti.com Power Mgmt power.ti.com Medical www.ti.com/medical Microcontrollers microcontroller.ti.com www.ti.com/security Security **RFID** www.ti-rfid.com Space, Avionics & www.ti.com/space-avionics-defense Defense RF/IF and ZigBee® Solutions www.ti.com/lprf Video and Imaging www.ti.com/video www.ti.com/wireless-apps Wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated

