SDLS193 - MARCH 1974 - REVISED MARCH 1988

- Separate Read/Write Addressing Permits Simultaneous Reading and Writing
- Fast Access Times . . . Typically 20 ns
- Organized as 4 Words of 4 Bits
- Expandable to 512 Words of n-Bits
- For Use as:

Scratch-Pad Memory Buffer Storage between Processors Bit Storage in Fast Multiplication Designs

- 3-State Outputs
- SN54LS170 and SN74LS170 Are Similar But Have Open-Collector Outputs

#### description

The SN54LS670 and SN74LS670 MSI 16-bit TTL register files incorporate the equivalent of 98 gates. The register file is organized as 4 words of 4 bits each and separate on-chip decoding is provided for addressing the four word locations to either write-in or retrieve data. This permits simultaneous writing into one location and reading from another word location.



SN54LS670 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection.

Four data inputs are available which are used to supply the 4-bit word to be stored. Location of the word is determined by the write-address inputs A and B in conjunction with a write-enable signal. Data applied at the inputs should be in its true form. That is, if a high-level signal is desired from the output, a high-level is applied at the data input for that particular bit location. The latch inputs are arranged so that new data will be accepted only if both internal address gate inputs are high. When this condition exists, data at the D input is transferred to the latch output. When the write-enable input,  $\overline{G}_W$ , is high, the data inputs are inhibited and their levels can cause no change in the information stored in the internal latches. When the read-enable input,  $\overline{G}_R$ , is high, the data outputs are inhibited and go into the high-impedance state.

The individual address lines permit direct acquisition of data stored in any four of the latches. Four individual decoding gates are used to complete the address for reading a word. When the read address is made in conjunction with the read-enable signal, the word appears at the four outputs.

This arrangement—data-entry addressing separate from data-read addressing and individual sense line—eliminates recovery times, permits simultaneous reading and writing, and is limited in speed only by the write time (27 nanoseconds typical) and the read time (24 nanoseconds typical). The register file has a nondestructive readout in that data is not lost when addressed.

All inputs except read enable and write enable are buffered to lower the drive requirements to one Series 54LS/74LS standard load, and input-clamping diodes minimize switching transients to simplify system design. High-speed, double-ended AND-OR-INVERT gates are employed for the read-address function and have high-sink-current, three-state outputs. Up to 128 of these outputs may be bus connected for increasing the capacity up to 512 words. Any number of these registers may be paralleled to provide n-bit word length.

The SN54LS670 is characterized for operation over the full military temperature range of  $-55^{\circ}$  C to 125° C; the SN74LS670 is characterized for operation from 0° C to 70° C.

TEXAS
INSTRUMENTS

POST BEFORM 615 TO COLLAS, TEXAS 7526F TI

#### logic symbol†



<sup>&</sup>lt;sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12. Pin numbers shown are for D, J, N, and W packages.

#### WRITE FUNCTION TABLE (SEE NOTES A, B, AND C)

|   | WR | ITE INP | JTS | WORD           |                |                |                |  |  |  |  |  |
|---|----|---------|-----|----------------|----------------|----------------|----------------|--|--|--|--|--|
|   | WB | WA      | Ğω  | 0              | 1              | 2              | 3              |  |  |  |  |  |
|   | L  | L       | L   | Q = D          | α <sub>0</sub> | α <sub>0</sub> | Ω0             |  |  |  |  |  |
|   | L  | Н       | L   | Q0             | Q = D          | $Q_0$          | $\alpha_0$     |  |  |  |  |  |
|   | Н  | L       | L   | α <sub>0</sub> | $Q_0$          | Q = D          | $Q_0$          |  |  |  |  |  |
| 1 | Н  | Н       | L   | 00             | $a_0$          | $Q_0$          | Q = D          |  |  |  |  |  |
|   | X  | ×       | н   | α <sub>0</sub> | $\alpha_0$     | $\sigma_0$     | α <sub>0</sub> |  |  |  |  |  |

#### READ FUNCTION TABLE (SEE NOTES A AND D)

| RE | AD INPL | JTS | OUTPUTS |      |      |      |  |  |  |  |
|----|---------|-----|---------|------|------|------|--|--|--|--|
| RB | RA      | GR  | Q1      | Q2   | Q3   | Q4   |  |  |  |  |
| L. | L       | L   | W0B1    | W0B2 | W0B3 | W0B4 |  |  |  |  |
| L  | н       | L   | W1B1    | W1B2 | W1B3 | W1B4 |  |  |  |  |
| н  | L       | L   | W2B1    | W2B2 | W2B3 | W2B4 |  |  |  |  |
| н  | Н       | L   | W3B1    | W3B2 | W3B3 | W3B4 |  |  |  |  |
| ×  | ×       | н   | z       | Z    | Z    | Z    |  |  |  |  |

NOTES: A. H = high level, L = low level, X = irrelevant, Z = high impedance (off)

- B. (Q = D) = The four selected internal flip-flop outputs will assume the states applied to the four external data inputs.
- C. Q<sub>0</sub> = the level of Q before the indicated input conditions were established.
- D. W0B1 = The first bit of word 0, etc.

#### schematics of inputs and outputs





## logic diagram (positive logic)



Pin numbers shown are for D, J, N, and W packages.



# SN54LS670, SN74LS670 4-BY-4 REGISTER FILES WITH 3-STATE OUTPUTS

SDLS193 - MARCH 1974 - REVISED MARCH 1988

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)      |           |  |  |  |  |  |  |  |  |  |   |     |     |      | 7 V   |
|---------------------------------------|-----------|--|--|--|--|--|--|--|--|--|---|-----|-----|------|-------|
| Input voltage                         |           |  |  |  |  |  |  |  |  |  |   |     |     |      | 7 V   |
| Off-state output voltage              |           |  |  |  |  |  |  |  |  |  |   |     |     |      | 5.5 V |
| Operating free-air temperature range: | SN54LS670 |  |  |  |  |  |  |  |  |  | ! | 55° | C.  | to   | 125°C |
|                                       | SN74LS670 |  |  |  |  |  |  |  |  |  |   | C   | )°C | c to | 70°C  |
| Storage temperature range             |           |  |  |  |  |  |  |  |  |  | ( | ar° | ٠٠, | +0   | 150°C |

#### recommended operating conditions

|                                                          |                                                                | SN54LS670 |     | SI  |      |     |      |      |
|----------------------------------------------------------|----------------------------------------------------------------|-----------|-----|-----|------|-----|------|------|
|                                                          |                                                                | MIN       | NOM | MAX | MIN  | MOM | MAX  | UNIT |
| Supply voltage, VCC                                      |                                                                | 4.5       | 5   | 5.5 | 4.75 | 5   | 5.25 | V    |
| High-level output current, IOH                           |                                                                |           |     | -1  |      |     | -2.6 | mA   |
| Low-level output current, IOL                            |                                                                |           |     | 4   |      |     | 8    | mA   |
| Width of write-enable or read-enable pulse, $t_W$        |                                                                | 25        |     |     | 25   |     |      | ns   |
| Setup times, high- or low-level data                     | Data input with respect to write enable, t <sub>su(D)</sub>    | 10        |     |     | 10   |     |      | ns   |
| (see Figure 2)                                           | Write select with respect to write enable, t <sub>su</sub> (W) | 15        |     |     | 15   |     |      | ns   |
| Hold times, high- or low-level data                      | Data input with respect to write enable, th(D)                 | 15        |     |     | 15   |     |      | ns   |
| (see Note 2 and Figure 2)                                | Write select with respect to write enable, th(W)               | 5         |     |     | 5    |     |      | ns   |
| Latch time for new data, t <sub>latch</sub> (see Note 3) |                                                                | 25        |     |     | 25   |     |      | ns   |
| Operating free-air temperature range, TA                 |                                                                | -55       |     | 125 | 0    |     | 70   | °C   |

NOTES: 1. Voltage values are with respect to network ground terminal.

- 2. Write-select setup time will protect the data written into the previous address. If protection of data in the previous address is not required, t<sub>su(W)</sub> can be ignored as any address selection sustained for the final 30 ns of the write-enable pulse and during t<sub>h(W)</sub> will result in data being written into that location. Depending on the duration of the input conditions, one or a number of previous addresses may have been written into.
- 3. Latch time is the time allowed for the internal output of the latch to assume the state of new data. See Figure 2. This is important only when attempting to read from a location immediately after that location has received new data.



## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|      | DADAMETED                                               | TEST CONDITIONS <sup>†</sup>          |                        |                            |     | V54LS6 | 70   | SI  | 11017 |      |      |
|------|---------------------------------------------------------|---------------------------------------|------------------------|----------------------------|-----|--------|------|-----|-------|------|------|
|      | PARAMETER                                               | 16:                                   | SICONDITION            | 15'                        | MIN | TYP‡   | MAX  | MIN | TYP‡  | MAX  | UNIT |
| VIH  | High-level input voltage                                |                                       |                        |                            | 2   |        |      | 2   |       |      | · V  |
| VIL  | Low-level input voltage                                 |                                       |                        |                            |     |        | 0.7  |     |       | 0.8  | V    |
| VIK  | input clamp voltage                                     | V <sub>CC</sub> = MIN,                | $I_1 = -18 \text{ mA}$ |                            |     |        | -1.5 |     |       | -1.5 | V    |
| Vou  | High-level output voltage                               | V <sub>CC</sub> = MIN,                | V <sub>IH</sub> = 2 V, | I <sub>OH</sub> = -1 mA    | 2.4 | 3.4    |      |     |       |      | V    |
| ٧ОН  | riigii-level output voitage                             | V <sub>IL</sub> = V <sub>IL</sub> max |                        | $I_{OH} = -2.6 \text{ mA}$ |     |        |      | 2.4 | 3.1   |      | \ \  |
| Voi  | Low-level output voltage                                | V <sub>CC</sub> = MIN,                | V <sub>IH</sub> = 2 V, | I <sub>OL</sub> = 4 mA     |     | 0.25   | 0.4  |     | 0.25  | 0.4  | V    |
| VOL  | Low-level output voltage                                | VIL = VIL max                         |                        | IOL = 8 mA                 |     |        |      |     | 0.35  | 0.5  | V    |
| lozн | Off-state output current,<br>high-level voltage applied | V <sub>CC</sub> = MAX,                | V <sub>IH</sub> = 2 V, | V <sub>O</sub> = 2.7 V     |     |        | 20   |     |       | 20   | μА   |
| IOZL | Off-state output current, low-level voltage applied     | V <sub>CC</sub> = MAX,                | V <sub>1H</sub> = 2 V, | V <sub>O</sub> = 0.4 V     |     |        | -20  |     |       | -20  | μА   |
|      | Input current at                                        | V <sub>CC</sub> = MAX,                | Any D, R, or           | W                          |     |        | 0.1  |     |       | 0.1  |      |
| 4    | maximum input voltage                                   |                                       | G <sub>W</sub>         |                            |     |        | 0.2  |     |       | 0.2  | mA   |
|      | maximum input voltage                                   | V <sub>1</sub> = 7 V                  | GR                     |                            |     |        | 0.3  |     |       | 0.3  | 1    |
|      |                                                         | V <sub>CC</sub> = MAX,                | Any D, R, or           | W                          |     |        | 20   |     |       | 20   |      |
| ΉΗ   | High-level input current                                |                                       | Ğ₩                     |                            |     |        | 40   |     |       | 40   | μΑ   |
|      |                                                         | V <sub>I</sub> = 2.7 V                | GR                     |                            |     |        | 60   |     |       | 60   |      |
|      |                                                         | V <sub>CC</sub> = MAX,                | Any D, R, or           | W                          |     |        | -0.4 |     |       | -0.4 |      |
| 11L  | Low-level input current                                 | V <sub>I</sub> = 0.4 V                | G <sub>W</sub>         |                            |     |        | -0.8 |     |       | -0.8 | mA   |
|      |                                                         |                                       | GR                     |                            |     |        | -1.2 |     |       | -1.2 |      |
| los  | Short-circuit output current§                           |                                       |                        |                            | -30 |        | -130 | -30 |       | -130 | mA   |
| Icc  | Supply current                                          | V <sub>CC</sub> = MAX,                | See Note 4             |                            |     | 30     | 50   |     | 30    | 50   | mA   |

<sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

## switching characteristics, VCC = 5 V, TA = 25°C

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                | MIN | TYP | MAX | UNIT |
|------------------|-----------------|----------------|------------------------------------------------|-----|-----|-----|------|
| tPLH             | Read select     | Any Q          | $C_L = 15 pF$ , $R_L = 2 k\Omega$ ,            |     | 23  | 40  |      |
| tpHL             | nead select     | Ally C         | See Figures 1 and 2                            |     | 25  | 45  | ns   |
| <sup>t</sup> PLH | Write enable    | Any Q          |                                                |     | 26  | 45  | ns   |
| <sup>t</sup> PHL | - Write enable  | Ally Q         | $C_L = 15 pF$ , $R_L = 2 k\Omega$ ,            |     | 28  | 50  | 115  |
| t <sub>PLH</sub> | Data            | Any Q          | See Figures 1 and 3                            |     | 25  | 45  | ns   |
| tPHL             | Data            | Ally Q         |                                                |     | 23  | 40  | 1113 |
| <sup>t</sup> PZH |                 |                | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 2 kΩ, |     | 15  | 35  | ns   |
| <sup>t</sup> PZL | Read enable     | Any Q          | See Figures 1 and 4                            |     | 22  | 40  | 115  |
| <sup>t</sup> PHZ | Trodd chaple    |                | $C_L = 5 pF$ , $R_L = 2 k\Omega$ ,             |     | 30  | 50  |      |
| <sup>t</sup> PLZ |                 |                | See Figures 1 and 4                            |     | 16  | 35  | ns   |

 $<sup>^{\</sup>ddagger}$ All typical values are at  $V_{CC}$  = 5 V,  $T_{A}$  = 25°C.

<sup>§</sup>Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 4: Maximum I<sub>CC</sub> is guaranteed for the following worst-case conditions: 4.5 V is applied to all data inputs and both enable inputs, all address inputs are grounded and all outputs are open.

### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_{\underline{L}}$  includes probe and jig capacitance.

B. All diodes are 1N3064 or equivalent.

LOAD CIRCUIT

FIGURE 1



## **VOLTAGE WAVEFORMS (S1 AND S2 ARE CLOSED)**

NOTES: A. High-level input pulses at the select and data inputs are illustrated; however, times associated with low-level pulses are measured from the same reference points.

- B. When measuring delay times from a read-select input, the read-enable input is low.
- C. Input waveforms are supplied by generators having the following characteristics: PRR  $\leq$  2 MHz,  $Z_{out} \approx$  50  $\Omega$ , duty cycle  $\leq$  50%,  $t_r \leq$  15 ns,  $t_r \leq$  6 ns.

FIGURE 2



#### PARAMETER MEASUREMENT INFORMATION



#### **VOLTAGE WAVEFORM 2 (S1 AND S2 ARE CLOSED)**

NOTES: A. Each select address is tested. Prior to the start of each of the above tests both write and read address inputs are stabilized with  $W_A = R_A$  and  $W_B = R_B$ . During the test  $G_R$  is low. B. Input waveforms are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_{out} \approx$  50  $\Omega$ , duty cycle  $\leq$  50%,

 $t_r \le 15$  ns,  $t_r \le 6$  ns.

#### FIGURE 3



#### **VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES, THREE-STATE OUTPUTS**

NOTES: A. Waveforms 1 is for an output with internal conditions such that the output is low except when disabled by the read-enable input. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the read-enable input.

- B. When measuring delay times from the read-enable input, both read-select inputs have been established at steady states.
- C. Input waveforms are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_{out} \approx 50~\Omega$ , duty cycle  $\leq$  50%,  $t_r \le 15$  ns,  $t_r \le 6$  ns. FIGURE 4





www.ti.com 15-Oct-2009

## **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| 5962-7704201VEA  | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| 5962-7704201VFA  | ACTIVE                | CFP             | W                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| 5962-7704201VFA  | ACTIVE                | CFP             | W                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| 7704201EA        | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| 7704201EA        | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| 7704201FA        | ACTIVE                | CFP             | W                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| 7704201FA        | ACTIVE                | CFP             | W                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| SN54LS670J       | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| SN54LS670J       | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type           |
| SN74LS670D       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670D       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670DE4     | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670DE4     | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670DG4     | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670DG4     | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670DR      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670DR      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670DRE4    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670DRE4    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670DRG4    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670DRG4    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670N       | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS670N       | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS670N3      | OBSOLETE              | PDIP            | N                  | 16   |                | TBD                        | Call TI          | Call TI                      |
| SN74LS670N3      | OBSOLETE              | PDIP            | N                  | 16   |                | TBD                        | Call TI          | Call TI                      |
| SN74LS670NE4     | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS670NE4     | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| SN74LS670NSR     | ACTIVE                | so              | NS                 | 16   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LS670NSR     | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |



#### PACKAGE OPTION ADDENDUM

www.ti.com 15-Oct-2009

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp (3)  |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------|
| SN74LS670NSRE4   | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |
| SN74LS670NSRE4   | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |
| SN74LS670NSRG4   | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |
| SN74LS670NSRG4   | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |
| SNJ54LS670FK     | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type |
| SNJ54LS670FK     | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type |
| SNJ54LS670J      | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type |
| SNJ54LS670J      | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type |
| SNJ54LS670W      | ACTIVE                | CFP             | W                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type |
| SNJ54LS670W      | ACTIVE                | CFP             | W                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN74LS670DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5     | 10.3    | 2.1     | 8.0        | 16.0      | Q1               |
| SN74LS670NSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2     | 10.5    | 2.5     | 12.0       | 16.0      | Q1               |

# PACKAGE MATERIALS INFORMATION

19-Mar-2008



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS670DR  | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74LS670NSR | SO           | NS              | 16   | 2000 | 346.0       | 346.0      | 33.0        |

14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F16)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F16 and JEDEC MO-092AC



# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004

# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- a. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom    | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals     | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics          | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting           | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                    | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                       | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                      | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Power Mgmt                  | <u>power.ti.com</u>    | Transportation and Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging             | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                      | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                               |                                   |
|                             |                        |                               |                                   |

TI E2E Community Home Page <u>e2e.ti.com</u>

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated