

**DBB PACKAGE** 

(TOP VIEW)

SCES094D-FEBRUARY 1997-REVISED OCTOBER 2004

# **FEATURES**

- Member of the Texas Instruments Widebus™
   Family
- EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) Submicron Process
- A-Port Outputs Have Equivalent 50- $\Omega$  Series Resistors and B-Port Outputs Have Equivalent 20- $\Omega$  Series Resistors, So No External Resistors Are Required
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
- Packaged in Thin Very Small-Outline Package

NOTE: For order entry, the DBB package is abbreviated to G. For tape and reel, the DBBR package is abbreviated to GR.

#### DESCRIPTION

The SN74ALVCHG162282 is an 18-bit to 36-bit registered bus exchanger. This device is intended for use in applications where data must be transferred from a narrow high-speed bus to a wide lower-frequency bus. It is designed specifically for low-voltage (3.3-V)  $V_{\rm CC}$  operation.

The device provides synchronous data exchange between the two ports. Data is stored in the internal registers on the low-to-high transition of the clock (CLK) input. For data transfer in the B-to-A direction, the select (SEL) input selects 1B or 2B data for the A outputs.

For data transfer in the A-to-B direction, a two-stage pipeline is provided in the 1B path, with a single storage register in the 2B path. Data flow is controlled by the active-low output-enable ( $\overline{OE}$ ) and direction-control (DIR) input. DIR is registered to synchronize the bus direction changes with the clock.

#### 80 | V<sub>CC</sub> $V_{CC}$ **1**2 79 GND GND 2B9 🛚 3 78**∐** 1B10 1B9 **L** 4 77 L 2B10 76 1B11 2B8 5 GND 6 75 GND 1B8 74 2B11 2B7 Пв 73 1B12 1B7 9 72 L 2B12 $V_{CC}$ 71 | V<sub>CC</sub> 10 2B6 **II** 11 70 1B13 1B6 12 69**∐** 2B13 2B5 13 68 1 1B14 14 67 2B14 1B5 GND 15 66∐ GND 2B4 16 65 1 1B15 17 1B4 64 2B15 63 1B16 2B3 18 19 62 D 2B16 1B3 61**∐** V<sub>CC</sub> $V_{CC}$ 20 **1**21 60 GND GND 2B2 22 59 1B17 1B2 23 58 2B17 2B1 24 57 | 1B18 25 56**∏** 2B18 1B1 26 55[] V<sub>CC</sub> $V_{CC}$ 27 54 A18 Α1 53 A17 28 A2 29 52**∏** A16 А3 **GND** 30 51 GND 31 50 A15 A4 49 A14 A5 32 33 48 A13 A6 47 V<sub>CC</sub> 34 $V_{CC}$ П 35 Α7 46 A12 45 A11 36 Α8 37 44 A10 A9 П 38 43 GND GND CLK ∐ 39 40 41[] DIR SEL



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus, EPIC are trademarks of Texas Instruments.

SCES094D-FEBRUARY 1997-REVISED OCTOBER 2004



# **DESCRIPTION (CONTINUED)**

The A-port N-channel output transistors are sized at 450  $\mu$ m, and the P-channel output transistors are sized at 700  $\mu$ m. All A-port outputs have equivalent 50- $\Omega$  series resistors. The B-port N-channel output transistors are sized at 225  $\mu$ m, and the P-channel output transistors are sized at 560  $\mu$ m. All B-port outputs have equivalent 20- $\Omega$  series resistors

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The switching characteristics are based on 25-pF (A port) and 80-pF (B port) loads, but are tested with the standard 50-pF load.

The SN74ALVCHG162282 is characterized for operation from 0°C to 70°C.

#### **FUNCTION TABLES**

## A-TO-B STORAGE (OE = L, DIR = H)

|     | INPUTS     | OUT | OUTPUTS                        |                                |  |  |
|-----|------------|-----|--------------------------------|--------------------------------|--|--|
| SEL | CLK        | Α   | 1B                             | 2B                             |  |  |
| Н   | Х          | Х   | 1B <sub>0</sub> <sup>(1)</sup> | 2B <sub>0</sub> <sup>(1)</sup> |  |  |
| L   | $\uparrow$ | L   | L(2)                           | L                              |  |  |
| L   | $\uparrow$ | Н   | H <sup>(2)</sup>               | Н                              |  |  |

- Output level before indicated steady-state input conditions were established
- (2) Two CLK edges are needed to propagate the data.

### B-TO-A STORAGE (OE = L, DIR = L)

|          | INPUTS        |   |   |                  |  |  |  |  |
|----------|---------------|---|---|------------------|--|--|--|--|
| CLK      | CLK SEL 1B 2B |   |   |                  |  |  |  |  |
| 1        | Н             | Х | L | L <sup>(1)</sup> |  |  |  |  |
| 1        | Н             | Χ | Н | H <sup>(1)</sup> |  |  |  |  |
| 1        | L             | L | Χ | L                |  |  |  |  |
| <b>↑</b> | L             | Н | Χ | Н                |  |  |  |  |

(1) Two CLK edges are needed to propagate the data. The data is loaded in the first register when SEL is low and propagates to the second register when SEL is high.

#### **OUTPUT ENABLE**

|          | INPUTS        | OUTPUTS |        |        |
|----------|---------------|---------|--------|--------|
| CLK      | CLK <u>OE</u> |         | Α      | 1B, 2B |
| 1        | Н             | Χ       | Z      | Z      |
| 1        | L             | Н       | Z      | Active |
| <b>↑</b> | L             | L       | Active | Z      |



# **LOGIC DIAGRAM (POSITIVE LOGIC)**







# ABSOLUTE MAXIMUM RATINGS(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                        |                             | MIN  | MAX                   | UNIT |
|------------------|----------------------------------------|-----------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                   |                             | -0.5 | 4.6                   | V    |
| V                | Except I/O ports <sup>(2)</sup>        |                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| V <sub>I</sub>   | Input voltage range                    | I/O ports <sup>(2)(3)</sup> | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| Vo               | Output voltage range <sup>(2)(3)</sup> |                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                    | V <sub>1</sub> < 0          |      | -50                   | mA   |
| $I_{OK}$         | Output clamp current                   | V <sub>O</sub> < 0          |      | -50                   | mA   |
| Io               | Continuous output current              |                             |      | ±50                   | mA   |
| $\theta_{JA}$    | Package thermal impedance (4)          |                             |      | 106                   | °C/W |
| T <sub>stg</sub> | Storage temperature range              |                             | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

# RECOMMENDED OPERATING CONDITIONS(1)

|                 |                                                        |                               |                                | MIN | MAX             | UNIT |
|-----------------|--------------------------------------------------------|-------------------------------|--------------------------------|-----|-----------------|------|
| $V_{CC}$        | Supply voltage                                         |                               | 3                              | 3.6 | V               |      |
| $V_{IH}$        | High-level input voltage                               |                               | V <sub>CC</sub> = 3 V to 3.6 V | 2   |                 | V    |
| $V_{IL}$        | Low-level input voltage V <sub>CC</sub> = 3 V to 3.6 V |                               |                                |     | 0.8             | V    |
| VI              | / <sub>I</sub> Input voltage                           |                               |                                |     | V <sub>CC</sub> | V    |
| Vo              | Output voltage                                         |                               |                                |     | $V_{CC}$        | V    |
|                 | High-level output current                              | A to B                        | $V_{CC} = 3 V$                 |     | 8               | mA   |
| Іон             | nigh-level output current                              | B to A                        | $V_{CC} = 3 V$                 |     | 6               | ША   |
|                 | Low lovel output ourrent                               | A to B                        | $V_{CC} = 3 V$                 |     | 8               | m Λ  |
| I <sub>OL</sub> | Low-level output current                               | B to A $V_{CC} = 3 \text{ V}$ |                                |     | 6               | mA   |
| Δt/Δν           | t/∆v Input transition rise or fall rate                |                               |                                |     |                 | ns/V |
| $T_A$           | Operating free-air temperature                         | ·                             | ·                              | 0   | 70              | °C   |

<sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

<sup>(3)</sup> The input and output positive voltage ratings may be exceeded up to 4.6 V if the input and output clamp-current ratings are observed.

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51.



SCES094D-FEBRUARY 1997-REVISED OCTOBER 2004

# **ELECTRICAL CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

| ı                    | PARAMETER      | TEST CONDITIONS                                                              | V <sub>cc</sub> | MIN TYP(1)            | MAX  | UNIT |
|----------------------|----------------|------------------------------------------------------------------------------|-----------------|-----------------------|------|------|
|                      |                | $I_{OH} = -100 \mu A$                                                        | 3 V to 3.6 V    | V <sub>CC</sub> - 0.2 |      |      |
| $V_{OH}$             | A to B         | $I_{OH} = -8 \text{ mA}$                                                     | 3 V             | 2                     |      | V    |
|                      | B to A         | $I_{OH} = -6 \text{ mA}$                                                     | 3 V             | 2                     |      |      |
|                      |                | I <sub>OL</sub> = 100 μA                                                     | 3 V to 3.6 V    |                       | 0.2  |      |
| $V_{OL}$             | A to B         | I <sub>OL</sub> = 8 mA                                                       | 3 V             |                       | 0.8  | V    |
|                      | B to A         | I <sub>OL</sub> = 6 mA                                                       | 3 V             |                       | 0.8  |      |
| I                    |                | $V_I = V_{CC}$ or GND                                                        | 3.6 V           |                       | ±5   | μΑ   |
|                      |                | V <sub>I</sub> = 0.8 V                                                       | 3 V             | 75                    |      |      |
| I <sub>I(hold)</sub> |                | V <sub>I</sub> = 2 V                                                         | 3 V             | -75                   |      | μΑ   |
|                      |                | $V_1 = 0 \text{ to } 3.6 \text{ V}^{(2)}$                                    | 3.6 V           |                       | ±500 |      |
| I <sub>OZ</sub> (3)  |                | $V_O = V_{CC}$ or GND                                                        | 3.6 V           |                       | ±10  | μΑ   |
| I <sub>CC</sub>      |                | $V_I = V_{CC}$ or GND, $I_O = 0$                                             | 3.6 V           |                       | 40   | μΑ   |
| $\Delta I_{CC}$      |                | One input at V <sub>CC</sub> - 0.6 V, Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V    |                       | 750  | μΑ   |
| Ci                   | Control inputs | $V_I = V_{CC}$ or GND                                                        | 3.3 V           | 4                     |      | pF   |
| C <sub>io</sub>      | A or B ports   | $V_O = V_{CC}$ or GND                                                        | 3.3 V           | 8.5                   |      | pF   |

# TIMING REQUIREMENTS

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                    |                                 |                    | \ | V <sub>CC</sub> = 3.3 V<br>± 0.3 V<br>MIN MAX |     | UNIT |  |
|--------------------|---------------------------------|--------------------|---|-----------------------------------------------|-----|------|--|
|                    |                                 |                    |   |                                               |     |      |  |
| f <sub>clock</sub> | Clock frequency                 |                    |   |                                               | 160 | MHz  |  |
| $t_{w}$            | Pulse duration, CLK high or low |                    |   | 2.3                                           |     | ns   |  |
|                    |                                 | A data before CLK↑ |   | 1.5                                           |     |      |  |
| _                  | Catua time high or law          | B data before CLK↑ |   | 2                                             |     | ns   |  |
| t <sub>su</sub>    | Setup time, high or low         | DIR before CLK↑    |   | 2                                             |     |      |  |
|                    |                                 | SEL before CLK↑    |   | 2                                             |     |      |  |
|                    |                                 | A data after CLK↑  |   | 0.3                                           |     |      |  |
|                    | Hald time bigh on law           | B data after CLK↑  |   | 0.3                                           |     |      |  |
| t <sub>h</sub>     | Hold time, high or low          | DIR after CLK↑     |   | 0.3                                           |     | ns   |  |
|                    |                                 | SEL after CLK↑     |   | 0.3                                           |     |      |  |

All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to

For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.





# **SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range,  $C_L = 25 \text{ pF}$  (A port), 80 pF (B port) (unless otherwise noted) (see Figure 1)

| PARAMETER        | PARAMETER FROM (INPUT) |          |     |     | V <sub>CC</sub> = 3<br>± 0.3 | UNIT |
|------------------|------------------------|----------|-----|-----|------------------------------|------|
|                  | (INPOT)                | (OUTPUT) | MIN | MAX |                              |      |
| f <sub>max</sub> |                        |          | 160 |     | MHz                          |      |
|                  | CLK                    | A        | 1.5 | 5   | 20                           |      |
| t <sub>pd</sub>  | CLK                    | В        | 1.5 | 7.4 | ns                           |      |
|                  | CLK                    | A        | 1.5 | 6.3 | ns                           |      |
|                  |                        | В        | 1.5 | 9.4 |                              |      |
| t <sub>en</sub>  |                        | A        | 1.5 | 6   |                              |      |
|                  | ŌĒ                     | В        | 1.5 | 9.5 |                              |      |
|                  | CLK                    | A        | 1.5 | 6.4 | ns                           |      |
|                  | CLK                    | В        | 1.5 | 7.8 |                              |      |
| t <sub>dis</sub> | ŌĒ                     | A        | 1.5 | 5   |                              |      |
|                  | OE .                   | В        | 1.5 | 7.6 |                              |      |

SCES094D-FEBRUARY 1997-REVISED OCTOBER 2004

# PARAMETER MEASUREMENT INFORMATION



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  2.5 ns.  $t_f \leq$  2.5 ns.
  - D. The output is measured with one input transition per measurement.
  - E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
  - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
  - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

Figure 1. Load Circuit and Voltage Waveforms





.com 18-Jul-2006

#### PACKAGING INFORMATION

| Orderable Device     | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|----------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 74ALVCHG162282GRE4   | ACTIVE                | TSSOP           | DBB                | 80   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ALVCHG162282GRG4   | ACTIVE                | TSSOP           | DBB                | 80   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALVCHG162282DBBR | OBSOLETE              | TSSOP           | DBB                | 80   |                | TBD                       | Call TI          | Call TI                      |
| SN74ALVCHG162282GR   | ACTIVE                | TSSOP           | DBB                | 80   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





11-Mar-2008

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device             |       | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN74ALVCHG162282GR | TSSOP | DBB                | 80 | 2000 | 330.0                    | 24.4                     | 8.4     | 17.3    | 1.7     | 12.0       | 24.0      | Q1               |

# PACKAGE MATERIALS INFORMATION

11-Mar-2008



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ALVCHG162282GR | TSSOP        | DBB             | 80   | 2000 | 346.0       | 346.0      | 41.0        |

# DBB (R-PDSO-G\*\*)

# **80 PINS SHOWN**

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC: 80 Pin - MO-153 Variation FF

100 Pin - MO-194 Variation BB

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mamt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| www.ti.com/audio          |
|---------------------------|
| www.ti.com/automotive     |
| www.ti.com/broadband      |
| www.ti.com/digitalcontrol |
| www.ti.com/medical        |
| www.ti.com/military       |
| www.ti.com/opticalnetwork |
| www.ti.com/security       |
| www.ti.com/telephony      |
| www.ti.com/video          |
| www.ti.com/wireless       |
|                           |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated