

SCES347C-JANUARY 2001-REVISED JANUARY 2006

### **FEATURES**

- Member of the Texas Instruments Widebus™
   Family
- UBT<sup>™</sup> Transceiver Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, and Clock-Enabled Modes
- TI-OPC<sup>™</sup> Circuitry Limits Ringing on Unevenly Loaded Backplanes
- OEC™ Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference
- Bidirectional Interface Between GTLP Signal Levels and LVTTL Logic Levels
- GTLP Buffered CLKAB Signal (CLKOUT)
- LVTTL Interfaces Are 5-V Tolerant
- Medium-Drive GTLP Outputs (50 mA)
- LVTTL Outputs (-24 mA/24 mA)
- GTLP Rise and Fall Times Designed for Optimal Data-Transfer Rate and Signal Integrity in Distributed Loads
- I<sub>off</sub>, Power-Up 3-State, and BIAS V<sub>CC</sub> Support Live Insertion
- Bus Hold on A-Port Data Inputs
- Distributed V<sub>CC</sub> and GND Pins Minimize High-Speed Switching Noise
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

# DGG OR DGV PACKAGE (TOP VIEW)

|                   |              | 1 1 | 1                    |
|-------------------|--------------|-----|----------------------|
| $\overline{OEAB}$ | <b>[</b> ] 1 | 56  | CEAB                 |
| LEAB              | 2            | 55  | ] CLKAB              |
| A1                | Ιз           | 54  | ] B1                 |
| GND               | 4            | 53  | GND                  |
| A2                | 5            | 52  | ] B2                 |
| АЗ                | 6            | 51  | ] B3                 |
| $V_{CC}$          | 7            | 50  | BIAS V <sub>CC</sub> |
| A4                | 8            | 49  | ] B4                 |
| A5                | _            | 48  | B5                   |
|                   | 10           | 47  | ☐ B6                 |
| GND               | 11           | 46  | ] GND                |
|                   | 12           | 45  |                      |
| A8                |              | 44  |                      |
|                   | 14           | 43  | ] B9                 |
| A10               | _            | 42  | B10                  |
| A11               |              | 41  |                      |
| A12               | _            | 40  | P                    |
| GND               | _            | 39  | GND                  |
| A13               |              | 38  | Г                    |
| A14               | 20           | 37  | B14                  |
| A15               | 21           | 36  | B15                  |
|                   | 22           | 35  |                      |
| A16               | _            | 34  | E                    |
|                   | 24           | 33  | F                    |
| GND               | 25           | 32  | E                    |
| CLKIN             | 26           | 31  |                      |
| OEBA              | 27           | 30  | E                    |
| LEBA              | 28           | 29  | CEBA                 |

### DESCRIPTION

The SN74GTLPH16916 is a medium-drive, 17-bit UBT<sup>TM</sup> transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It allows for transparent, latched, clocked, and clock-enabled modes of data transfer. Additionally, it provides for a copy of CLKAB at GTLP signal levels (CLKOUT) and conversion of a GTLP clock to LVTTL logic levels (CLKIN). The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard TTL or LVTTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC<sup>TM</sup> circuitry, and TI-OPC<sup>TM</sup> circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 19  $\Omega$ .



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus, UBT, TI-OPC, OEC are trademarks of Texas Instruments.

SCES347C-JANUARY 2001-REVISED JANUARY 2006



# **DESCRIPTION (CONTINUED)**

GTLP is the Texas Instruments derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH16916 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL ( $V_{TT} = 1.2 \text{ V}$  and  $V_{REF} = 0.8 \text{ V}$ ) or GTLP ( $V_{TT} = 1.5 \text{ V}$  and  $V_{REF} = 1 \text{ V}$ ) signal levels.

Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs.  $V_{REF}$  is the B-port differential input reference voltage.

This device is fully specified for live-insertion applications using  $I_{\text{off}}$ , power-up 3-state, and BIAS  $V_{\text{CC}}$ . The  $I_{\text{off}}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS  $V_{\text{CC}}$  circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability.

This GTLP device features TI-OPC circuitry, which actively limits the overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies.

Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

When  $V_{CC}$  is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable ( $\overline{OE}$ ) input should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)</sup> |               | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|---------------|-----------------------|------------------|
| 40°C +- 05°C   | TSSOP – DGG            | Tape and reel | SN74GTLPH16916GR      | GTLPH16916       |
| –40°C to 85°C  | TVSOP – DGV            | Tape and reel | SN74GTLPH16916VR      | GL916            |

<sup>(1)</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



SCES347C-JANUARY 2001-REVISED JANUARY 2006

# **FUNCTIONAL DESCRIPTION**

The SN74GTLPH16916 is a medium-drive (50 mA), 17-bit UBT transceiver containing D-type latches and D-type flip-flops for data-path operation in transparent, latched, clocked, or clock-enabled modes and can replace any of the functions shown in Table 1. Data polarity is noninverting.

Table 1. SN74GTLPH16916 UBT™ Transceiver Replacement Functions

| FUNCTION                                 | 8 BIT                | 9 BIT        | 10 BIT       | 16 BIT                 | 18 BIT                                                      |  |  |  |  |  |  |  |  |
|------------------------------------------|----------------------|--------------|--------------|------------------------|-------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Transceiver                              | '245, '623, '645     | '863         | '861         | '16245, '16623         | '16863                                                      |  |  |  |  |  |  |  |  |
| Buffer/driver                            | '241, '244, '541     |              | '827         | '16241, '16244, '16541 | '16825                                                      |  |  |  |  |  |  |  |  |
| Latched transceiver                      | '543                 |              |              | '16543                 | '16472                                                      |  |  |  |  |  |  |  |  |
| Latch                                    | '373, '573           | '843         | '841         | '16373                 | '16843                                                      |  |  |  |  |  |  |  |  |
| Registered transceiver                   | '646, '652           |              |              | '16646, '16652         | '16474                                                      |  |  |  |  |  |  |  |  |
| Flip-flop                                | '374, '574           |              | '821         | '16374                 |                                                             |  |  |  |  |  |  |  |  |
| Standard UBT                             |                      |              |              |                        | '16500, '16501                                              |  |  |  |  |  |  |  |  |
| Universal bus driver                     |                      |              |              |                        | '16835                                                      |  |  |  |  |  |  |  |  |
| Registered transceiver with clock enable | '2952                |              |              | '16470, '16952         |                                                             |  |  |  |  |  |  |  |  |
| Flip-flop with clock enable              | '377                 | '823         |              |                        | '16823                                                      |  |  |  |  |  |  |  |  |
| Standard UBT with clock enable           |                      |              |              |                        | '16600, '16601                                              |  |  |  |  |  |  |  |  |
| SN74GT                                   | LPH16916 UBT transce | eiver replac | es all above | functions              | SN74GTLPH16916 UBT transceiver replaces all above functions |  |  |  |  |  |  |  |  |

Additionally, the SN74GTLPH16916 allows for transparent conversion of CLKAB-to-GTLP signal levels (CLKOUT) and CLKOUT-to-LVTTL logic levels (CLKIN).

Data flow in each direction is controlled by clock enables ( $\overline{CEAB}$  and  $\overline{CEBA}$ ), latch enables (LEAB and LEBA), clock (CLKAB and CLKBA), and output enables ( $\overline{OEAB}$  and  $\overline{OEBA}$ ).  $\overline{CEAB}$  and  $\overline{CEBA}$  enable all 17 bits, and  $\overline{OEBA}$  and  $\overline{OEBA}$  control the 17 bits of data and the CLKOUT/CLKIN buffered clock path for the A-to-B and B-to-A directions, respectively.

For A-to-B data flow when  $\overline{CEAB}$  is low, the device operates on the low-to-high transition of CLKAB for the flip-flop and on the high-to-low transition of LEAB for the latch path, i.e., if  $\overline{CEAB}$  and LEAB are low, the A data is latched regardless of the state of CLKAB (high or low) and, if LEAB is high, the device is in transparent mode. When  $\overline{OEAB}$  is low, the outputs are active. When  $\overline{OEAB}$  is high, the outputs are in the high-impedance state.

The data flow for B to A is similar to A to B, except CEBA, OEBA, LEBA, and CLKBA are used.



# **FUNCTION TABLES**

# **OUTPUT ENABLE**(1)

|      |      | INPUTS |       |   | ОИТРИТ                        | MODE                      |
|------|------|--------|-------|---|-------------------------------|---------------------------|
| CEAB | OEAB | LEAB   | CLKAB | Α | В                             | MODE                      |
| Х    | Н    | X      | Х     | Х | Z                             | Isolation                 |
| L    | L    | L      | Н     | Х | B <sub>0</sub> <sup>(2)</sup> | Latebad storage of A data |
| L    | L    | L      | L     | X | B <sub>0</sub> <sup>(3)</sup> | Latched storage of A data |
| Х    | L    | Н      | Х     | L | L                             | True transporent          |
| X    | L    | Н      | Χ     | Н | н                             | True transparent          |
| L    | L    | L      | 1     | L | L                             | Clasked stores of A data  |
| L    | L    | L      | 1     | Н | н                             | Clocked storage of A data |
| Н    | L    | L      | Х     | Х | B <sub>0</sub> <sup>(3)</sup> | Clock inhibit             |

- (1) A-to-B data flow is shown. B-to-A data flow is similar, but uses CEBA, OEBA, LEBA, and CLKBA. The condition when OEAB and OEBA are both low at the same time is not recommended.
- (2) Output level before the indicated steady-state input conditions where established, provided that CLKAB was high before LEAB went low
- (3) Output level before the indicated steady-state input conditions were established

### **BUFFERED CLOCK**

|    | II | IPUTS |      | OPERATION OR                        | MODE                                                        |
|----|----|-------|------|-------------------------------------|-------------------------------------------------------------|
| CE | LE | OEAB  | OEBA | FUNCTION                            | MODE                                                        |
| Х  | Х  | Н     | Н    | Z                                   | Isolation                                                   |
| X  | Χ  | L     | Н    | CLKAB to CLKOUT                     | True delayed clock signal                                   |
| X  | Х  | Н     | L    | CLKOUT to CLKIN                     | True delayed clock signal                                   |
| Х  | X  | L     | L    | CLKAB to CLKOUT,<br>CLKOUT to CLKIN | True delayed clock signal with feedback path <sup>(1)</sup> |

(1) This condition is not recommended.



SCES347C-JANUARY 2001-REVISED JANUARY 2006

# **LOGIC DIAGRAM (POSITIVE LOGIC)**



TEXAS INSTRUMENTS

SCES347C-JANUARY 2001-REVISED JANUARY 2006

# Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                         |                                                        |                             | MIN  | MAX  | UNIT |
|-----------------------------------------|--------------------------------------------------------|-----------------------------|------|------|------|
| V <sub>CC</sub><br>BIAS V <sub>CC</sub> | Supply voltage range                                   |                             | -0.5 | 4.6  | V    |
| V                                       | Input voltage range (2)                                | A-port and control inputs   | -0.5 | 7    | V    |
| V <sub>I</sub>                          | input voitage range (=)                                | B port and V <sub>REF</sub> | -0.5 | 4.6  | V    |
| V                                       | Voltage range applied to any output                    | A port                      | -0.5 | 7    | V    |
| Vo                                      | in the high-impedance or power-off state (2)           | B port                      | -0.5 | 4.6  | V    |
|                                         | Compared into any systematics the class state          | A port                      |      | 48   | mA   |
| I <sub>O</sub>                          | Current into any output in the low state               | B port                      |      | 100  |      |
| Io                                      | Current into any A-port output in the high state (3)   |                             |      | 48   | mA   |
|                                         | Continuous current through each V <sub>CC</sub> or GND |                             |      | ±100 | mA   |
| I <sub>IK</sub>                         | Input clamp current                                    | V <sub>I</sub> < 0          |      | -50  | mA   |
| I <sub>OK</sub>                         | Output clamp current                                   | V <sub>O</sub> < 0          |      | -50  | mA   |
| 0                                       | Dealers the week instance (4)                          | DGG package                 |      | 64   | °C/M |
| $\theta_{JA}$                           | Package thermal impedance (4)                          | DGV package                 |      | 48   | °C/W |
| T <sub>stg</sub>                        | Storage temperature range                              |                             | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(3)</sup> This current flows only when the output is in the high state and  $V_O > V_{CC}$ .

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



SCES347C-JANUARY 2001-REVISED JANUARY 2006

# Recommended Operating Conditions (1)(2)(3)(4)

|                                         |                                    |                 | MIN                     | NOM             | MAX                     | UNIT |
|-----------------------------------------|------------------------------------|-----------------|-------------------------|-----------------|-------------------------|------|
| V <sub>CC</sub><br>BIAS V <sub>CC</sub> | Supply voltage                     |                 | 3.15                    | 3.3             | 3.45                    | V    |
| V                                       | Tormination valtage                | GTL             | 1.14                    | 1.2             | 1.26                    | V    |
| V <sub>TT</sub>                         | Termination voltage                | GTLP            | 1.35                    | 1.5             | 1.65                    | V    |
| V                                       | Deference veltore                  | GTL             | 0.74                    | 0.8             | 0.87                    | V    |
| $V_{REF}$                               | Reference voltage                  | GTLP            | 0.87                    | 1               | 1.1                     | V    |
| V                                       | lanut voltage                      | B port          |                         |                 | V <sub>TT</sub>         | V    |
| V <sub>I</sub>                          | Input voltage                      | Except B port   |                         | V <sub>CC</sub> | 5.5                     | V    |
| V                                       | High level in a trade of           | B port          | V <sub>REF</sub> + 0.05 |                 |                         |      |
| $V_{IH}$                                | High-level input voltage           | Except B port   | 2                       |                 |                         | V    |
| V                                       | Low level input voltage            | B port          |                         |                 | V <sub>REF</sub> - 0.05 | V    |
| V <sub>IL</sub>                         | Low-level input voltage            | Except B port   |                         |                 | 0.8                     | V    |
| I <sub>IK</sub>                         | Input clamp current                |                 |                         |                 | -18                     | mA   |
| I <sub>OH</sub>                         | High-level output current          | A port          |                         |                 | -24                     | mA   |
|                                         | I am land a dark armed             | A port          |                         |                 | 24                      | A    |
| I <sub>OL</sub>                         | Low-level output current           | B port          |                         |                 | 50                      | mA   |
| Δt/Δν                                   | Input transition rise or fall rate | Outputs enabled |                         |                 | 10                      | ns/V |
| Δt/ΔV <sub>CC</sub>                     | Power-up ramp rate                 | •               | 20                      |                 |                         | μs/V |
| T <sub>A</sub>                          | Operating free-air temperature     |                 | -40                     |                 | 85                      | °C   |

- All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
- (2) Proper connection sequence for use of the B-port I/O precharge feature is GND and BIAS V<sub>CC</sub> = 3.3 V first, I/O second, and V<sub>CC</sub> = 3.3 V last, because the BIAS V<sub>CC</sub> precharge circuitry is disabled when any V<sub>CC</sub> pin is connected. The control and V<sub>REF</sub> inputs can be connected anytime, but normally are connected during the I/O stage. If B-port precharge is not required, any connection sequence is acceptable, but generally, GND is connected first.
- (3) V<sub>TT</sub> and R<sub>TT</sub> can be adjusted to accommodate backplane impedances if the dc recommended I<sub>OL</sub> ratings are not exceeded.
- (4) V<sub>REF</sub> can be adjusted to optimize noise margins, but normally is two-thirds V<sub>TT</sub>. TI-OPC circuitry is enabled in the A-to-B direction and is activated when V<sub>TT</sub> > 0.7 V above V<sub>REF</sub>. If operated in the A-to-B direction, V<sub>REF</sub> should be set to within 0.6 V of V<sub>TT</sub> to minimize current drain.

SCES347C-JANUARY 2001-REVISED JANUARY 2006



### **Electrical Characteristics**

over recommended operating free-air temperature range for GTLP (unless otherwise noted)

| ı                               | PARAMETER        | TEST CONDITIONS                                                                                     |                             | MIN                   | TYP <sup>(1)</sup> | MAX  | UNIT |
|---------------------------------|------------------|-----------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|--------------------|------|------|
| V <sub>IK</sub>                 |                  | V <sub>CC</sub> = 3.15 V,                                                                           | I <sub>I</sub> = -18 mA     |                       |                    | -1.2 | V    |
|                                 |                  | V <sub>CC</sub> = 3.15 V to 3.45 V,                                                                 | I <sub>OH</sub> = -100 μA   | V <sub>CC</sub> - 0.2 |                    |      |      |
| $V_{OH}$                        | A port           | V 0.45.V                                                                                            | I <sub>OH</sub> = -12 mA    | 2.4                   |                    |      | V    |
|                                 |                  | V <sub>CC</sub> = 3.15 V                                                                            | I <sub>OH</sub> = -24 mA    | 2                     |                    |      |      |
|                                 |                  | V <sub>CC</sub> = 3.15 V to 3.45 V,                                                                 | I <sub>OL</sub> = 100 μA    |                       |                    | 0.2  |      |
|                                 | A port           | V <sub>CC</sub> = 3.15 V                                                                            | I <sub>OL</sub> = 12 mA     |                       |                    | 0.4  |      |
|                                 |                  | V <sub>CC</sub> = 3.13 V                                                                            | I <sub>OL</sub> = 24 mA     |                       |                    | 0.5  |      |
| V <sub>OL</sub>                 |                  | V <sub>CC</sub> = 3.15 V to 3.45 V,                                                                 | $I_{OL}$ = 100 $\mu$ A      |                       |                    | 0.2  | V    |
|                                 | B port           |                                                                                                     | I <sub>OL</sub> = 10 mA     |                       |                    | 0.2  |      |
|                                 | D poit           | V <sub>CC</sub> = 3.15 V                                                                            | I <sub>OL</sub> = 40 mA     |                       |                    | 0.4  |      |
|                                 |                  |                                                                                                     | I <sub>OL</sub> = 50 mA     |                       |                    | 0.55 |      |
|                                 | A-port and       |                                                                                                     | $V_I = 0$ or $V_{CC}$       |                       |                    | ±10  |      |
| I <sub>I</sub> (2)              | ·                | V <sub>CC</sub> = 3.45 V                                                                            | V <sub>I</sub> = 5.5 V      |                       |                    | ±20  | μΑ   |
|                                 | B port           |                                                                                                     | V <sub>I</sub> = 0 to 1.5 V |                       |                    | ±10  |      |
| I <sub>BHL</sub> (3)            | A port           | V <sub>CC</sub> = 3.15 V,                                                                           | $V_{I} = 0.8 V$             | 75                    |                    |      | μΑ   |
| I <sub>BHH</sub> <sup>(4)</sup> | A port           | V <sub>CC</sub> = 3.15 V,                                                                           | V <sub>I</sub> = 2 V        | -75                   |                    |      | μΑ   |
| I <sub>BHLO</sub> (5)           | A port           | V <sub>CC</sub> = 3.45 V,                                                                           | $V_I = 0$ to $V_{CC}$       | 500                   |                    |      | μΑ   |
| I <sub>BHHO</sub> (6)           | A port           | V <sub>CC</sub> = 3.45 V,                                                                           | $V_I = 0$ to $V_{CC}$       | -500                  |                    |      | μΑ   |
|                                 |                  | $V_{CC} = 3.45 \text{ V}, I_{C} = 0,$                                                               | Outputs high                |                       |                    | 50   |      |
| I <sub>CC</sub>                 | A or B port      | $V_{I}$ (A-port or control inputs) = $V_{CC}$ or GND,                                               | Outputs low                 |                       |                    | 50   | mA   |
|                                 |                  | $V_I$ (B port) = $V_{TT}$ or GND                                                                    | Outputs disabled            |                       |                    | 50   |      |
| $\Delta I_{\rm CC}^{(7)}$       |                  | $V_{CC}$ = 3.45 V, One A-port or control input at Other A-port or control inputs at $V_{CC}$ or GNI |                             |                       |                    | 1.5  | mA   |
| $C_{i}$                         | Control inputs   | V <sub>I</sub> = 3.15 V or 0                                                                        |                             |                       | 4                  | 5.5  | pF   |
|                                 | A port           | V <sub>O</sub> = 3.15 V or 0                                                                        |                             |                       | 7                  | 8.5  | pF   |
| C <sub>io</sub>                 | B port or CLKOUT | V <sub>O</sub> = 1.5 V or 0                                                                         |                             |                       | 8.5                | 9.5  | μ-   |
| C <sub>o</sub>                  | CLKIN            | V <sub>O</sub> = 3.15 V or 0                                                                        |                             |                       | 6                  | 6.5  | pF   |

- (1) All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .
- (2) For I/O ports, the parameter I<sub>I</sub> includes the off-state output leakage current.
- (3) The bus-hold circuit can sink at least the minimum low sustaining current at V<sub>IL</sub> max. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to V<sub>IL</sub> max.
- (4) The bus-hold circuit can source at least the minimum high sustaining current at V<sub>IH</sub> min. I<sub>BHH</sub> should be measured after raising V<sub>IN</sub> to V<sub>CC</sub> and then lowering it to V<sub>IH</sub> min.
- (5) An external driver must source at least I<sub>BHLO</sub> to switch this node from low to high.
- (6) An external driver must sink at least I<sub>BHHO</sub> to switch this node from high to low.
- (7) This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND.

# **Hot-Insertion Specifications for A Port**

over recommended operating free-air temperature range

| PARAMETER         |                                         | TEST CONDITION                | NS                          | MIN | MAX | UNIT |
|-------------------|-----------------------------------------|-------------------------------|-----------------------------|-----|-----|------|
| l <sub>off</sub>  | $V_{CC} = 0$ ,                          | BIAS $V_{CC} = 0$ ,           | $V_I$ or $V_O = 0$ to 5.5 V |     | 10  | μΑ   |
| I <sub>OZPU</sub> | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | $V_0 = 0.5 \text{ V to 3 V},$ | OE = 0                      |     | ±30 | μΑ   |
| I <sub>OZPD</sub> | $V_{CC} = 1.5 \text{ V to } 0,$         | $V_0 = 0.5 \text{ V to 3 V},$ | OE = 0                      |     | ±30 | μΑ   |



SCES347C-JANUARY 2001-REVISED JANUARY 2006

# **Live-Insertion Specifications for B Port**

over recommended operating free-air temperature range

| PARAMETER                               |                                         | TEST CONDITIONS                          |                                                            | MIN  | MAX  | UNIT |
|-----------------------------------------|-----------------------------------------|------------------------------------------|------------------------------------------------------------|------|------|------|
| I <sub>off</sub>                        | V <sub>CC</sub> = 0,                    | BIAS $V_{CC} = 0$ ,                      | $V_I$ or $V_O = 0$ to 1.5 V                                |      | 10   | μΑ   |
| I <sub>OZPU</sub>                       | $V_{CC} = 0 \text{ to } 1.5 \text{ V},$ | BIAS $V_{CC} = 0$ ,                      | $V_O = 0.5 \text{ V to } 1.5 \text{ V}, \overline{OE} = 0$ |      | ±30  | μΑ   |
| I <sub>OZPD</sub>                       | $V_{CC} = 1.5 \text{ V to } 0,$         | BIAS $V_{CC} = 0$ ,                      | $V_O = 0.5 \text{ V to } 1.5 \text{ V}, \overline{OE} = 0$ |      | ±30  | μΑ   |
| I (DIACA)                               | V <sub>CC</sub> = 0 to 3.15 V           | BIAS V <sub>CC</sub> = 3.15 V to 3.45 V, | V <sub>O</sub> (B port) = 0 to 1.5 V                       |      | 5    | mA   |
| I <sub>CC</sub> (BIAS V <sub>CC</sub> ) | V <sub>CC</sub> = 3.15 V to 3.45 V      | BIAS V <sub>CC</sub> = 3.15 V to 3.45 V, | v <sub>O</sub> (в роп) = 0 to 1.5 v                        |      | 10   | μΑ   |
| Vo                                      | V <sub>CC</sub> = 0,                    | BIAS $V_{CC} = 3.3 \text{ V}$ ,          | I <sub>O</sub> = 0                                         | 0.95 | 1.05 | V    |
| Io                                      | V <sub>CC</sub> = 0,                    | BIAS $V_{CC}$ = 3.15 V to 3.45 V,        | V <sub>O</sub> (B port) = 0.6 V                            | -1   |      | μΑ   |

# **Timing Requirements**

over recommended ranges of supply voltage and operating free-air temperature,  $V_{TT} = 1.5 \text{ V}$  and  $V_{REF} = 1 \text{ V}$  for GTLP (unless otherwise noted)

|                    |                 |                                     | MIN | MAX | UNIT |
|--------------------|-----------------|-------------------------------------|-----|-----|------|
| f <sub>clock</sub> | Clock frequency | CLKAB to B or CLKBA to A            |     | 175 | MHz  |
|                    | Dulan duration  | LEAB or LEBA high                   | 2.8 |     |      |
| t <sub>w</sub>     | Pulse duration  | CLKAB to B or CLKBA to A High or lo | 2.8 |     | ns   |
|                    |                 | A before CLKAB↑                     | 1.8 |     |      |
|                    |                 | B before CLKBA↑                     | 1.5 |     |      |
|                    | Catura time     | A before LEAB↓                      | 1   |     |      |
| t <sub>su</sub>    | Setup time      | B before LEBA↓                      | 2   |     | ns   |
|                    |                 | CEAB before CLKAB↑                  |     |     |      |
|                    |                 | CEBA before CLKBA↑                  | 1.4 |     |      |
|                    |                 | A after CLKAB↑                      | 0.3 |     |      |
|                    |                 | B after CLKBA↑                      | 0.4 |     |      |
|                    | Lield time      | A after LEAB↓                       | 1.1 |     |      |
| t <sub>h</sub>     | Hold time       | B after LEBA↓                       | 0.4 |     | ns   |
|                    |                 | CEAB after CLKAB↑                   | 1   |     |      |
|                    |                 | CEBA after CLKBA↑                   | 1   |     |      |



SCES347C-JANUARY 2001-REVISED JANUARY 2006

# **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature,  $V_{TT}$  = 1.5 V and  $V_{REF}$  = 1 V for GTLP (see Figure 1)

| PARAMETER        | FROM<br>(INPUT)    | TO<br>(OUTPUT)   | MIN | TYP <sup>(1)</sup> | мах | UNIT |
|------------------|--------------------|------------------|-----|--------------------|-----|------|
| f <sub>max</sub> | CLKAB or CLKBA     | B or A           | 175 |                    |     | MHz  |
| t <sub>PLH</sub> | ^                  | В                | 2.1 |                    | 6   |      |
| t <sub>PHL</sub> | Α                  | В                | 2.1 |                    | 6   | ns   |
| t <sub>PLH</sub> | - LEAB             | D.               | 2.2 |                    | 6.3 |      |
| t <sub>PHL</sub> | LEAD               | В                | 2.2 |                    | 6.3 | ns   |
| t <sub>PLH</sub> | CLKAB              | D.               | 2.2 |                    | 6.3 |      |
| t <sub>PHL</sub> | CLNAB              | В                | 2.2 |                    | 6.3 | ns   |
| t <sub>PLH</sub> | CLKAB              | CLIVOLIT         | 3.2 |                    | 8   |      |
| t <sub>PHL</sub> | CLKAB              | CLKOUT           | 3.2 |                    | 8   | ns   |
| t <sub>en</sub>  | - OEAB             | B or CLKOUT      | 2.6 |                    | 6.5 |      |
| t <sub>dis</sub> | - OEAB             | B of CLROOT      | 2.6 |                    | 6.1 | ns   |
| t <sub>r</sub>   | Rise time, B outp  | uts (20% to 80%) |     | 2.4                |     | ns   |
| t <sub>f</sub>   | Fall time, B outpo | uts (80% to 20%) |     | 2                  |     | ns   |
| t <sub>PLH</sub> | D                  | ^                | 1.8 |                    | 5.8 |      |
| t <sub>PHL</sub> | - В                | A                | 1.8 |                    | 5.8 | ns   |
| t <sub>PLH</sub> | - LEBA             | A                | 1.7 |                    | 5.3 | 20   |
| t <sub>PHL</sub> | LEBA               | A                | 1.7 |                    | 5.3 | ns   |
| t <sub>PLH</sub> | CLKBA              | A                | 1.8 |                    | 5.7 | 20   |
| t <sub>PHL</sub> | CLNBA              | A                | 1.8 |                    | 5.7 | ns   |
| t <sub>PLH</sub> | CLKOUT             | CLKIN            | 2.5 |                    | 6.5 | 20   |
| t <sub>PHL</sub> | CLROUT             | CLNIN            | 2.5 |                    | 6.5 | ns   |
| t <sub>en</sub>  | - OEBA             | A or CLKIN       | 1.5 |                    | 6.2 | ne   |
| t <sub>dis</sub> | OEDA               | A OI OLNIN       | 1.5 |                    | 5.9 | ns   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

SCES347C-JANUARY 2001-REVISED JANUARY 2006

### PARAMETER MEASUREMENT INFORMATION



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\approx$  10 MHz,  $Z_{\Omega}$  = 50  $\Omega$ ,  $t_{r}$   $\approx$  2 ns,  $t_{f}$   $\approx$  2 ns.
- D. The outputs are measured one at a time, with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms



# **Distributed-Load Backplane Switching Characteristics**

The preceding switching characteristics table shows the switching characteristics of the device into a lumped load (see Figure 1). However, the designer's backplane application probably is a distributed load. The physical representation is shown in Figure 2. This backplane, or distributed load, can be approximated closely to a resistor inductance capacitance (RLC) circuit, as shown in Figure 3. This device has been designed for optimum performance in this RLC circuit. The following switching characteristics table shows the switching characteristics of the device into the RLC load, to help the designer better understand the performance of the GTLP device in this typical backplane. See www.ti.com/sc/gtlp for more information.



Figure 2. Medium-Drive Test Backplane

Figure 3. Medium-Drive RLC Network

# **Switching Characteristics**

over recommended ranges of supply voltage and operating free-air temperature,  $V_{TT} = 1.5 \text{ V}$  and  $V_{REF} = 1 \text{ V}$  for GTLP (see Figure 3)

| PARAMETER        | FROM<br>(INPUT)   | TO<br>(OUTPUT) | TYP <sup>(1)</sup> | UNIT |
|------------------|-------------------|----------------|--------------------|------|
| t <sub>PLH</sub> | A                 | В              | 4.5                | ns   |
| t <sub>PHL</sub> | Α                 | В              | 4.5                |      |
| t <sub>PLH</sub> | LEAB              | В              | 4.7                | ns   |
| t <sub>PHL</sub> | LEAD              | В              | 4.7                |      |
| t <sub>PLH</sub> | CLKAB             | В              | 4.7                |      |
| t <sub>PHL</sub> | CEIVAB            | В              | 4.7                |      |
| t <sub>PLH</sub> | CLKAB             | CLKOUT         | 6                  | ns   |
| t <sub>PHL</sub> | CLNAB             | CLROUT         | 6                  |      |
| t <sub>en</sub>  | OEAB              | B or CLKOUT    | 4.8                | 20   |
| t <sub>dis</sub> | OEAB              | B of CLROOT    | 4.4                | ns   |
| t <sub>r</sub>   | Rise time, B outp | 1.2            | ns                 |      |
| t <sub>f</sub>   | Fall time, B outp | 2.5            | ns                 |      |

(1) All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. All values are derived from TI SPICE models.





i.com 27-Sep-2007

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| 74GTLPH16916GRE4 | ACTIVE                | TSSOP           | DGG                | 56   | 2000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74GTLPH16916GRG4 | ACTIVE                | TSSOP           | DGG                | 56   | 2000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74GTLPH16916VRE4 | ACTIVE                | TVSOP           | DGV                | 56   | 2000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74GTLPH16916VRG4 | ACTIVE                | TVSOP           | DGV                | 56   | 2000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74GTLPH16916GR | ACTIVE                | TSSOP           | DGG                | 56   | 2000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74GTLPH16916VR | ACTIVE                | TVSOP           | DGV                | 56   | 2000           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





UMENTS
w.ti.com 11-Mar-2008

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| SN74GTLPH16916GR | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6     | 15.6    | 1.8     | 12.0       | 24.0      | Q1               |
| SN74GTLPH16916VR | TVSOP           | DGV                | 56 | 2000 | 330.0                    | 24.4                     | 6.8     | 11.7    | 1.6     | 12.0       | 24.0      | Q1               |

# PACKAGE MATERIALS INFORMATION

11-Mar-2008



### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74GTLPH16916GR | TSSOP        | DGG             | 56   | 2000 | 346.0       | 346.0      | 41.0        |
| SN74GTLPH16916VR | TVSOP        | DGV             | 56   | 2000 | 346.0       | 346.0      | 41.0        |

# DGG (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE PACKAGE

### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

# DGV (R-PDSO-G\*\*)

# 24 PINS SHOWN

### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mamt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| www.ti.com/audio          |
|---------------------------|
| www.ti.com/automotive     |
| www.ti.com/broadband      |
| www.ti.com/digitalcontrol |
| www.ti.com/medical        |
| www.ti.com/military       |
| www.ti.com/opticalnetwork |
| www.ti.com/security       |
| www.ti.com/telephony      |
| www.ti.com/video          |
| www.ti.com/wireless       |
|                           |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated