

Copyright © 1998-2005 Texas Instruments Incorporated

| FEATURES                                  |                                     | D                 | GG PACKA     | CE.                |
|-------------------------------------------|-------------------------------------|-------------------|--------------|--------------------|
| • Member of the T                         | exas Instruments Widebus+™          | U                 | (TOP VIEW    |                    |
| Family                                    |                                     |                   | $\dot{\Box}$ | ļ                  |
| • UBT <sup>™</sup> Transceiv              | ver Combines D-Type Latches         | 1CLKENAB          | -            | ] 1 <u>CLKENBA</u> |
|                                           | -Flops for Operation in             | LEAB [            |              | LEBA               |
| Transparent, La                           | tched, or Clocked Modes             | CLKAB [           |              | CLKBA              |
| Operates From                             | 1.65 V to 3.6 V                     | 1ERRA             | -            | 1ERRB              |
| Inputs Accept V                           |                                     | 1APAR [           |              | BPAR               |
|                                           | -                                   | GND [             |              | GND                |
| • Max t <sub>pd</sub> of 5.4 ns           |                                     | 1A1 [             |              | ] 1B1              |
|                                           | utput Ground Bounce) < 0.8 V        | 1A2 [             |              | 1B2                |
| at V <sub>CC</sub> = 3.3 V, T             |                                     | 1A3 [             |              | 1B3                |
|                                           | utput $V_{OH}$ Undershoot) > 2 V at | V <sub>CC</sub> [ |              |                    |
| V <sub>CC</sub> = 3.3 V, T <sub>A</sub> = |                                     | 1A4 [<br>1A5 [    |              | ] 1B4<br>] 1B5     |
| <ul> <li>Simultaneously</li> </ul>        | Generates and Checks Parity         | 1A6 [             |              | 1B5<br>1B6         |
| •                                         | Generate Parity and Check or        | GND [             |              | GND                |
| •                                         | ta/Parity in A-to-B or B-to-A       | 1A7 [             |              | 1B7                |
| Direction                                 |                                     | 1A8 [             |              | 1B8                |
|                                           | -Mode Signal Operation on All       | 2A1               |              | 2B1                |
| · ·                                       | Output Voltage With                 | 2A2 [             |              | 2B2                |
| 3.3-V V <sub>CC</sub> )                   |                                     | GND [             |              | GND                |
| • • •                                     | tial-Power-Down Mode                | 2A3 [             | 20 45        | 2B3                |
| Operation                                 |                                     | 2A4 [             | 21 44        | ] 2B4              |
|                                           | ta Inputs Eliminates the Need       | 2A5 [             | 22 43        | ] 2B5              |
| for External Pull                         | up/Pulldown Resistors               | V <sub>CC</sub> [ |              | ] v <sub>cc</sub>  |
|                                           | mance Exceeds 100 mA Per            | 2A6 [             |              | 2B6                |
| JESD 78, Class                            | I                                   | 2A7 [             |              | 2B7                |
| ESD Protection                            | Exceeds JESD 22                     | 2A8 [             |              | 2B8                |
| – 2000-V Human                            | -Body Model (A114-A)                | GND [             |              | GND                |
|                                           | e Model (A115-A)                    | 2APAR             |              | 2BPAR              |
| 200 1                                     |                                     | 2ERRA             |              |                    |
|                                           |                                     | OEAB [<br>SEL [   |              |                    |
|                                           |                                     | 2 <u>CLKENAB</u>  |              |                    |
|                                           |                                     | ZULKENAB [        | 32 33        | 2 2 CLKENBA        |

### **DESCRIPTION/ORDERING INFORMATION**

This 18-bit (dual-octal) noninverting registered transceiver is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation.

The SN74LVCH16901 is a dual 9-bit to dual 9-bit parity transceiver with registers. The device can operate as a feed-through transceiver, or it can generate/check parity from the two 8-bit data buses in either direction.

### **ORDERING INFORMATION**

| T <sub>A</sub> | PACK        | AGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------|--------------------|-----------------------|------------------|
| -40°C to 85°C  | TSSOP – DGG | Tape and reel      | SN74LVCH16901DGGR     | LVCH16901        |

(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

**DTIC.con** 

Widebus+, UBT are trademarks of Texas Instruments.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Pro ice or not spin thes not necessarily include testing of all parameter.

SCES145C-OCTOBER 1998-REVISED JUNE 2005

### **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

The SN74LVCH16901 features independent clock (CLKAB or CLKBA), latch-enable (LEAB or LEBA), and dual 9-bit clock-enable (CLKENAB or CLKENBA) inputs. It also provides parity-enable (SEL) and parity-select (ODD/EVEN) inputs and separate error-signal (ERRA or ERRB) outputs for checking parity. The direction of data flow is controlled by output-enable (OEAB and OEBA) inputs. When SEL is low, the parity functions are enabled. When SEL is high, the parity functions are disabled, and the device acts as an 18-bit registered transceiver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

|         | I    | INPUTS |            |   | OUTPUT                                                         |
|---------|------|--------|------------|---|----------------------------------------------------------------|
| CLKENAB | OEAB | LEAB   | CLKAB      | Α | В                                                              |
| Х       | Н    | Х      | Х          | Х | Z                                                              |
| х       | L    | Н      | Х          | L | L                                                              |
| х       | L    | Н      | Х          | Н | Н                                                              |
| н       | L    | L      | Х          | Х | B <sub>0</sub> <sup>(2)</sup>                                  |
| L       | L    | L      | $\uparrow$ | L | L                                                              |
| L       | L    | L      | $\uparrow$ | Н | Н                                                              |
| L       | L    | L      | L          | Х | B <sub>0</sub> <sup>(2)</sup>                                  |
| L       | L    | L      | Н          | х | B <sub>0</sub> <sup>(2)</sup><br>B <sub>0</sub> <sup>(3)</sup> |

#### **FUNCTION TABLES**

### FUNCTION<sup>(1)</sup>

 A-to-B data flow is shown: B-to-A flow is similar, but uses OEBA, LEBA, and CLKENBA.

(2) Output level before the indicated steady-state input conditions were established

(3) Output level before the indicated steady-state input conditions were established, provided that CLKAB was low before LEAB went low

#### **PARITY ENABLE**

|     | INPUTS |      | OPERATION OR FUNCTION                                        |                                                         |  |  |  |  |  |
|-----|--------|------|--------------------------------------------------------------|---------------------------------------------------------|--|--|--|--|--|
| SEL | OEBA   | OEAB |                                                              |                                                         |  |  |  |  |  |
| L   | Н      | L    | Parity is checked on port A and is ge                        | Parity is checked on port A and is generated on port B. |  |  |  |  |  |
| L   | L      | Н    | Parity is checked on port B and is generated on port A.      |                                                         |  |  |  |  |  |
| L   | Н      | Н    | Parity is checked on port B and port A.                      |                                                         |  |  |  |  |  |
| L   | L      | L    | Parity is generated on port A and B if device is in FF mode. |                                                         |  |  |  |  |  |
| Н   | L      | L    |                                                              | Q <sub>A</sub> data to B, Q <sub>B</sub> data to A      |  |  |  |  |  |
| н   | L      | Н    | Parity functions are disabled; device                        | Q <sub>B</sub> data to A                                |  |  |  |  |  |
| Н   | Н      | L    | acts as a standard 18-bit registered transceiver.            |                                                         |  |  |  |  |  |
| Н   | Н      | Н    | Isolation                                                    |                                                         |  |  |  |  |  |

SCES145C-OCTOBER 1998-REVISED JUNE 2005

### FUNCTION TABLES (CONTINUED)

|     | INPUTS |      |          |                                         |                          |      |      |                   | OUTI | PUTS              |      |
|-----|--------|------|----------|-----------------------------------------|--------------------------|------|------|-------------------|------|-------------------|------|
| SEL | OEBA   | OEAB | ODD/EVEN | $\Sigma \text{ OF INPUTS}$<br>A1–A8 = H | Σ OF INPUTS<br>B1–B8 = H | APAR | BPAR | APAR              | ERRA | BPAR              | ERRB |
| L   | Н      | L    | L        | 0, 2, 4, 6, 8                           | N/A                      | L    | N/A  | N/A               | Н    | L                 | Z    |
| L   | Н      | L    | L        | 1, 3, 5, 7                              | N/A                      | L    | N/A  | N/A               | L    | Н                 | Z    |
| L   | н      | L    | L        | 0, 2, 4, 6, 8                           | N/A                      | Н    | N/A  | N/A               | L    | L                 | Z    |
| L   | н      | L    | L        | 1, 3, 5, 7                              | N/A                      | Н    | N/A  | N/A               | Н    | Н                 | Z    |
| L   | L      | Н    | L        | N/A                                     | 0, 2, 4, 6, 8            | N/A  | L    | L                 | Z    | N/A               | Н    |
| L   | L      | Н    | L        | N/A                                     | 1, 3, 5, 7               | N/A  | L    | н                 | Z    | N/A               | L    |
| L   | L      | Н    | L        | N/A                                     | 0, 2, 4, 6, 8            | N/A  | Н    | L                 | Z    | N/A               | L    |
| L   | L      | н    | L        | N/A                                     | 1, 3, 5, 7               | N/A  | н    | н                 | Z    | N/A               | Н    |
| L   | Н      | L    | Н        | 0, 2, 4, 6, 8                           | N/A                      | L    | N/A  | N/A               | L    | Н                 | Z    |
| L   | н      | L    | н        | 1, 3, 5, 7                              | N/A                      | L    | N/A  | N/A               | н    | L                 | Z    |
| L   | н      | L    | н        | 0, 2, 4, 6, 8                           | N/A                      | н    | N/A  | N/A               | н    | н                 | Z    |
| L   | н      | L    | н        | 1, 3, 5, 7                              | N/A                      | н    | N/A  | N/A               | L    | L                 | Z    |
| L   | L      | Н    | Н        | N/A                                     | 0, 2, 4, 6, 8            | N/A  | L    | н                 | Z    | N/A               | L    |
| L   | L      | н    | н        | N/A                                     | 1, 3, 5, 7               | N/A  | L    | L                 | Z    | N/A               | н    |
| L   | L      | н    | н        | N/A                                     | 0, 2, 4, 6, 8            | N/A  | н    | н                 | Z    | N/A               | н    |
| L   | L      | н    | н        | N/A                                     | 1, 3, 5, 7               | N/A  | н    | L                 | Z    | N/A               | L    |
| L   | Н      | Н    | L        | 0, 2, 4, 6, 8                           | 0, 2, 4, 6, 8            | L    | L    | Z                 | Н    | Z                 | Н    |
| L   | н      | н    | L        | 1, 3, 5, 7                              | 1, 3, 5, 7               | L    | L    | Z                 | L    | Z                 | L    |
| L   | н      | н    | L        | 0, 2, 4, 6, 8                           | 0, 2, 4, 6, 8            | Н    | н    | Z                 | L    | Z                 | L    |
| L   | н      | н    | L        | 1, 3, 5, 7                              | 1, 3, 5, 7               | Н    | н    | Z                 | н    | Z                 | Н    |
| L   | Н      | Н    | Н        | 0, 2, 4, 6, 8                           | 0, 2, 4, 6, 8            | L    | L    | Z                 | L    | Z                 | L    |
| L   | н      | н    | н        | 1, 3, 5, 7                              | 1, 3, 5, 7               | L    | L    | Z                 | Н    | Z                 | Н    |
| L   | н      | н    | н        | 0, 2, 4, 6, 8                           | 0, 2, 4, 6, 8            | Н    | н    | Z                 | Н    | Z                 | Н    |
| L   | н      | н    | н        | 1, 3, 5, 7                              | 1, 3, 5, 7               | Н    | н    | Z                 | L    | Z                 | L    |
| L   | L      | L    | L        | N/A                                     | N/A                      | N/A  | N/A  | PE <sup>(1)</sup> | Z    | PE <sup>(1)</sup> | Z    |
| L   | L      | L    | н        | N/A                                     | N/A                      | N/A  | N/A  | PO <sup>(2)</sup> | Z    | PO <sup>(2)</sup> | Z    |

PARITY

(1) Parity output is set to the level so that the specific bus side is set to even parity.

(2) Parity output is set to the level so that the specific bus side is set to odd parity.



### FUNCTIONAL BLOCK DIAGRAM

7 Texas Istruments

www.ti.com

### Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                |                                                    | MIN                   | MAX  | UNIT |
|------------------|----------------------------------------------------------------|----------------------------------------------------|-----------------------|------|------|
| V <sub>CC</sub>  | Supply voltage range                                           |                                                    | -0.5                  | 6.5  | V    |
| VI               | Input voltage range <sup>(2)</sup>                             |                                                    |                       | 6.5  | V    |
| Vo               | Voltage range applied to any output in the                     | e high-impedance or power-off state <sup>(2)</sup> | -0.5                  | 6.5  | V    |
| Vo               | Voltage range applied to any output in the                     | -0.5                                               | V <sub>CC</sub> + 0.5 | V    |      |
| I <sub>IK</sub>  | Input clamp current                                            | V <sub>1</sub> < 0                                 |                       | -50  | mA   |
| I <sub>OK</sub>  | Output clamp current                                           | V <sub>O</sub> < 0                                 |                       | -50  | mA   |
| I <sub>O</sub>   | Continuous output current                                      |                                                    |                       | ±50  | mA   |
|                  | Continuous current through each $V_{\mbox{\scriptsize CC}}$ or | GND                                                |                       | ±100 | mA   |
| $\theta_{JA}$    | Package thermal impedance <sup>(4)</sup>                       |                                                    |                       | 55   | °C/W |
| T <sub>stg</sub> | Storage temperature range                                      |                                                    |                       | 150  | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) The value of  $V_{CC}$  is provided in the recommended operating conditions table.

(4) The package thermal impedance is calculated in accordance with JESD 51-7.

SCES145C-OCTOBER 1998-REVISED JUNE 2005

### **Recommended Operating Conditions**<sup>(1)</sup>

|                     |                                    |                                            | MIN                    | MAX                  | UNIT  |  |  |
|---------------------|------------------------------------|--------------------------------------------|------------------------|----------------------|-------|--|--|
| V                   | Cupply voltage                     | Operating                                  | 1.65                   | 3.6                  | V     |  |  |
| V <sub>CC</sub>     | Supply voltage                     | Data retention only                        | 1.5                    |                      | v     |  |  |
|                     |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         | 0.65 × V <sub>CC</sub> |                      |       |  |  |
| V <sub>IH</sub>     | High-level input voltage           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7                    |                      | V     |  |  |
|                     |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2                      |                      |       |  |  |
|                     |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V         |                        | $0.35 \times V_{CC}$ |       |  |  |
| VIL                 | Low-level input voltage            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                        | 0.7                  | V     |  |  |
|                     |                                    | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ |                        | 0.8                  |       |  |  |
| VI                  | Input voltage                      |                                            | 0                      | 5.5                  | V     |  |  |
|                     | Output voltage                     | High or low state                          | 0                      | V <sub>CC</sub>      | V     |  |  |
| Vo                  | Output voltage                     | 3-state                                    | 0                      | 5.5                  | v     |  |  |
|                     |                                    | V <sub>CC</sub> = 1.65 V                   |                        | -4                   |       |  |  |
|                     | High lovel output ourrest          | V <sub>CC</sub> = 2.3 V                    |                        | -8                   | -8 mA |  |  |
| I <sub>OH</sub>     | High-level output current          | $V_{CC} = 2.7 V$                           |                        | -12                  | mA    |  |  |
|                     |                                    | $V_{CC} = 3 V$                             |                        | -24                  |       |  |  |
|                     |                                    | V <sub>CC</sub> = 1.65 V                   |                        | 4                    |       |  |  |
|                     | Low lovel output ourrept           | $V_{CC} = 2.3 V$                           |                        | 8                    | m /   |  |  |
| I <sub>OL</sub>     | Low-level output current           | V <sub>CC</sub> = 2.7 V                    |                        | 12                   | mA    |  |  |
|                     |                                    | $V_{CC} = 3 V$                             |                        | 24                   |       |  |  |
| $\Delta t/\Delta v$ | Input transition rise or fall rate |                                            |                        | 5                    | ns/V  |  |  |
| T <sub>A</sub>      | Operating free-air temperature     |                                            | -40                    | 85                   | °C    |  |  |

(1) All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

#### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PA                   | RAMETER        | TEST CO                               | ONDITIONS                                                               | V <sub>cc</sub> | MIN                   | TYP <sup>(1)</sup> MAX | UNIT |
|----------------------|----------------|---------------------------------------|-------------------------------------------------------------------------|-----------------|-----------------------|------------------------|------|
|                      |                | I <sub>OH</sub> = -100 μA             |                                                                         | 1.65 V to 3.6 V | V <sub>CC</sub> – 0.2 |                        |      |
|                      |                | $I_{OH} = -4 \text{ mA}$              |                                                                         | 1.65 V          | 1.2                   |                        |      |
|                      |                | I <sub>OH</sub> =8 mA                 |                                                                         | 2.3 V           | 1.7                   |                        | v    |
| V <sub>OH</sub>      |                | 1 10 m 4                              |                                                                         | 2.7 V           | 2.2                   |                        | V    |
|                      |                | $I_{OH} = -12 \text{ mA}$             |                                                                         | 3 V             | 2.4                   |                        |      |
|                      |                | I <sub>OH</sub> = -24 mA              |                                                                         | 3 V             | 2.2                   |                        |      |
|                      |                | I <sub>OL</sub> = 100 μA              |                                                                         | 1.65 V to 3.6 V |                       | 0.2                    |      |
|                      |                | $I_{OL} = 4 \text{ mA}$               |                                                                         | 1.65 V          |                       | 0.45                   |      |
| V <sub>OL</sub>      |                | I <sub>OL</sub> = 8 mA                |                                                                         | 2.3 V           |                       | 0.7                    | V    |
|                      |                | I <sub>OL</sub> = 12 mA               |                                                                         | 2.7 V           |                       | 0.4                    |      |
|                      |                | I <sub>OL</sub> = 24 mA               |                                                                         | 3 V             |                       | 0.55                   |      |
| l <sub>l</sub>       | Control inputs | $V_{I} = 0$ to 5.5 V                  |                                                                         | 3.6 V           |                       | ±5                     | μA   |
|                      |                | V <sub>I</sub> = 0.58 V               |                                                                         |                 | 25                    |                        |      |
|                      |                | V <sub>I</sub> = 1.07 V               |                                                                         | 1.65 V          | -25                   |                        |      |
|                      |                | V <sub>1</sub> = 0.7 V                |                                                                         |                 | 45                    |                        |      |
| I <sub>I(hold)</sub> | A or B ports   | V <sub>I</sub> = 1.7 V                |                                                                         | 2.3 V           | -45                   |                        | μA   |
|                      |                | V <sub>I</sub> = 0.8 V                |                                                                         | 2.1/            | 75                    |                        |      |
|                      |                | V <sub>1</sub> = 2 V                  |                                                                         | 3 V             | -75                   |                        |      |
|                      |                | $V_1 = 0$ to 3.6 $V^{(2)}$            |                                                                         | 3.6 V           |                       | ±600                   |      |
| I <sub>off</sub>     |                | $V_1 \text{ or } V_0 = 5.5 \text{ V}$ |                                                                         | 0               |                       | ±10                    | μA   |
| $I_{OZ}^{(3)}$       |                | $V_0 = 0$ to 5.5 V                    |                                                                         | 3.6 V           |                       | ±10                    | μA   |
|                      |                | $V_I = V_{CC}$ or GND                 | - I <sub>O</sub> = 0                                                    | 3.6 V           |                       | 20                     | μA   |
| I <sub>CC</sub>      |                | $3.6 \ V \le V_I \le 5.5 \ V^{(4)}$   | $I_0 = 0$                                                               | 5.0 V           |                       | 20                     | μΑ   |
| $\Delta I_{CC}$      |                | One input at $V_{CC} - 0.6 V$ ,       | Other inputs at $V_{\mbox{\scriptsize CC}}$ or $\mbox{\scriptsize GND}$ | 2.7 V to 3.6 V  |                       | 500                    | μA   |
| C <sub>i</sub>       | Control inputs | $V_{I} = V_{CC}$ or GND               |                                                                         | 3.3 V           |                       | 7                      | pF   |
| C <sub>io</sub>      | A or B ports   | $V_{O} = V_{CC}$ or GND               |                                                                         | 3.3 V           |                       | 9.5                    | pF   |

TEXAS

**ISTRUMENTS** www.ti.com

(1) All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . (2) This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another.

For I/O ports, the parameter  $I_{OZ}$  includes the input leakage current, but not  $I_{I(hold)}$ . This applies in the disabled state only. (3)

(4)

### Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                    |                 |                                            | V <sub>CC</sub> = 1 | .8 V <sup>(1)</sup> | V <sub>CC</sub> =<br>± 0. | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = 3<br>± 0.3 |     | UNIT |  |
|--------------------|-----------------|--------------------------------------------|---------------------|---------------------|---------------------------|--------------|-------------------|-------|------------------------------|-----|------|--|
|                    |                 |                                            | MIN                 | MAX                 | MIN                       | MAX          | MIN               | MAX   | MIN                          | MAX |      |  |
| f <sub>clock</sub> | Clock frequency |                                            |                     | 125                 |                           | 125          |                   | 125   |                              | 125 | MHz  |  |
| t Dulas dur        | Dulas duration  | CLK↑                                       | 4                   |                     | 3                         |              | 3                 |       | 3                            |     | ~~~  |  |
| t <sub>w</sub>     | Pulse duration  | LE high                                    | 3                   |                     | 3                         |              | 3                 |       | 3                            |     | ns   |  |
|                    |                 | A, APAR or B, BPAR before CLK <sup>↑</sup> | 4.7                 |                     | 2.7                       |              | 2.8               |       | 2.5                          |     | ns   |  |
| t <sub>su</sub>    | Setup time      | CLKEN before CLK↑                          | 4.5                 |                     | 2.9                       |              | 2.9               |       | 2.5                          |     |      |  |
|                    |                 | A, APAR or B, BPAR before LE $\downarrow$  | 0                   |                     | 2.2                       |              | 2.1               |       | 2                            |     |      |  |
|                    |                 | A, APAR or B, BPAR after CLK↑              | 0                   |                     | 1.2                       |              | 1.2               |       | 1.3                          |     |      |  |
| t <sub>h</sub>     | Hold time       | CLKEN after CLK <sup>↑</sup>               | 0                   |                     | 1.3                       |              | 1.3               |       | 1.5                          |     | ns   |  |
|                    |                 | A, APAR or B, BPAR after LE $\downarrow$   | 1                   |                     | 1.7                       |              | 1.9               |       | 1.7                          |     |      |  |

(1) Texas Instruments SPICE simulation data

### **Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM                   | TO                              | V <sub>CC</sub> = 1 | .8 V <sup>(1)</sup> | V <sub>CC</sub> =<br>± 0.2 |      | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> =<br>± 0.3 | 3.3 V<br>3 V | UNIT |
|------------------|------------------------|---------------------------------|---------------------|---------------------|----------------------------|------|-------------------|-------|----------------------------|--------------|------|
|                  | (INPUT)                | (OUTPUT)                        | MIN                 | TYP                 | MIN                        | MAX  | MIN               | MAX   | MIN                        | MAX          |      |
| f <sub>max</sub> |                        |                                 | 125                 |                     | 125                        |      | 125               |       | 125                        |              | MHz  |
|                  | A or B                 | B or A                          |                     | 5.9                 | 1                          | 6.2  |                   | 5.8   | 1                          | 5.4          |      |
|                  | A OF B<br>APAR or BPAR | BPAR or APAR                    |                     | 12.7                | 2                          | 9.9  |                   | 8.6   | 2                          | 7.7          |      |
|                  |                        | BPAR or APAR                    |                     | 7                   | 1                          | 6.7  |                   | 6.2   | 1                          | 5.7          |      |
|                  |                        | ERRA or ERRB                    |                     | 13                  | 2                          | 10.7 |                   | 9.7   | 2                          | 8.5          |      |
|                  |                        | ERRA or ERRB                    |                     | 9.9                 | 1.5                        | 9.7  |                   | 8.9   | 1.5                        | 7.8          |      |
|                  | ODD/EVEN               | BPAR or APAR                    |                     | 10.4                | 1.5                        | 9.3  |                   | 8.6   | 1.5                        | 7.5          |      |
| -                | SEL                    | BPAR or APAR                    |                     | 6.9                 | 1                          | 7.1  |                   | 6.9   | 1                          | 6.1          |      |
| -                | CLKAB or CLKBA         | A or B                          |                     | 6.9                 | 1                          | 7.4  |                   | 6.8   | 1                          | 6.1          |      |
| t <sub>pd</sub>  |                        | BPAR or APAR parity feedthrough |                     | 8.5                 | 1.5                        | 8.1  |                   | 7.3   | 1.5                        | 6.6          | ns   |
|                  |                        | BPAR or APAR parity generated   |                     | 14.1                | 2.5                        | 11.2 |                   | 9.7   | 2                          | 8.7          |      |
|                  |                        | ERRA or ERRB                    |                     | 14.3                | 2.5                        | 11.5 |                   | 9.9   | 2                          | 8.9          |      |
| -                |                        | A or B                          |                     | 6.8                 | 1                          | 7    |                   | 6.5   | 1                          | 5.8          |      |
|                  | LEAB or LEBA           | BPAR or APAR parity feedthrough |                     | 7.9                 | 1.5                        | 7.7  |                   | 7     | 1.5                        | 6.3          |      |
|                  | LEAD OF LEDA           | BPAR or APAR parity generated   |                     | 13.6                | 2.5                        | 10.8 |                   | 9.3   | 2                          | 8.4          |      |
|                  |                        | ERRA or ERRB                    |                     | 13.5                | 2.5                        | 10.9 |                   | 9.5   | 2                          | 8.5          |      |
| t <sub>en</sub>  | OEAB or OEBA           | B, BPAR or A, APAR              |                     | 6.8                 | 1.4                        | 7.3  |                   | 7.1   | 1                          | 6.3          | ns   |
| t <sub>dis</sub> | OEAB or OEBA           | B, BPAR or A, APAR              |                     | 6.9                 | 1.3                        | 7.1  |                   | 6.2   | 1.5                        | 5.9          | ns   |
| t <sub>en</sub>  | OEAB or OEBA           | ERRA or ERRB                    |                     | 7.4                 | 1.4                        | 7.2  |                   | 6.5   | 1                          | 5.9          | ns   |
| t <sub>dis</sub> | OEAB or OEBA           | ERRA or ERRB                    |                     | 9.3                 | 1.3                        | 8.3  |                   | 7.5   | 1                          | 6.7          | ns   |
| t <sub>en</sub>  | SEL                    | ERRA or ERRB                    |                     | 7.6                 | 1.4                        | 7.7  |                   | 7.5   | 1                          | 6.5          | ns   |
| t <sub>dis</sub> | SEL                    | ERRA or ERRB                    |                     | 7.8                 | 1.3                        | 7.4  |                   | 6.4   | 1.5                        | 5.9          | ns   |

(1) Texas Instruments SPICE simulation data

SCES145C-OCTOBER 1998-REVISED JUNE 2005

### **Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER                     |                  | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |
|-----------------|-------------------------------|------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------|
| <u> </u>        | Power dissipation capacitance | Outputs enabled  | f = 10 MHz         | 37                             | 52                             | 68                             | ъĘ   |
| C <sub>pd</sub> | per transceiver               | Outputs disabled |                    | 16                             | 22                             | 28                             | pF   |

SCES145C-OCTOBER 1998-REVISED JUNE 2005

VI

### PARAMETER MEASUREMENT INFORMATION



| TEST                               | S1                |  |  |
|------------------------------------|-------------------|--|--|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |  |  |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |  |  |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |  |  |

| , v                                 | INPUTS          |                                | N                  | V                 | •     | _            | N            |  |
|-------------------------------------|-----------------|--------------------------------|--------------------|-------------------|-------|--------------|--------------|--|
| V <sub>CC</sub>                     | VI              | t <sub>r</sub> /t <sub>f</sub> | VM                 | V <sub>LOAD</sub> | CL    | RL           | $V_{\Delta}$ |  |
| $1.8~V\pm0.15~V$                    | v <sub>cc</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 30 pF | <b>1 k</b> Ω | 0.15 V       |  |
| $\textbf{2.5 V} \pm \textbf{0.2 V}$ | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | $2 \times V_{CC}$ | 30 pF | <b>500</b> Ω | 0.15 V       |  |
| 2.7 V                               | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V               | 50 pF | <b>500</b> Ω | 0.3 V        |  |
| 3.3 V $\pm$ 0.3 V                   | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V               | 50 pF | <b>500</b> Ω | 0.3 V        |  |



VOLTAGE WAVEFORMS PULSE DURATION



**PROPAGATION DELAY TIMES** 

INVERTING AND NONINVERTING OUTPUTS



#### ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING

- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z\_O = 50  $\Omega$ .
  - D. The outputs are measured one at a time, with one transition per measurement.
  - E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
  - F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
  - G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
  - H. All parameters and waveforms are not applicable to all devices.

### Figure 1. Load Circuit and Voltage Waveforms

### PACKAGING INFORMATION

| Orderable Device  | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|-------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| 74LVCH16901DGGRE4 | ACTIVE                | TSSOP           | DGG                | 64   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74LVCH16901DGGRG4 | ACTIVE                | TSSOP           | DGG                | 64   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74LVCH16901DGGR | ACTIVE                | TSSOP           | DGG                | 64   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

TEXAS INSTRUMENTS www.ti.com

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |         |         |         |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| Device                      |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74LVCH16901DGGR           | TSSOP | DGG                | 64 | 2000 | 330.0                    | 24.4                     | 8.4     | 17.3    | 1.7     | 12.0       | 24.0      | Q1               |



## PACKAGE MATERIALS INFORMATION

11-Mar-2008



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVCH16901DGGR | TSSOP        | DGG             | 64   | 2000 | 346.0       | 346.0      | 41.0        |

## **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

### DGG (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated