TPS2204A

# PC CARDTM POWER-INTERFACE SWITCH WITH RESET FOR SERIAL PCMCIA CONTROLLER 

## FEATURES

- Fully Integrated $V_{C C}$ and $V_{P P}$ Switching for Single-Slot or Dual-Slot PC Card ${ }^{\text {TM }}$ Interface
- $\mathbf{P}^{2} \mathbf{C}^{\text {TM }}$ 3-Lead Serial Interface Compatible With CardBus ${ }^{\text {TM }}$ Controller
- Meets PC Card Standard
- RESET for System Initialization of PC Cards
- 12-V Supplies Can Be Disabled Except During 12-V Flash Programming
- Short-Circuit and Thermal Protection
- 24-Pin HTSSOP (PWP), 30-Pin SSOP (DB), and 32-Pin TSSOP (DAP) Packages
- Compatible With 3.3-V, 5-V, and 12-V PC Cards
- Low rids(on) (95-m $\Omega, 5-\mathrm{V} \mathrm{V}_{\mathrm{CC}}$ Switch; $85-\mathrm{m} \Omega$ 3.3-V VCC Switch)
- Single-Slot Switch: TPS2210A Dual-Slot Switch: TPS2204A and TPS2206A
- Break-Before-Make Switching


## APPLICATIONS

- Notebook and Desktop Computers
- Set-Top Boxes
- Personal Digital Assistants(PDAs)
- Digital Cameras
- Bar Code Scanners


## DESCRIPTION

The TPS2204A and TPS2206A PC CardBus ${ }^{\text {TM }}$ power-interface switches provide an integrated power-management solution for two PC Card ${ }^{T M}$ sockets. The TPS2210A is a single-slot option for this family of devices. These devices allow the controlled distribution of $3.3 \mathrm{~V}, 5 \mathrm{~V}$, and 12 V to each card slot. The current-limiting and thermal-protection features eliminate the need for fuses. Current-limit reporting helps the user isolate a system fault. The switch $r_{\text {DS(on) }}$ and current-limit values are set for the peak and average current requirements stated in the PC Card ${ }^{T M}$ specification, and are optimized for cost.

The TPS2206A is pin and/or functionally compatible with the TPS2206, TPS2216, TPS2216A, TPS2226, TPS2226A, and TPS2228 with a few exceptions, as shown in the Available Options table.

## AVAILABLE OPTIONS OF THE TPS2206A PIN COMPATABLE SWITCHES

| PART NUMBER | INDEPENDENT Vpp SWITCHING | PIN VARIATION |  |  |  |  | INPUT VOLTAGES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | RESET | RESET | $\overline{\text { SHDN }}$ | MODE | STBY |  |
| TPS2206 | No | Yes | Yes | No | No | No | $3.3 \mathrm{~V}, 5 \mathrm{~V}, 12 \mathrm{~V}$ |
| TPS2206A | No | Yes | No | Yes | No | No | $3.3 \mathrm{~V}, 5 \mathrm{~V}, 12 \mathrm{~V}$ |
| TPS2216 | Yes/No(1) | Yes | Yes | No | Yes | Yes | $3.3 \mathrm{~V}, 5 \mathrm{~V}, 12 \mathrm{~V}$ |
| TPS2216A | Yes/No(1) | Yes | Yes | No | Yes | Yes | $3.3 \mathrm{~V}, 5 \mathrm{~V}, 12 \mathrm{~V}$ |
| TPS2226 | Yes | Yes | No | Yes | No | No | $3.3 \mathrm{~V}, 5 \mathrm{~V}, 12 \mathrm{~V}$ |
| TPS2226A | Yes | Yes | No | Yes | No | No | $3.3 \mathrm{~V}, 5 \mathrm{~V}, 12 \mathrm{~V}$ |
| TPS2228 | Yes | Yes | No | Yes | No | No | $1.8 \mathrm{~V}, 3.3 \mathrm{~V}, 5 \mathrm{~V}$ |

[^0]Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. TPS2210A

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## ORDERING INFORMATION

| $\mathbf{T}_{\mathbf{A}}$ | PACKAGED DEVICES |  |  |
| :---: | :---: | :---: | :---: |
|  | PLASTIC SMALL OUTLINE <br> (DB) | POWERPAD <br> OM PLASTIC SMALL <br> OUTLINE (DAP-32) | POWERPAD <br> OM |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | TPSASTIC SMALL |  |  |

(1) The DB, PWP, and DAP packages are available taped and reeled. Add R suffix to device type (e.g., TPS2206ADBR) for taped and reeled.

## PACKAGE DISSIPATION RATINGS

| PACKAGE(1) | $\mathbf{T}_{\mathbf{A}} \leq \mathbf{2 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING | DERATING FACTOR <br> ABOVE $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5}^{\circ} \mathbf{C}$ | $\mathbf{T}_{\mathbf{A}}=\mathbf{7 0}{ }^{\circ} \mathbf{C}$ <br> POWER RATING | $\mathbf{T}_{\mathbf{A}}=\mathbf{8 5}{ }^{\circ} \mathbf{C}$ <br> POWER RATING |
| :---: | :---: | :---: | :---: | :---: |
| DB $(30)$ | 821.46 mW | $10.95 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 328.58 mW | 164.29 mW |
| DAP $(32)$ | 3191.4 mW | $42.55 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 1276.5 mW | 638.29 mW |
| PWP $(24)$ | 2491.6 mW | $33.22 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | 996.67 mW | 498.33 mW |

(1) These devices are mounted on an JEDEC low-k board (2-oz. traces on surface).

## ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range unless otherwise noted(1)

|  |  | UNITS |
| :---: | :---: | :---: |
| Input voltage range for card power | -0.3 V to 5.5 | V |
|  | -0.3 V to 5.5 | V |
|  | -0.3 V to 14 | V |
| Logic input/output voltage | -0.3 V to 6 | V |
| Output voltage | -0.3 V to 6 | V |
|  | -0.3 V to 14 | V |
| Continuous total power dissipation | See Dissipation |  |
| Output current | Internally Limited |  |
|  | Internally Limited |  |
| Operating virtual junction temperature range, T | $-40^{\circ} \mathrm{C}$ to 100 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature range, TSTG | $-55^{\circ} \mathrm{C}$ to 150 | ${ }^{\circ} \mathrm{C}$ |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds) | 260 | ${ }^{\circ} \mathrm{C}$ |
| $\overline{\mathrm{OC}}$ sink current | 10 | mA |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## RECOMMENDED OPERATING CONDITIONS

|  |  | MIN | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{V}_{\mathrm{I}(3.3 \mathrm{~V})(1)}$ | 3 | 3.6 |  |
| Input voltage, $\mathrm{V}_{\mathrm{I}(3.3 \mathrm{~V})}$ is required for all circuit operations. 5 V and 12 V are only required for their respective functions. | $\mathrm{V}_{\mathrm{l}}(5 \mathrm{~V})$ | 3 | 5.5 | V |
|  | $\mathrm{V}_{\mathrm{I}(12 \mathrm{~V})}$ | 7 | 13.5 |  |
|  | $\mathrm{I}(\mathrm{xVCC})$ at $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 1 | A |
| Output current, IO | $\mathrm{I}^{(1)}$ (xVPP) at $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  | 100 | mA |
| Clock frequency, f (clock) |  |  | 2.5 | MHz |
|  | Data | 200 |  |  |
|  | Latch | 250 |  |  |
| Pulse duration, $\mathrm{t}_{\mathrm{w}}$ | Clock | 100 |  | ns |
|  | Reset | 100 |  |  |
| Data-to-clock hold time, th (see Figure 2) |  | 100 |  | ns |
| Data-to-clock setup time, $\mathrm{t}_{\text {su }}$ (see Figure 2) |  | 100 |  | ns |
| Latch delay time, $\mathrm{t}_{\mathrm{d}(\text { latch }}$ (see Figure 2) |  | 100 |  | ns |
| Clock delay time, $\mathrm{t}_{\mathrm{d} \text { (clock) }}$ (see Figure 2) |  | 250 |  | ns |
| Operating virtual junction temperature, $\mathrm{T}_{J}$ (maximum to be calculat | dat worst case $\mathrm{P}_{\mathrm{D}}$ at $85^{\circ} \mathrm{C}$ ambient) | -40 | 100 | ${ }^{\circ} \mathrm{C}$ |



## ELECTRICAL CHARACTERISTICS

$\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{I}}(5 \mathrm{~V})=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}}(3.3 \mathrm{~V})=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(12 \mathrm{~V})}=12 \mathrm{~V}$, all outputs unloaded (unless otherwise noted)

| POWER SWITCH |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER |  |  | TEST CONDITIONS(1) |  | MIN | TYP | MAX | UNIT |
| rDS(on) | Static drainsource on-state resistance | 3.3 V to $\mathrm{xVCC}(2)$ | $\mathrm{I} \mathrm{O}=750 \mathrm{~mA}$ each |  |  | 85 | 110 | $\mathrm{m} \Omega$ |
|  |  |  | $\mathrm{I} \mathrm{O}=750 \mathrm{~mA}$ each, $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  |  | 110 | 140 |  |
|  |  | 5 V to $\mathrm{xVCC}(2)$ | $\mathrm{I}=500 \mathrm{~mA}$ each |  |  | 95 | 130 |  |
|  |  |  | $\mathrm{I}^{\mathrm{O}}=500 \mathrm{~mA}$ each, $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  |  | 120 | 160 |  |
|  |  | 3.3 V or 5V to $\mathrm{xVPP}(2)$ | $\mathrm{I} \mathrm{O}=50 \mathrm{~mA}$ each |  |  | 0.8 | 1 | $\Omega$ |
|  |  |  | $\mathrm{I} \mathrm{O}=50 \mathrm{~mA}$ each, $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  |  | 1 | 1.3 |  |
|  |  | 12 V to xVPP (2) | $\mathrm{I}=50 \mathrm{~mA}$ each |  |  | 2 | 2.5 |  |
|  |  |  | $\mathrm{I}^{\mathrm{O}}=50 \mathrm{~mA}$ each, $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ |  |  | 2.5 | 3.4 |  |
|  | Output discharge resistance | Discharge at xVCC | I (disc) $=1 \mathrm{~mA}$ |  | 0.5 | 0.7 | 1 | k $\Omega$ |
|  |  | Discharge at xVPP | $\mathrm{O}($ disc $)=1 \mathrm{~mA}$ |  | 0.2 | 0.4 | 0.5 |  |
| Ios | Short-circuit output current |  | Limit (steady-state value), output powered into a short circuit | IOS(xVCC) | 1 | 1.4 | 2 | A |
|  |  |  | IOS(xVPP) | 120 | 200 | 300 | mA |  |
|  |  |  | Limit (steady-state value), output powered into a short circuit, $\mathrm{T}_{\mathrm{J}}=100^{\circ} \mathrm{C}$ | IOS(xVCC) | 1 | 1.4 | 2 | A |
|  |  |  | IOS(xVPP) | 120 | 200 | 300 | mA |  |
|  | Thermal shutdown temperature(2) | Thermal trip point, $\mathrm{T}_{\mathrm{J}}$ |  | Rising temperature |  |  | 135 |  | ${ }^{\circ} \mathrm{C}$ |
|  |  | Hysteresis, TJ |  |  |  | 10 |  |  |  |
|  | Current-limit response time (3)(4) |  | 5 V to $\times \mathrm{VCC}=5 \mathrm{~V}$, with 100-m $\Omega$ short to GND |  |  | 10 |  | $\mu \mathrm{s}$ |  |
|  |  |  | 5 V to $\mathrm{xVPP}=5 \mathrm{~V}$, with $100-\mathrm{m} \Omega$ short to GND |  |  | 3 |  |  |  |

(1) Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.
(2) TPS2204A and TPS2206A: two switches on. TPS2210A: one switch on.
(3) Specified by design; not tested in production.
(4) From application of short to $110 \%$ of final current limit.

SLVS449A - DECEMBER 2002 - REVISED MAY 2003

## ELECTRICAL CHARACTERISTICS Continued

$\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{I}(5 \mathrm{~V})}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(3.3 \mathrm{~V})}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(12 \mathrm{~V})}=12 \mathrm{~V}$, all outputs unloaded (unless otherwise noted)


LOGIC SECTION (CLOCK, DATA, LATCH, $\overline{\text { RESET, }} \overline{\text { SHDN }}, \overline{\mathrm{OC}})$

| PARAMETER |  |  | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Input current, logic | $1 /\left(\mathrm{RESET}^{(1)}\right.$ | $\overline{\text { RESET }}=5.5 \mathrm{~V}$ | -1 |  | 1 | $\mu \mathrm{A}$ |
|  |  |  | $\overline{\text { RESET }}=0 \mathrm{~V}$ | -30 | -20 | -10 |  |
|  |  | I( $\overline{(\mathrm{SHDN})}{ }^{(1)}$ | $\overline{\mathrm{SHDN}}=5.5 \mathrm{~V}$ | -1 |  | 1 |  |
|  |  |  | $\overline{\text { SHDN }}=0 \mathrm{~V}$ | -50 |  | -3 |  |
|  |  | $\mathrm{I}_{(\text {LATCH })^{(1)}}$ | LATCH $=5.5 \mathrm{~V}$ |  |  | 50 |  |
|  |  |  | LATCH $=0 \mathrm{~V}$ | -1 |  | 1 |  |
|  |  | I(CLOCK, DATA) | 0 V to 5.5 V | -1 |  | 1 |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage, logic |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-level input voltage, logic |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{O}}$ (sat) | Output saturation voltage at $\overline{\mathrm{OC}}$ |  | $\mathrm{I}=2 \mathrm{~mA}$ |  | 0.14 | 0.4 | V |
| 1 lkg | Leakage current at $\overline{\mathrm{OC}}$ |  | $\mathrm{V}_{\mathrm{O}}^{(/ \mathrm{OC})}=5.5 \mathrm{~V}$ |  | 0 | 1 | $\mu \mathrm{A}$ |

(1) LATCH has low current pulldown. $\overline{\text { RESET }}$ and $\overline{\text { SHDN }}$ have low-current pullup.

| UVLO AND POR (POWER-ON RESET) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| $\mathrm{V}_{\text {I }}(3.3 \mathrm{~V})$ | Input voltage at 3.3 V pin, UVLO | 3.3-V level below which all switches are Hi-Z | 2.4 | 2.7 | 2.9 | V |
| $\mathrm{V}_{\text {hys( }}(3.3 \mathrm{~V})$ | UVLO hysteresis voltage at VA (1) |  |  | 100 |  | mV |
| $\mathrm{V}_{\mathrm{l}}(5 \mathrm{~V})$ | Input voltage at 5 V pin, UVLO | 5-V level below which only 5V switches are Hi-Z | 2.3 | 2.5 | 2.9 | V |
| $\mathrm{V}_{\text {hys( }}$ (V) | UVLO hysteresis voltage at $5 \mathrm{~V}(1)$ |  |  | 100 |  | mV |
| $\mathrm{t}_{\mathrm{df}}$ | Delay time for falling response, UVLO(1) | Delay from voltage hit (step from 3 V to 2.3 V ) to $\mathrm{Hi}-\mathrm{Z}$ control ( $90 \% \mathrm{~V}_{\mathrm{G}}$ to GND) |  | 4 |  | $\mu \mathrm{S}$ |
| $\mathrm{V}_{1}(\mathrm{POR})$ | Input voltage, power-on reset ${ }^{(1)}$ | 3.3-V voltage below which POR is asserted causing a RESET internally with all line switches open and all discharge switches closed. |  |  | 1.7 | V |

(1) Specified by design; not tested in production.

## SWITCHING CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{I}(3.3 \mathrm{~V})}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(5 \mathrm{~V})}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{I}(12)}=12 \mathrm{~V}$ (not applicable for TPS2223A) all outputs unloaded (unless otherwise noted)

|  | PARAMETER(1) | LOAD CONDITION | TEST CONDITIONS(2) |  | MIN TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{r}$ | Output rise times(3) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}(\mathrm{xVCC})}=0.1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{L}(\mathrm{xVPP})}=0.1 \mu \mathrm{~F}, \\ & \mathrm{l}(\mathrm{xVCC})=0 \mathrm{~A}, \\ & \mathrm{IO}(\mathrm{xVPP})=0 \mathrm{~A} \end{aligned}$ | $\mathrm{V} O(x \mathrm{VCC})=5 \mathrm{~V}$ |  | 0.9 |  | ms |
|  |  |  | $\mathrm{V}_{\mathrm{O}}(\mathrm{xVPP})=12 \mathrm{~V}$ |  | 0.26 |  |  |
|  |  | $\begin{aligned} & C_{L(x V C C)}=150 \mu \mathrm{~F}, \mathrm{CL}_{\mathrm{L}(\mathrm{xVPP})}=10 \mu \mathrm{~F}, \\ & \mathrm{IO}(x \mathrm{XVC})=0.75 \mathrm{~A}, \mathrm{I}(x V P P)=50 \mathrm{~mA} \end{aligned}$ | $\mathrm{V}(\mathrm{xVCC})=5 \mathrm{~V}$ |  | 1.1 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{O}(\mathrm{xVPP})}=12 \mathrm{~V}$ |  | 0.6 |  |  |
| tf | Output fall times(3) | $\begin{aligned} & C_{L(x V C C)}=0.1 \mu F, C_{L}(x V P P)=0.1 \mu \mathrm{~F}, \\ & \mathrm{I}(x V C C)=0 \mathrm{~A}, \quad \mathrm{IO}(x V P P)=0 \mathrm{~A} \end{aligned}$ | $\mathrm{V}_{\mathrm{O}}(\mathrm{xVCC})=5 \mathrm{~V}$, Discharge switches ON |  | 0.5 |  | ms |
|  |  |  | $\mathrm{V}_{\mathrm{O}}(\mathrm{xVPP})=12 \mathrm{~V}$, Discharge switches ON |  | 0.2 |  |  |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}(\mathrm{xVCC})=150 \mu \mathrm{~F},} \mathrm{C}_{\mathrm{L}(\mathrm{xVPP})=10 \mu \mathrm{~F},} \\ & \mathrm{IO}(\mathrm{xVCC})=0.75 \mathrm{~A}, \mathrm{I}(\mathrm{xVPP})=50 \mathrm{~mA} \end{aligned}$ | $\mathrm{V}_{\mathrm{O}}(\mathrm{xVCC})=5 \mathrm{~V}$ |  | 2.35 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{O}(\mathrm{xVPP})}=12 \mathrm{~V}$ |  | 3.9 |  |  |
| $t_{\text {pd }}$ | Propagation delay times ${ }^{(3)}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}(\mathrm{xVCC})=0.1} \mu \mathrm{~F}, \\ & \mathrm{CL}(\mathrm{xVPP})=0.1 \mu \mathrm{~F}, \\ & \mathrm{l}(\mathrm{xVCC})=0 \mathrm{~A}, \\ & \mathrm{lO}(\mathrm{xVPP})=0 \mathrm{~A} \end{aligned}$ | Latch $\uparrow$ to xVPP (12 V) | tpdon | 2 |  | ms |
|  |  |  |  | tpdoff | 0.62 |  |  |
|  |  |  | Latch $\uparrow$ to $\mathrm{xVPP}(5 \mathrm{~V})$ | tpdon | 0.77 |  |  |
|  |  |  |  | tpdoff | 0.51 |  |  |
|  |  |  | Latch $\uparrow$ to $\mathrm{xVPP}(3.3 \mathrm{~V})$ | tpdon | 0.75 |  |  |
|  |  |  |  | tpdoff | 0.52 |  |  |
|  |  |  | Latch $\uparrow$ to $\mathrm{xVCC}(5 \mathrm{~V})$ | tpdon | 0.3 |  |  |
|  |  |  |  | tpdoff | 2.5 |  |  |
|  |  |  | Latch $\uparrow$ to xVCC (3.3V) | tpdon | 0.3 |  |  |
|  |  |  |  | tpdoff | 2.8 |  |  |
|  |  | $\begin{aligned} & C_{L(x V C C)}=150 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{L}(\mathrm{xVPP})=}=10 \mu \mathrm{~F}, \\ & \mathrm{IO}(\mathrm{xVCC})=0.75 \mathrm{~A}, \mathrm{I}(x V P P)=50 \mathrm{~mA} \end{aligned}$ | Latch $\uparrow$ to xVPP (12 V) | tpdon | 2.2 |  | ms |
|  |  |  |  | tpdoff | 0.8 |  |  |
|  |  |  | Latch $\uparrow$ to xVPP ( 5 V ) | tpdon | 0.8 |  |  |
|  |  |  |  | tpdoff | 0.6 |  |  |
|  |  |  | Latch $\uparrow$ to $\mathrm{xVPP}(3.3 \mathrm{~V})$ | tpdon | 0.8 |  |  |
|  |  |  |  | tpdoff | 0.6 |  |  |
|  |  |  | Latch $\uparrow$ to $\mathrm{xVCC}(5 \mathrm{~V})$ | tpdon | 0.6 |  |  |
|  |  |  |  | tpdoff | 2.5 |  |  |
|  |  |  | Latch $\uparrow$ to xVCC (3.3V) | tpdon | 0.5 |  |  |
|  |  |  |  | tpdoff | 2.6 |  |  |

(1) Refer to Parameter Measurement Information in Figure 1.
(2) No card inserted, assumes a $0.1-\mu \mathrm{F}$ output capacitor (see Figure 1).
(3) Specified by design; not tested in production.

PIN ASSIGNMENTS

| $c$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2206A |
| DB PACKAGE |
| (TOP VIEW) |



TPS2204A
www.ti.com

TERMINAL FUNCTIONS

| TERMINAL |  |  |  |  | I/O | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NAME | NUMBER |  |  |  |  |  |
|  | TPS2204A | TPS2206A |  | TPS2210A |  |  |
|  | PWP | DB | DAP | PWP |  |  |
| 3.3 V | 13, 14 | 15, 16, 17 | 16, 17, 18 | 13 | 1 | 3.3-V input for card power and chip power |
| 5 V | 1, 2, 24 | 1, 2, 30 | 1, 2, 32 | 1,2 | 1 | $5-\mathrm{V} \mathrm{V}_{\mathrm{CC}}$ input for card power |
| 12 V | 7,20 | 7,24 | 8,25 | 7,20 | I | $12-\mathrm{V} \mathrm{V}_{\mathrm{PP}}$ input for card power (xVPP). The two 12-V pins must be externally connected. |
| AVCC | 9, 10 | 9, 10, 11 | 10, 11, 12 | 9, 10 | 0 | Switched output that delivers $0 \mathrm{~V}, 3.3 \mathrm{~V}, 5 \mathrm{~V}$, or high impedance to card. |
| AVPP | 8 | 8 | 9 | 8 | 0 | Switched output that delivers $0 \mathrm{~V}, 3.3 \mathrm{~V}, 5 \mathrm{~V}, 12 \mathrm{~V}$, or high impedance to card. |
| BVCC | 17, 18 | 20, 21, 22 | 21, 22, 23 | -- | 0 | Switched output that delivers $0 \mathrm{~V}, 3.3 \mathrm{~V}, 5 \mathrm{~V}$, or high impedance. |
| BVPP | 19 | 23 | 24 | -- | 0 | Switched output that delivers $0 \mathrm{~V}, 3.3 \mathrm{~V}, 5 \mathrm{~V}, 12 \mathrm{~V}$, or high impedance. |
| CLOCK | 4 | 4 | 5 | 4 | 1 | Logic-level clock for serial data word |
| DATA | 3 | 3 | 4 | 3 | 1 | Logic-level serial data word |
| GND | 11 | 12 | 13 | 11 |  | Ground |
| LATCH | 5 | 5 | 6 | 5 | 1 | Logic-level latch for serial data word, internal pulldown |
| NC | $\begin{gathered} 6,16,22 \\ 23 \end{gathered}$ | $\begin{aligned} & 13,19, \\ & 26-29 \end{aligned}$ | $\begin{gathered} 3,7,15, \\ 19,27-31 \end{gathered}$ | $\begin{gathered} 6,14, \\ 16-19, \\ 22-24 \end{gathered}$ |  | No internal connection |
| $\overline{O C}$ | 15 | 18 | 20 | 15 | 0 | Open-drain overcurrent reporting output that goes low when an overcurrent condition exists. <br> An external pullup is required. |
| $\overline{\text { SHDN }}$ | 21 | 25 | 26 | 21 | 1 | Hi-Z (open) all switches. Identical function to serial D8. Asynchronous active-low command, internal pullup |
| RESET | 12 | 14 | 14 | 12 | 1 | Logic-level RESET input active low. Do not connect if terminal 6 is used. |

## TYPICAL PC CARD POWER-DISTRIBUTION APPLICATION



## PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Circuits and Voltage Waveforms


LATCH


CLOCK


NOTE: Data is clocked in on the positive edge of the clock. The latch should occur before the next positive leading edge of the clock. For definition of D0to D8, see the control logic table.

Figure 2. Serial-Interface Timing for TPS2206A
www.ti.com

## TABLE OF GRAPHS

|  |  | FIGURE |
| :---: | :---: | :---: |
| Short-circuit response, short applied to powered-on 5-V xVCC-switch output | vs Time | 3 |
| Short-circuit response, short applied to powered-on 12-V xVPP-switch output | vs Time | 4 |
| $\overline{\mathrm{OC}}$ response with ramped overcurrent-limit load on $5-\mathrm{V} \times \mathrm{VCC}$-switch output | vs Time | 5 |
| $\overline{\mathrm{OC}}$ response with ramped overcurrent-limit load on 12-V xVPP-switch output | vs Time | 6 |
| Turnon propagation delay time, xVCC ( $\left.\mathrm{CL}_{\mathrm{L}}=150 \mu \mathrm{~F}\right)$ | vs Junction temperature | 7 |
| Turnoff propagation delay time, xVCC ( $\left.\mathrm{C}_{L}=150 \mu \mathrm{~F}\right)$ | vs Junction temperature | 8 |
| Turnon propagation delay time, xVPP ( $\left.\mathrm{C}_{L}=10 \mu \mathrm{~F}\right)$ | vs Junction temperature | 9 |
| Turnoff propagation delay time, xVPP ( $\left.\mathrm{C}_{L}=10 \mu \mathrm{~F}\right)$ | vs Junction temperature | 10 |
| Turnon propagation delay time, xVCC ( $\mathrm{T}^{\text {J }}=25^{\circ} \mathrm{C}$ ) | vs Load capacitance | 11 |
| Turnoff propagation delay time, xVCC $\left(T_{J}=25^{\circ} \mathrm{C}\right)$ | vs Load capacitance | 12 |
|  | vs Load capacitance | 13 |
|  | vs Load capacitance | 14 |
| Rise time, xVCC ( $\left.\mathrm{C}_{\mathrm{L}}=150 \mu \mathrm{~F}\right)$ | vs Junction temperature | 15 |
| Fall time, $\mathrm{xVCC}\left(\mathrm{CL}_{\mathrm{L}}=150 \mu \mathrm{~F}\right)$ | vs Junction temperature | 16 |
| Rise time, xVPP ( $\left.\mathrm{C}_{\mathrm{L}}=10 \mu \mathrm{~F}\right)$ | vs Junction temperature | 17 |
| Fall time, $\mathrm{xVPP}\left(\mathrm{CL}_{\mathrm{L}}=10 \mu \mathrm{~F}\right)$ | vs Junction temperature | 18 |
| Rise time, xVCC $\left(T J=25^{\circ} \mathrm{C}\right)$ | vs Load capacitance | 19 |
| Fall time, xVCC ( $\mathrm{T} \mathrm{J}=25^{\circ} \mathrm{C}$ ) | vs Load capacitance | 20 |
| Rise time, $\mathrm{xVPP}\left(\mathrm{T} J=25^{\circ} \mathrm{C}\right)$ | vs Load capacitance | 21 |
| Fall time, $\mathrm{xVPP}\left(\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}\right)$ | vs Load capacitance | 22 |



SLVS449A - DECEMBER 2002 - REVISED MAY 2003


Figure 5

TURNON PROPAGATION DELAY TIME, xVCC
vs JUNCTION TEMPERATURE


Figure 7


Figure 6
TURNOFF PROPAGATION DELAY TIME, xVCC VS
JUNCTION TEMPERATURE


Figure 8

INSTRUMENTS
www.ti.com

TURNON PROPAGATION DELAY TIME, xVPP
vs
JUNCTION TEMPERATURE


Figure 9

TURNON PROPAGATION DELAY TIME, xVCC
vs
LOAD CAPACITANCE


Figure 11

TURNOFF PROPAGATION DELAY TIME, xVPP vs
JUNCTION TEMPERATURE


Figure 10
TURNOFF PROPAGATION DELAY TIME, xVCC
vs
LOAD CAPACITANCE


Figure 12


Figure 13

RISE TIME, xVCC
VS
JUNCTION TEMPERATURE


Figure 15

TURNOFF PROPAGATION DELAY TIME, xVPP vs
LOAD CAPACITANCE


Figure 14

FALL TIME, xVCC
VS
JUNCTION TEMPERATURE


Figure 16


Figure 17


Figure 19

FALL TIME, xVPP
VS
JUNCTION TEMPERATURE


Figure 18
FALL TIME, xVCC
vs
LOAD CAPACITANCE


Figure 20


Figure 21

FALL TIME, xVPP
vs
LOAD CAPACITANCE


Figure 22

InsTRUMENTS www.ti.com

## TYPICAL CHARACTERISTICS

## TABLE OF GRAPHS

|  |  |  | FIGURE |
| :---: | :---: | :---: | :---: |
|  | Input current, $\mathrm{xVCC}=3.3 \mathrm{~V}$ |  | 23 |
| 1 | Input current, xVCC $=5 \mathrm{~V}$ | vs Junction temperature | 24 |
|  | Input current, xVPP = 12 V |  | 25 |
|  | Static drain-source on-state resistance, 3.3 V to xVCC switch |  | 26 |
| rDS(on) | Static drain-source on-state resistance, 5 V to xVCC switch | vs Junction temperature | 27 |
|  | Static drain-source on-state resistance, 12 V to xVPP switch |  | 28 |
|  | xVCC switch voltage drop, 3.3-V input |  | 29 |
| $\mathrm{V}_{\mathrm{O}}$ | xVCC switch voltage drop, 5-V input | vs Load current | 30 |
|  | xVPP switch voltage drop, 12-V input |  | 31 |
|  | Short-circuit current limit, 3.3 V to xVCC |  | 32 |
| IOS | Short-circuit current limit, 5 V to xVCC | vs Junction temperature | 33 |
|  | Short-circuit current limit, 12 V to xVPP |  | 34 |



SLVS449A - DECEMBER 2002 - REVISED MAY 2003


Figure 25

STATIC DRAIN-SOURCE ON-STATE RESISTANCE, 5 V TO xVCC SWITCH
vs
JUNCTION TEMPERATURE


Figure 27

STATIC DRAIN-SOURCE ON-STATE RESISTANCE, 3.3 V TO xVCC SWITCH vS JUNCTION TEMPERATURE


Figure 26

STATIC DRAIN-SOURCE ON-STATE RESISTANCE, 12 V TO xVPP SWITCH
vs
JUNCTION TEMPERATURE


Figure 28

INSTRUMENTS
www.ti.com
xVCC SWITCH VOLTAGE DROP, 3.3-V INPUT
vs
LOAD CURRENT


Figure 29
xVPP SWITCH VOLTAGE DROP, 12-V INPUT
vs
LOAD CURRENT


Figure 31
xVCC SWITCH VOLTAGE DROP, 5-V INPUT
vs
LOAD CURRENT


Figure 30
SHORT-CIRCUIT CURRENT LIMIT, 3.3 V TO xVCC vs
JUNCTION TEMPERATURE


Figure 32

SHORT-CIRCUIT CURRENT LIMIT, 5 V TO xVCC
VS
JUNCTION TEMPERATURE


Figure 33

SHORT-CIRCUIT CURRENT LIMIT, 12 V TO xVPP
VS
JUNCTION TEMPERATURE


Figure 34

## APPLICATION INFORMATION

## OVERVIEW

PC Cards were initially introduced as a means to add flash memory to portable computers. The idea of add-in cards quickly took hold, and modems, wireless LANs, global positioning satellite system (GPS), multimedia, and hard-disk versions were soon available. As the number of PC Card applications grew, the engineering community quickly recognized the need for a standard to ensure compatibility across platforms. To this end, the PCMCIA (Personal Computer Memory Card International Association) was established, comprising members from leading computer, software, PC Card, and semiconductor manufacturers. One key goal was to realize the plug-and-play concept, so that cards and hosts from different vendors would be transparently compatible.

## PC CARD POWER SPECIFICATION

System compatibility also means power compatibility. The most current set of specifications (PC Card Standard) set forth by the PCMCIA committee states that power is to be transferred between the host and the card through eight of the 68 terminals of the PC Card connector. This power interface consists of two $\mathrm{V}_{\mathrm{CC}}$, two $\mathrm{V}_{\mathrm{pp}}$, and four ground terminals. Multiple $\mathrm{V}_{\mathrm{CC}}$ and ground terminals minimize connector-terminal and line resistance. The two $\mathrm{V}_{\mathrm{pp}}$ terminals were originally specified as separate signals, but are normally tied together in the host to form a single node to minimize voltage losses. Card primary power is supplied through the $\mathrm{V}_{\mathrm{C}}$ terminals; flash-memory programming and erase voltage are supplied through the $\mathrm{V}_{\mathrm{pp}}$ terminals.

## DESIGNING FOR VOLTAGE REGULATION

The current PCMCIA specification for output voltage regulation, $\mathrm{V}_{\mathrm{O}(\mathrm{reg})}$, of the $5-\mathrm{V}$ output is $5 \%(250 \mathrm{mV})$. In a typical PC power-system design, the power supply has an output-voltage regulation, $\mathrm{V}_{\mathrm{PS}}(\mathrm{reg})$, of $2 \%$ ( 100 mV ). Also, a voltage drop from the power supply to the PC Card results from resistive losses, $\mathrm{V}_{\mathrm{PCB}}$, in the PCB traces and the PCMCIA connector. A typical design would limit the total of these resistive losses to less than $1 \%(50 \mathrm{mV})$ of the output voltage. Therefore, the allowable voltage drop, $\mathrm{V}_{\mathrm{DS}}$, for the device would be the PCMCIA voltage regulation less the power supply regulation and less the PCB and connector resistive drops:

$$
\left.\left.V_{D S}=V_{O(r e g)}\right)^{-V_{P S}(\text { reg })}\right)^{-V_{P C B}}
$$

Typically, this would leave 100 mV for the allowable voltage drop across the TPS2204A, TPS2206A, or TPS2210A. The voltage drop is the output current multiplied by the switch resistance of the device. Therefore, the maximum output current, $l_{0}$ max, that can be delivered to the PC Card in regulation is the allowable voltage drop across the device, divided by the output-switch resistance.

$$
I_{0} \max =\frac{V_{D S}}{r_{\text {DS }}(o n)}
$$

The xVCC outputs have been designed to deliver the peak and average currents defined by the PC Card specification within regulation over the operating temperature range. The xVPP outputs have been designed to deliver 100 mA continuously.

SLVS449A - DECEMBER 2002 - REVISED MAY 2003

## OVERCURRENT AND OVERTEMPERATURE PROTECTION

PC Cards are inherently subject to damage that can result from mishandling. Host systems require protection against short-circuited cards that could lead to power-supply or PCB trace damage. Even extremely robust systems could undergo rapid battery discharge into a damaged PC Card, resulting in the rather sudden and unacceptable loss of system power. The reliability of fused systems is poor, in comparison, as blown fuses require troubleshooting and repair, usually by the manufacturer.

The TPS2204A, TPS2206A, and TPS2210A take a two-pronged approach to overcurrent protection. Overcurrent protection is designed to activate if an output is shorted or when an overcurrent condition is present when switches are powered up. First, instead of fuses, sense FETs monitor each of the xVCC and xVPP power outputs. Unlike sense resistors or polyfuses, these FETs do not add to the series resistance of the switch; therefore voltage and power losses are reduced. Overcurrent sensing is applied to each output separately. Excessive current generates an error signal that limits the output current of only the affected output, preventing damage to the host. Each xVCC output overcurrent limits from 1 A to 2.2 A, typically around 1.6 A; the xVPP outputs limit from 100 mA to 250 mA , typically around 200 mA .

Second, when an overcurrent condition is detected, the device asserts an active low $\overline{\mathrm{OC}}$ signal that can be monitored by the microprocessor or controller to initiate diagnostics and/or send the user a warning message. If an overcurrent condition persists, causing the IC to exceed its maximum junction temperature, thermal-protection circuitry activates, shutting down all power outputs until the device cools to within a safe operating region, which is ensured by a thermal shutdown hysteresis. Thermal limiting prevents destruction of the IC from overheating beyond the package power-dissipation ratings.

During power up, the devices control the rise times of the xVCC and xVPP outputs and limit the inrush current into a large load capacitance, faulty card, or connector.

## 12-V SUPPLY NOT REQUIRED

Some PC Card switches use the externally supplied 12 V to power gate drive and other chip functions, which requires that power be present at all times. The TPS2204A, TPS2206A, and TPS2210A offer considerable power savings by using an internal charge pump to generate the required higher gate drive voltages from the 3.3-V input. Therefore, the external $12-\mathrm{V}$ supply can be disabled except when needed by the PC Card in the slot, thereby extending battery lifetime. A special feature in the $12-\mathrm{V}$ circuitry actually helps to reduce the supply current demanded from the $3.3-\mathrm{V}$ input. When 12 V is supplied and requested at the $\mathrm{V}_{\mathrm{pp}}$ output, a voltage selection circuit draws the charge-pump drive current for the 12-V FETs from the $12-\mathrm{V}$ input. This selection is automatic and effectively reduces demand fluctuations on the normal $3.3-\mathrm{V} \mathrm{V}_{\mathrm{cc}}$ rail. For proper operation of this feature, a minimum 3.3-V input capacitance of $4.7 \mu \mathrm{~F}$ is recommended, and a minimum 12-V input ramp-up rate of $12 \mathrm{~V} / 50 \mathrm{~ms}(240 \mathrm{~V} / \mathrm{s})$ is required. Additional power savings are realized during a software shutdown in which quiescent current drops to a maximum of $1 \mu \mathrm{~A}$.

## BACKWARD COMPATIBILITY

The TPS2206A is backward compatible with the TPS2206 product, with the following considerations. An active low /SHDN is added to provide fast shutdown capability. Also, the TPS2206A does not have the active-high RESET input, which is left as no connect.
3.3-V input is required for device operation of TPS2206A.

## VOLTAGE-TRANSITIONING REQUIREMENT

PC Cards, like portables, are migrating from 5 V to 3.3 V to minimize power consumption, optimize board space, and increase logic speeds. The TPS2204A, TPS2206A, and TPS2210A meet all combinations of power delivery as currently defined in the PCMCIA standard. The latest protocol accommodates mixed $3.3-\mathrm{V} / 5-\mathrm{V}$ systems by first powering the card with 5 V , then polling it to determine its 3.3-V compatibility. The PCMCIA specification requires that the capacitors on 3.3-V-compatible cards be discharged to below 0.8 V before applying 3.3-V power. This action ensures that sensitive 3.3-V circuitry is not subjected to any residual $5-\mathrm{V}$ charge and functions as a power RESET. PC Card specification requires that $\mathrm{V}_{\mathrm{CC}}$ be discharged within 100 ms . PC Card resistance cannot be relied on to provide a discharge path for voltages stored on PC Card capacitance because of possible high-impedance isolation by power-management schemes. The devices include discharge transistors on all xVCC and xVPP outputs to meet the specification requirement.

## SHUTDOWN MODE

In the shutdown mode, which can be controlled by $\overline{\text { SHDN }}$ or bit D8 of the input serial DATA word, each of the xVCC and $x$ VPP outputs is forced to a high-impedance state. In this mode, the chip quiescent current is reduced to $1 \mu \mathrm{~A}$ or less to conserve battery power.

## POWER-SUPPLY CONSIDERATIONS

These switches have multiple pins for each 3.3-V (except for the TPS2210A) and 5-V power input and for the switched xVCC outputs. Any individual pin can conduct the rated input or output current. Unless all pins are connected in parallel, the series resistance is higher than that specified, resulting in increased voltage drops and power loss. It is recommended that all input and output power pins be paralleled for optimum operation.
To increase the noise immunity of the TPS2204A, TPS2206A, and TPS2210A, the power-supply inputs should be bypassed with at least a $4.7-\mu \mathrm{F}$ electrolytic or tantalum capacitor paralleled by a $0.047-\mu \mathrm{F}$ to $0.1-\mu \mathrm{F}$ ceramic capacitor. It is strongly recommended that the switched outputs be bypassed with a $0.1-\mu \mathrm{F}$ (or larger) ceramic capacitor; doing so improves the immunity of the IC to electrostatic discharge (ESD). Care should be taken to minimize the inductance of PCB traces between the devices and the load. High switching currents can produce large negative voltage transients, which forward biases substrate diodes, resulting in unpredictable performance. Similarly, no pin should be taken below -0.3 V .

## RESET INPUT

To ensure that cards are in a known state after power brownouts or system initialization, the PC Cards should be reset at the same time as the host by applying low-impedance paths from xVCC and xVPP terminals to ground. A low-impedance output state allows discharging of residual voltage remaining on PC Card filter capacitance, permitting the system (host and PC Cards) to be powered up concurrently. The active low RESET input closes internal ground switches S1, S4, S7, and S11 with all other switches left open. The devices remain in the low-impedance output state until the signal is deasserted and new data is clocked in and latched. The input serial data cannot be latched during reset mode. RESET is provided for direct compatibility with systems that use an active-low reset voltage supervisor. The RESET pin has an internal 150-k $\Omega$ pullup resistor.

## CALCULATING JUNCTION TEMPERATURE

The switch resistance, $r_{D S(o n)}$, is dependent on the junction temperature, $T_{J}$, of the die. The junction temperature is dependent on both $r_{D S(o n)}$ and the current through the switch. To calculate $T_{J}$, first find $r_{D S(o n)}$ from Figures 26 through 28, using an initial temperature estimate about $30^{\circ} \mathrm{C}$ above ambient. Then calculate the power dissipation for each switch, using the formula:

$$
P_{D}=r_{D S(o n)} \times 1^{2}
$$

Next, sum the power dissipation of all switches and calculate the junction temperature:

$$
T_{J}=\left(\sum P_{D} \times R_{\theta J A}\right)+T_{A}, R_{\theta J A}=108^{\circ} \mathrm{C} / \mathrm{W}
$$

Compare the calculated junction temperature with the initial temperature estimate. If the temperatures are not within a few degrees of each other, recalculate using the calculated temperature as the initial estimate.

SLVS449A - DECEMBER 2002 - REVISED MAY 2003

## LOGIC INPUTS AND OUTPUTS

The serial interface consists of the DATA, CLOCK, and LATCH leads. The data is clocked in on the positive edge of the clock (see Figure 2). The 9-bit (D0-D8) serial data word is loaded during the positive edge of the latch signal. The latch signal should occur before the next positive edge of the clock.
The shutdown bit of the data word places all $\mathrm{V}_{\mathrm{Cc}}$ and $\mathrm{V}_{\mathrm{pp}}$ outputs in a high-impedance state and reduces chip quiescent current to $1 \mu \mathrm{~A}$ to conserve battery power.
The serial interface is designed to be compatible with serial-interface PCMCIA controllers and current PCMCIA and Japan Electronic Industry Development Association (JEIDA) standards.
An overcurrent output $(\overline{\mathrm{OC}})$ is provided to indicate an overcurrent or overtemperature condition in any of the $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{PP}}$ outputs as previously discussed.


NOTES: A. Current sense
B. The two $12-\mathrm{V}$ pins must be externally connected.

Figure 35. Internal Switching Matrix, TPS2204A and TPS2206A


NOTES: C. Current sense
D. The two $12-\mathrm{V}$ pins must be externally connected.

Figure 36. Internal Switching Matrix, TPS2210A

CONTROL LOGIC
AVPP
BVPP

| CONTROL SIGNALS |  |  | OUTPUT | CONTROL SIGNALS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D8 ( $\overline{\mathbf{S H D N}})$ | D0 | D1 | VAVPP | D8 $\overline{\text { SHDN }})$ | D4 | D5 | VBVPP |
| 1 | 0 | 0 | 0 V | 1 | 0 | 0 | 0 V |
| 1 | 0 | 1 | AVCC( 1$)$ | 1 | 0 | 1 | BVCC(2) |
| 1 | 1 | 0 | 12 V | 1 | 1 | 0 | 12 V |
| 1 | 1 | 1 | Hi-Z | 1 | 1 | 1 | Hi-Z |
| 0 | X | X | Hi-Z | 0 | X | X | Hi-Z |

(1) Output depends on AVCC
(2) Output depends on BVCC

AVCC
BVCC

| CONTROL SIGNALS |  |  | OUTPUT | CONTROL SIGNALS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| D8 $\overline{\text { SHDN }} \mathbf{~}$ | D3 | D2 | VAVCC | D8 $\overline{\text { SHDN }})$ | D6 | D7 | VBVCC |
| 1 | 0 | 0 | 0 V | 1 | 0 | 0 | 0 V |
| 1 | 0 | 1 | 3.3 V | 1 | 0 | 1 | 3.3 V |
| 1 | 1 | 0 | 5 V | 1 | 1 | 0 | 5 V |
| 1 | 1 | 1 | 0 V | 1 | 1 | 1 | 0 V |
| 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ | 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ |

SLVS449A - DECEMBER 2002 - REVISED MAY 2003

## USING THE DEVICES WITH 11-BIT SERIAL DATA INTERFACE CONTROLLERS

Even though the control logic table only shows a 9-bit interface, it can be used with most 11-bit serial data interface controllers. With the use of the latch input, the TPS2204A, TPS2206A, and TPS2210A only latch the last 9 bits from the serial stream. This means that for an 11-bit serial stream, bits 9 and 10 are ignored. 11-bit serial interface controllers use bits 9 and 10 for independent voltage selection of 3.3 V and 5 V between $\mathrm{xV}_{\mathrm{CC}}$ and $\mathrm{x} \mathrm{V}_{\text {PP }}$.

## ESD PROTECTIONS (see FIGURE 37)

All TPS2206A inputs and outputs of these devices incorporate ESD-protection circuitry designed to withstand a $2-\mathrm{kV}$ human-body-model discharge as defined in MIL-STD-883C, Method 3015. The xVCC and xVPP outputs can be exposed to potentially higher discharges from the external environment through the PC Card connector. Bypassing the outputs with $0.1-\mu \mathrm{F}$ capacitors protects the devices from discharges up to 10 kV .


NOTE A: Maximum recommended output capacitance for xVCC is $220 \mu \mathrm{~F}$ including card capacitance, and for xVPP is $10 \mu \mathrm{~F}$, without $\overline{\mathrm{OC}}$ glitch when switches are powered on.

Figure 37. Detailed Interconnections and Capacitor Recommendations

## 12-V FLASH MEMORY SUPPLY

The TPS6734 is a fixed 12-V output boost converter capable of delivering 120 mA from inputs as low as 2.7 V . The device is pin-for-pin compatible with the MAX734 regulator and offers the following advantages: lower supply current, wider operating input-voltage range, and higher output currents. As shown in Figure 36, the only external components required are: an inductor, a Schottky rectifier, an output filter capacitor, an input filter capacitor, and a small capacitor for loop compensation. The entire converter occupies less than $0.7 \mathrm{in}^{2}$ of PCB space when implemented with surface-mount components. An enable input is provided to shut the converter down and reduce the supply current to $3 \mu \mathrm{~A}$ when 12 V is not needed.

The TPS6734 is a $170-\mathrm{kHz}$ current-mode PWM (pulse-width modulation) controller with an n-channel MOSFET power switch. Gate drive for the switch is derived from the $12-\mathrm{V}$ output after start-up to minimize the die area needed to realize the $0.7-\Omega$ MOSFET and improve efficiency at input voltages below 5 V . Soft start is accomplished with the addition of one small capacitor. A 1.22-V reference, pin 2 of TPS6734, is brought out for external use. For additional information, see the TPS6734 data sheet (SLVS127).


NOTE A: The enable terminal can be tied to a general-purpose I/O terminal on the PCMCIA controller or tied high.
Figure 38. TPS2206A With TPS6734 12-V, 120-mA Supply

## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package Type | Package Drawing | Pins | Package Qty | Eco Plan ${ }^{(2)}$ | Lead/ Ball Finish | MSL Peak Temp ${ }^{(3)}$ | Samples <br> (Requires Login) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2204APWP | ACTIVE | HTSSOP | PWP | 24 | 60 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | Request Free Samples |
| TPS2204APWPG4 | ACTIVE | HTSSOP | PWP | 24 | 60 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | Request Free Samples |
| TPS2206ADAP | ACTIVE | HTSSOP | DAP | 32 | 46 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | Request Free Samples |
| TPS2206ADAPG4 | ACTIVE | HTSSOP | DAP | 32 | 46 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | Request Free Samples |
| TPS2206ADB | ACTIVE | SSOP | DB | 30 | 50 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples |
| TPS2206ADBG4 | ACTIVE | SSOP | DB | 30 | 50 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples |
| TPS2206ADBR | ACTIVE | SSOP | DB | 30 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples |
| TPS2206ADBRG4 | ACTIVE | SSOP | DB | 30 | 2000 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples |
| TPS2210APWP | ACTIVE | HTSSOP | PWP | 24 | 60 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | Request Free Samples |
| TPS2210APWPG4 | ACTIVE | HTSSOP | PWP | 24 | 60 | Green (RoHS \& no $\mathrm{Sb} / \mathrm{Br}$ ) | CU NIPDAU | Level-2-260C-1 YEAR | Request Free Samples |
| TPS2210APWPR | ACTIVE | HTSSOP | PWP | 24 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | Purchase Samples |
| TPS2210APWPRG4 | ACTIVE | HTSSOP | PWP | 24 | 2000 | Green (RoHS \& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | Purchase Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS \& no Sb/Br): Tl defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
mportant Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION


*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> $\mathbf{W 1}(\mathbf{m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | $\mathbf{W}$ <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2206ADBR | SSOP | DB | 30 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 |
| TPS2210APWPR | HTSSOP | PWP | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TPS2206ADBR | SSOP | DB | 30 | 2000 | 346.0 | 346.0 | 33.0 |
| TPS2210APWPR | HTSSOP | PWP | 24 | 2000 | 346.0 | 346.0 | 33.0 |

$$
\text { PWP (R-PDSO-G**) PowerPAD }{ }^{\text {TM }} \text { PLASTIC SMALL-OUTLINE PACKAGE }
$$ 20 pIN SHown



| PIM PINS ** | 14 | 16 | 20 | 24 | 28 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 5,10 | 5,10 | 6,60 | 7,90 | 9,80 |
| A MIN | 4,90 | 4,90 | 6,40 | 7,70 | 9,60 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <http: //www.ti.com>.
E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.
PWP (R-PDSG-G24) PowerPAD ${ }^{\text {TM }}$ SMALL PLASTIC पUTLINE

THERMAL INFGRMATIDN
This PowerPAD ${ }^{\text {TM }}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).
For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ticom.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Top View
Exposed Thermal Pad Dimensions

NDTE: A. All linear dimensions are in millimeters
B. Exposed tie strap features may not be present.

PWP (R-PDSO-G24)
PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL OUTLINE


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com [http://www.ti.com](http://www.ti.com). Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a $50 \%$ volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.
朝 Texas
INSTRUMENTS

DAP (R-PDSO-G**) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL-OUTLINE PACKAGE 38 PINS SHown


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com [http://www.ti.com](http://www.ti.com).
Falls within JEDEC MO-153, except 30 pin body length.

PowerPAD is a trademark of Texas Instruments.

## THERMAL INFORMATION

This PowerPAD ${ }^{T M}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


Top View
NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

DAP (R-PDSO-G32) PowerPAD ${ }^{\text {TM }}$ PLASTIC SMALL OUTLINE PACKAGE


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com [http://www.ti.com](http://www.ti.com). Publication IPC-7351 is recommended for alternate designs.
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a $50 \%$ volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
F. Contact the board fabrication site for recommended soldermask tolerances.

PowerPAD is a trademark of Texas Instruments.
www.BD'"mic.com/TI


| DIM PINS ** | $\mathbf{1 4}$ | $\mathbf{1 6}$ | $\mathbf{2 0}$ | $\mathbf{2 4}$ | $\mathbf{2 8}$ | $\mathbf{3 0}$ | $\mathbf{3 8}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A MAX | 6,50 | 6,50 | 7,50 | 8,50 | 10,50 | 10,50 | 12,90 |
| A MIN | 5,90 | 5,90 | 6,90 | 7,90 | 9,90 | 9,90 | 12,30 |

NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
D. Falls within JEDEC MO-150

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI .
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. Tl is not responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

Products

| Amplifiers | $\underline{\text { amplifier.ti.com }}$ |
| :--- | :--- |
| Data Converters | $\underline{\text { dataconverter.ti.com }}$ |
| DLP® Products | $\underline{\text { www.dlp.com }}$ |
| DSP | $\underline{\text { www.ti.com }}$ |
| Clocks and Timers | $\underline{\text { interface.ti.com }}$ |
| Interface | $\underline{\text { logic.ti.com }}$ |
| Logic | $\underline{\text { power.ti.com }}$ |
| Power Mgmt | $\underline{\text { www.ti-rrocontroller.ti.com }}$ |
| Microcontrollers |  |

RF/IF and ZigBee® Solutions www.ti.com/lprf

## Applications

| Audio | $\underline{\text { www.ti.com/audio }}$ |
| :--- | :--- |
| Automotive |  |
| Communications and |  |
| Telecom |  |
| Computers and |  |
| Peripherals | $\underline{\text { www.ti.com/automotive }}$ |
| Consumer Electronics | $\underline{\text { www.communications }}$ |
| Energy | $\underline{\text { www.ti.com/computers }}$ |
| Industrial | $\underline{\text { www.ti.com/energy }}$ |
| Medical | $\underline{\text { www.ti.com/industrial }}$ |
| Security | $\underline{\text { www.ti.com/security }}$ |
| Space, Avionics \& | $\underline{\text { www.ti.com/space-avionics-defense }}$ |
| Defense |  |
| Video and Imaging | $\underline{\text { www.ti.com/video }}$ |
| Wireless | $\underline{\text { www.ti.com/wireless-apps }}$ |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated


[^0]:    (1) Selected by MODE pin.

