

# WHITE LED DRIVER WITH DIGITAL AND PWM BRIGHTNESS CONTROL FOR UP TO 10 LEDs IN SERIES

Check for Samples: TPS61161-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- 2.7-V to 18-V Input Voltage Range
- 38-V Open LED Protection for 10 LEDs
- 200-mV Reference Voltage With ±2% Accuracy
- Flexible Digital and PWM Brightness Control
- · Built-In Soft Start
- Up to 90% Efficiency
- 2-mm × 2-mm × 0.8-mm 6-pin QFN (DRV)
   Package With Thermal Pad

### **DESCRIPTION**

With a 40-V rated integrated switch FET, the TPS61161 is a boost converter that drives up to 10 LEDs in series. The boost converter runs at 600-kHz fixed switching frequency to reduce output ripple, improve conversion efficiency, and allow for the use of small external components.

The default white LED current is set with the external sensor resistor Rset, and the feedback voltage is regulated to 200 mV, as shown in the typical application. During the operation, the LED current can be controlled using the 1-wire digital interface (EasyScale™ protocol) through the CTRL pin. Alternatively, a pulse width modulation (PWM) signal can be applied to the CTRL pin through which the duty cycle determines the feedback reference voltage. In either digital or PWM mode, the TPS61161 does not burst the LED current; therefore, it does not generate audible noises on the output capacitor. For maximum protection, the device features integrated open LED protection that disables the TPS61161 to prevent the output from exceeding the absolute maximum ratings during open LED conditions.

The TPS61161 is available in a space-saving, 2-mm x 2-mm QFN (DRV) package with thermal pad.



Figure 1. Typical Application



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLVSA18 – SEPTEMBER 2009 www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE (2) |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|-------------|--------------|-----------------------|------------------|
| -40°C to 125°C | QFN – DRV   | Reel of 3000 | TPS61161QDRVRQ1       | PSJQ             |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                       | VALUE                        | UNIT |
|------------------|---------------------------------------|------------------------------|------|
|                  | Supply voltage on VIN (2)             | -0.3 to 20                   | V    |
| V                | Voltage on CTRL <sup>(2)</sup>        | -0.3 to 20                   | V    |
| VI               | Voltage on FB and COMP <sup>(2)</sup> | -0.3 to 3                    | V    |
|                  | Voltage on SW <sup>(2)</sup>          | -0.3 to 40                   | V    |
| $P_D$            | Continuous power dissipation          | See Dissipation Rating Table |      |
| $T_J$            | Operating junction temperature range  | -40 to 150                   | ů    |
| T <sub>STG</sub> | Storage temperature range             | -65 to 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

### **DISSIPATION RATINGS**

| BOARD PACKAGE             | R <sub>eJC</sub> | R <sub>eJA</sub> | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> < 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 125°C |
|---------------------------|------------------|------------------|------------------------------------------------|-----------------------|-----------------------|------------------------|
| Low-K <sup>(1)</sup> DRV  | 100°C/W          | 291°C/W          | 7.1 mW/°C                                      | 887 mW                | 568 mW                | 175 mW                 |
| High-K <sup>(2)</sup> DRV |                  | 75°C/W           | 15.4 mW/°C                                     | 1925 mW               | 1232 mW               | 385 mW                 |

<sup>(1)</sup> The JEDEC low-K (1s) board used to derive this data was a 3inx3in, two-layer board with 2-ounce copper traces on top of the board.

### RECOMMENDED OPERATING CONDITIONS

|                  |                                 |           | MIN  | TYP MAX | UNIT |
|------------------|---------------------------------|-----------|------|---------|------|
| VI               | Input voltage range, VIN        |           | 2.7  | 18      | V    |
| Vo               | Output voltage range            |           | VIN  | 38      | V    |
| L                | Inductor <sup>(1)</sup>         |           | 10   | 22      | μΗ   |
| f <sub>dim</sub> | PWM dimming frequency           |           | 5    | 100     | kHz  |
| Duty             | DWM duty avala recolution       | At 10 kHz | 0.5  |         | %    |
|                  | PWM duty cycle resolution       | At 30 kHz | 1.5  |         | %    |
| C <sub>IN</sub>  | Input capacitor                 |           | 1    |         | μF   |
| Co               | Output capacitor <sup>(1)</sup> |           | 0.47 | 10      | μF   |
| $T_A$            | Operating ambient temperature   |           | -40  | 125     | °C   |

<sup>(1)</sup> These values are recommended values that have been successfully tested in several applications. Other values may be acceptable in other applications but should be fully tested by the user.

<sup>2)</sup> The JEDEC high-K (2s2p) board used to derive this data was a 3in×3in, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board.

### **ELECTRICAL CHARACTERISTICS**

VIN = 3.6 V, CTRL = VIN,  $T_A = -40$ °C to 125°C, typical values are at  $T_A = 25$ °C (unless otherwise noted)

|                        | PARAMETER                                 | TEST CONDITIONS                                                     | MIN  | TYP | MAX  | UNIT |
|------------------------|-------------------------------------------|---------------------------------------------------------------------|------|-----|------|------|
| SUPPLY CU              | IRRENT                                    |                                                                     |      |     |      |      |
| VI                     | Input voltage range, VIN                  |                                                                     | 2.7  |     | 18   | V    |
| IQ                     | Operating quiescent current into VIN      | Device PWM switching no load                                        |      |     | 1.8  | mA   |
| I <sub>SD</sub>        | Shutdown current                          | CRTL = GND, VIN = 4.2 V                                             |      |     | 1    | μA   |
| UVLO                   | Undervoltage lockout threshold            | VIN falling                                                         |      | 2.2 | 2.5  | V    |
| V <sub>hys</sub>       | Undervoltage lockout hysteresis           |                                                                     |      | 70  |      | mV   |
| •                      | ND REFERENCE CONTROL                      |                                                                     |      |     |      |      |
| V <sub>(CTRLh)</sub>   | CTRL logic high voltage                   | VIN = 2.7 V to 18 V                                                 | 1.2  |     |      | V    |
| V <sub>(CTRLI)</sub>   | CTRL logic low voltage                    | VIN = 2.7 V to 18 V                                                 |      |     | 0.4  | V    |
| R <sub>(CTRL)</sub>    | CTRL pull down resistor                   |                                                                     | 400  | 800 | 1600 | kΩ   |
| t <sub>off</sub>       | CTRL pulse width to shutdown              | CTRL high to low                                                    | 2.5  |     |      | ms   |
| t <sub>es_det</sub>    | EasyScale detection time <sup>(1)</sup>   | CTRL pin low                                                        | 260  |     |      | μs   |
| t <sub>es_delay</sub>  | EasyScale detection delay                 |                                                                     | 100  |     |      | μs   |
| t <sub>es win</sub>    | EasyScale detection window time           | Measured from CTRL high                                             | 1    |     |      | ms   |
|                        | AND CURRENT CONTROL                       |                                                                     |      |     |      |      |
| V <sub>REF</sub>       | Voltage feedback regulation voltage       |                                                                     | 196  | 200 | 204  | mV   |
| V <sub>(REF PWM)</sub> | Voltage feedback regulation voltage under | V <sub>FB</sub> = 50 mV                                             | 47   | 50  | 53   | mV   |
| ( = /                  | brightness control                        | V <sub>FB</sub> = 20 mV                                             | 17   | 20  | 23   |      |
| I <sub>FB</sub>        | Voltage feedback input bias current       | V <sub>FB</sub> = 200 mV                                            |      |     | 2    | μA   |
| f <sub>S</sub>         | Oscillator frequency                      |                                                                     | 500  | 600 | 700  | kHz  |
| D <sub>max</sub>       | Maximum duty cycle                        | V <sub>FB</sub> = 100 mV                                            | 90   | 93  |      | %    |
| t <sub>min_on</sub>    | Minimum on pulse width                    |                                                                     |      | 40  |      | ns   |
| I <sub>sink</sub>      | Comp pin sink current                     |                                                                     |      | 100 |      | μA   |
| I <sub>source</sub>    | Comp pin source current                   |                                                                     |      | 100 |      | μA   |
| G <sub>ea</sub>        | Error amplifier transconductance          |                                                                     | 240  | 320 | 400  | µmho |
| R <sub>ea</sub>        | Error amplifier output resistance         |                                                                     |      | 6   |      | ΜΩ   |
| f <sub>ea</sub>        | Error amplifier crossover frequency       | 5 pF connected to COMP                                              |      | 500 |      | kHz  |
| POWER SW               | ITCH                                      |                                                                     |      |     |      |      |
| _                      | N-channel MOSFET on-resistance            | VIN = 3.6 V                                                         |      | 0.3 | 0.6  | _    |
| R <sub>DS(on)</sub>    |                                           | VIN = 3.0 V                                                         |      |     | 0.7  | Ω    |
| I <sub>LN_NFET</sub>   | N-channel leakage current                 | V <sub>SW</sub> = 35 V, T <sub>A</sub> = 25°C                       |      |     | 1    | μA   |
| OC and OLI             |                                           |                                                                     |      |     |      |      |
| I <sub>LIM</sub>       | N-Channel MOSFET current limit            | D = D <sub>max</sub>                                                | 0.56 | 0.7 | 0.84 | Α    |
| I <sub>LIM_Start</sub> | Start up current limit                    | D = D <sub>max</sub>                                                |      | 0.4 |      | Α    |
| t <sub>Half_LIM</sub>  | Time step for half current limit          |                                                                     |      | 5   |      | ms   |
| V <sub>ovp</sub>       | Open LED protection threshold             |                                                                     | 37   | 38  | 39   | V    |
| V <sub>(FB_OVP)</sub>  | Open LED protection threshold on FB       | Measured on the FB pin, percentage of Vref, Vref = 200 mV and 20 mV |      | 50% |      |      |
| t <sub>REF</sub>       | V <sub>REF</sub> filter time constant     |                                                                     |      | 180 |      | μs   |
| t <sub>step</sub>      | V <sub>REF</sub> ramp up time             |                                                                     |      | 213 |      | μs   |

<sup>(1)</sup> To select EasyScale mode, the CTRL pin must be low for more than  $t_{\text{es\_det}}$  during  $t_{\text{es\_win}}$ 

TEXAS INSTRUMENTS

SLVSA18 – SEPTEMBER 2009 www.ti.com

### **ELECTRICAL CHARACTERISTICS (continued)**

VIN = 3.6 V, CTRL = VIN,  $T_A = -40 ^{\circ}\text{C}$  to 125  $^{\circ}\text{C}$ , typical values are at  $T_A = 25 ^{\circ}\text{C}$  (unless otherwise noted)

|                         | PARAMETER                             | TEST CONDITIONS                               | MIN                   | TYP | MAX | UNIT |  |  |  |  |  |
|-------------------------|---------------------------------------|-----------------------------------------------|-----------------------|-----|-----|------|--|--|--|--|--|
| EasyScale TIMING        |                                       |                                               |                       |     |     |      |  |  |  |  |  |
| t <sub>start</sub>      | Start time of program stream          |                                               | 2                     |     |     | μs   |  |  |  |  |  |
| t <sub>EOS</sub>        | End time of program stream            |                                               | 2                     |     | 360 | μs   |  |  |  |  |  |
| t <sub>H_LB</sub>       | High time low bit                     | Logic 0                                       | 2                     |     | 180 | μs   |  |  |  |  |  |
| t <sub>L_LB</sub>       | Low time low bit                      | Logic 0                                       | 2 × t <sub>H_LB</sub> |     | 360 | μs   |  |  |  |  |  |
| t <sub>H_HB</sub>       | High time high bit                    | Logic 1                                       | 2 × t <sub>L_HB</sub> |     | 360 | μs   |  |  |  |  |  |
| t <sub>L_HB</sub>       | Low time high bit                     | Logic 1                                       | 2                     |     | 180 | μs   |  |  |  |  |  |
| V <sub>ACKNL</sub>      | Acknowledge output voltage low        | Open drain, R <sub>pullup</sub> =15 kΩ to VIN |                       |     | 0.4 | V    |  |  |  |  |  |
| t <sub>valACKN</sub>    | Acknowledge valid time                | See (2)                                       |                       |     | 2   | μs   |  |  |  |  |  |
| t <sub>ACKN</sub>       | Duration of acknowledge condition     | See (2)                                       |                       |     | 512 | μs   |  |  |  |  |  |
| THERMAL                 | SHUTDOWN                              |                                               | •                     |     | ,   |      |  |  |  |  |  |
| T <sub>shutdown</sub>   | Thermal shutdown threshold            |                                               |                       | 160 |     | °C   |  |  |  |  |  |
| T <sub>hysteresis</sub> | Thermal shutdown threshold hysteresis |                                               |                       | 15  |     | °C   |  |  |  |  |  |

<sup>(2)</sup> Acknowledge condition active 0, this condition will only be applied in case the RFA bit is set. Open drain output, line needs to be pulled high by the host with resistor load.

### **DEVICE INFORMATION**

### 

6-PIN 2mm x 2mm x 0.8mm QFN

### **TERMINAL FUNCTIONS**

| TERMINAL       |     | I/O    | DESCRIPTION                                                                                                                                                    |  |  |  |  |
|----------------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME           | NO. | 1/0    | DESCRIPTION                                                                                                                                                    |  |  |  |  |
| VIN            | 6   | l      | The input supply pin for the IC. Connect VIN to a supply voltage between 2.7V and 18V.                                                                         |  |  |  |  |
|                |     | I      | his is the switching node of the IC. Connect the inductor between the VIN and SW pin. This pin is also sed to sense the output voltage for open LED protection |  |  |  |  |
| GND 3 O Ground |     | Ground |                                                                                                                                                                |  |  |  |  |
| FB             | 1   | l      | Feedback pin for current. Connect the sense resistor from FB to GND.                                                                                           |  |  |  |  |
| COMP           | 2   | 0      | Output of the transconductance error amplifier. Connect an external capacitor to this pin to compensate the regulator.                                         |  |  |  |  |
| CTRL           | 5   | I      | Control pin of the boost regulator. It is a multi-functional pin which can be used for enable control, PWM and digital dimming.                                |  |  |  |  |
| Thermal Pac    | I   |        | The thermal pad should be soldered to the analog ground plane. If possible, use thermal via to connect to ground plane for ideal power dissipation.            |  |  |  |  |



### **FUNCTIONAL BLOCK DIAGRAM**



40

### **TYPICAL CHARACTERISTICS**

### **TABLE OF GRAPHS**

**INSTRUMENTS** 

|                              |                                                                   | FIGURE    |
|------------------------------|-------------------------------------------------------------------|-----------|
| Efficiency TPS61161          | VIN = 3.6 V; 4, 6, 8, 10 LEDs; L = 22 μH                          | Figure 2  |
| Efficiency TPS61161          |                                                                   | Figure 3  |
| Current limit                | T <sub>A</sub> = 25°C                                             | Figure 4  |
| Current limit                |                                                                   | Figure 5  |
| EasyScale step               |                                                                   | Figure 6  |
| PWM dimming linearity        | VIN = 3.6 V; PWM Freq = 10 kHz and 40 kHz                         | Figure 6  |
| Output ripple at PWM dimming | 8 LEDs; VIN = 3.6 V; I <sub>LOAD</sub> = 20 mA; PWM Freq = 10 kHz | Figure 8  |
| Switching waveform           | 8 LEDs; VIN = 3.6 V; I <sub>LOAD</sub> = 20 mA; L = 22 μH         | Figure 9  |
| Start-up                     | 8 LEDs; VIN = 3.6 V; I <sub>LOAD</sub> = 20 mA; L =22 μH          | Figure 10 |
| Open LED protection          | 8 LEDs; VIN = 3.6 V; I <sub>LOAD</sub> = 20 mA; L = 22 μH         | Figure 11 |

### vs OUTPUT CURRENT 100 $V_1 = 3.6 \text{ V}$ 4 LEDs 6 LĖDs 90 8 LEĎs 80 Efficiency - % 10 LEDs 4 (12.8 V), 6 (19.2 V) LEDs 8 (25.6 V),10 (32 V) LEDs 50

**EFFICIENCY** 

Figure 2.

Output Current - mA



**EFFICIENCY** 









Figure 6.



Figure 7.

#### **OUTPUT RIPPLE at PWM DIMMING**



Figure 8.



Figure 9.



Figure 10.

### **OPEN LED PROTECTION**



Figure 11.

Pr du t F .der Link s): TPS611 1-01

#### **DETAILED DESCRIPTION**

### **OPERATION**

The TPS61161 is a high efficiency, high output voltage boost converter in small package size, The device is ideal for driving up to 10 white LED in series. The serial LED connection provides even illumination by sourcing the same output current through all LEDs, eliminating the need for expensive factory calibration. The device integrates 40-V/0.7-A switch FET and operates in pulse width modulation (PWM) with 600kHz fixed switching frequency. For operation see the block diagram. The duty cycle of the converter is set by the error amplifier output and the current signal applied to the PWM control comparator. The control architecture is based on traditional current-mode control; therefore, a slope compensation is added to the current signal to allow stable operation for duty cycles larger than 50%. The feedback loop regulates the FB pin to a low reference voltage (200mV typical), reducing the power dissipation in the current sense resistor.

#### **SOFT START-UP**

Soft-start circuitry is integrated into the IC to avoid a high inrush current during start-up. After the device is enabled, the voltage at FB pin ramps up to the reference voltage in 32 steps, each step takes 213 µs. This ensures that the output voltage rises slowly to reduce the input current. Additionally, for the first 5 ms after the COMP voltage ramps, the current limit of the switch is set to half of the normal current limit spec. During this period, the input current is kept below 400 mA (typical). See the start-up waveform of a typical example, Figure 10.

### **OPEN LED PROTECTION**

Open LED protection circuitry prevents IC damage as the result of white LED disconnection. The TPS61161 monitors the voltage at the SW pin and FB pin during each switching cycle. The circuitry turns off the switch FET and shuts down the IC as soon as the SW voltage exceeds the Vovp threshold and the FB voltage is less than half of regulation voltage for 8 clock cycles. As a result, the output voltage falls to the level of the input supply. The device remains in shutdown mode until it is enabled by toggling the CTRL pin logic. To allow the use of inexpensive low-voltage output capacitor, the TPS61161 has different open lamp protection thresholds to prevent the internal 40V FET from breaking down. The threshold is set at 38 V. The devices can be selected according to the number of external LEDs and their maximum forward voltage.

### **SHUTDOWN**

The TPS61161 enters shutdown mode when the CTRL voltage is logic low for more than 2.5 ms. During shutdown, the input supply current for the device is less than 1  $\mu$ A (max). Although the internal FET does not switch in shutdown, there is still a dc current path between the input and the LEDs through the inductor and Schottky diode. The minimum forward voltage of the LED array must exceed the maximum input voltage to ensure that the LEDs remain off in shutdown. However, in the typical application with two or more LEDs, the forward voltage is large enough to reverse bias the Schottky and keep leakage current low.

### **CURRENT PROGRAM**

The FB voltage is regulated by a low 0.2V reference voltage. The LED current is programmed externally using a current-sense resistor in series with the LED string. The value of the RSET is calculated using Equation 1:

$$I_{LED} = \frac{V_{FB}}{R_{SET}} \tag{1}$$

Where

 $I_{LED}$  = output current of LEDs  $V_{EB}$  = regulated voltage of FB

R<sub>SET</sub> = current sense resistor

The output current tolerance depends on the FB accuracy and the current sensor resistor accuracy.

Texas

**INSTRUMENTS** 

SLVSA18 – SEPTEMBER 2009 www.ti.com

### LED BRIGHTNESS DIMMING MODE SELECTION

The CTRL pin is used for the control input for both dimming modes, PWM dimming and 1 wire dimming. The dimming mode for the TPS61161 is selected each time the device is enabled. The default dimming mode is PWM dimming. To enter the 1 wire mode, the following digital pattern on the CTRL pin must be recognized by the IC every time the IC starts from the shutdown mode.

- 1. Pull CTRL pin high to enable the TPS61161, and to start the 1 wire detection window.
- 2. After the EasyScale detection delay (t<sub>es\_delay</sub>, 100 μs) expires, drive CTRL low for more than the EasyScale detection time (t<sub>es\_detect</sub>, 260 μs).
- 3. The CTRL pin has to be low for more than EasyScale detection time before the EasyScale detection window (t<sub>es win</sub>, 1 ms) expires. EasyScale detection window starts from the first CTRL pin low to high transition.

The IC immediately enters the 1-wire mode once the above three conditions are met. The EasyScale communication can start before the detection window expires. Once the dimming mode is programmed, it can not be changed without another start up. This means the IC needs to be shutdown by pulling the CTRL low for 2.5 ms and restarts. See the *Dimming Mode Detection and Soft Start* (Figure 12) for a graphical explanation.



Figure 12. Dimming Mode Detection and Soft Start PWM Brightness Dimming

#### PWM BRIGHTNESS DIMMING

When the CTRL pin is constantly high, the FB voltage is regulated to 200 mV typically. However, the CTRL pin allows a PWM signal to reduce this regulation voltage; therefore, it achieves LED brightness dimming. The relationship between the duty cycle and FB voltage is given by Equation 2.

$$V_{FB} = Duty \times 200 \text{ mV}$$
 (2)

Where

Duty = duty cycle of the PWM signal 200 mV = internal reference voltage

As shown in Figure 13, the IC chops up the internal 200-mV reference voltage at the duty cycle of the PWM signal. The pulse signal is then filtered by an internal low pass filter. The output of the filter is connected to the error amplifier as the reference voltage for the FB pin regulation. Therefore, although a PWM signal is used for brightness dimming, only the WLED dc current is modulated, which is often referred as analog dimming. This eliminates the audible noise which often occurs when the LED current is pulsed in replica of the frequency and duty cycle of PWM control. Unlike other scheme which filters the PWM signal for analog dimming, TPS61161 regulation voltage is independent of the PWM logic voltage level which often has large variations.



For optimum performance, use the PWM dimming frequency in the range of 5 kHz to 100 kHz. The requirement of minimum dimming frequency comes from the EasyScale detection delay and detection time specification in the dimming mode selection. Since the CTRL pin is logic only pin, adding external RC filter applied to the pin does not work.



Figure 13. Block Diagram of Programmable FB Voltage Using PWM Signal

To use lower PWM dimming, add an external RC network connected to the FB pin as shown in the additional typical application (Figure 18).

### **DIGITAL 1 WIRE BRIGHTNESS DIMMING**

The CTRL pin features a simple digital interface to allow digital brightness control. The digital dimming can save the processor power and battery life as it does not require a PWM signal all the time, and the processor can enter idle mode if available.

The TPS61161 adopts the EasyScale<sup>TM</sup> protocol for the digital dimming, which can program the FB voltage to any of the 32 steps with single command. The step increment increases with the voltage to produce pseudo logarithmic curve for the brightness step. See the Table 1 for the FB pin voltage steps. The default step is full scale when the device is first enabled ( $V_{FB} = 200 \text{ mV}$ ). The programmed reference voltage is stored in an internal register. A power reset clears the register value and reset it to default.

### EasyScale™: 1-WIRE DIGITAL DIMMING

EasyScale is a simple but flexible one-pin interface to configure the FB voltage. The interface is based on a master-slave structure, where the master is typically a microcontroller or application processor. Figure 14 and Table 2 give an overview of the protocol. The protocol consists of a device specific address byte and a data byte. The device specific address byte is fixed to 72 hex. The data byte consists of five bits for information, two address bits, and the RFA bit. The RFA bit set to high indicates the *Request for Acknowledge* condition. The Acknowledge condition is only applied if the protocol was received correctly. The advantage of EasyScale compared with other on pin interfaces is that its bit detection is in a large extent independent from the bit transmission rate. It can automatically detect bit rates between 1.7 kbit/s and up to 160 kbit/s.



Table 1. Selectable FB Voltage

|    | FB voltage<br>(mV) | D4 | D3 | D2 | D1 | D0 |
|----|--------------------|----|----|----|----|----|
| 0  | 0                  | 0  | 0  | 0  | 0  | 0  |
| 1  | 5                  | 0  | 0  | 0  | 0  | 1  |
| 2  | 8                  | 0  | 0  | 0  | 1  | 0  |
| 3  | 11                 | 0  | 0  | 0  | 1  | 1  |
| 4  | 14                 | 0  | 0  | 1  | 0  | 0  |
| 5  | 17                 | 0  | 0  | 1  | 0  | 1  |
| 6  | 20                 | 0  | 0  | 1  | 1  | 0  |
| 7  | 23                 | 0  | 0  | 1  | 1  | 1  |
| 8  | 26                 | 0  | 1  | 0  | 0  | 0  |
| 9  | 29                 | 0  | 1  | 0  | 0  | 1  |
| 10 | 32                 | 0  | 1  | 0  | 1  | 0  |
| 11 | 35                 | 0  | 1  | 0  | 1  | 1  |
| 12 | 38                 | 0  | 1  | 1  | 0  | 0  |
| 13 | 44                 | 0  | 1  | 1  | 0  | 1  |
| 14 | 50                 | 0  | 1  | 1  | 1  | 0  |
| 15 | 56                 | 0  | 1  | 1  | 1  | 1  |
| 16 | 62                 | 1  | 0  | 0  | 0  | 0  |
| 17 | 68                 | 1  | 0  | 0  | 0  | 1  |
| 18 | 74                 | 1  | 0  | 0  | 1  | 0  |
| 19 | 80                 | 1  | 0  | 0  | 1  | 1  |
| 20 | 86                 | 1  | 0  | 1  | 0  | 0  |
| 21 | 92                 | 1  | 0  | 1  | 0  | 1  |
| 22 | 98                 | 1  | 0  | 1  | 1  | 0  |
| 23 | 104                | 1  | 0  | 1  | 1  | 1  |
| 24 | 116                | 1  | 1  | 0  | 0  | 0  |
| 25 | 128                | 1  | 1  | 0  | 0  | 1  |
| 26 | 140                | 1  | 1  | 0  | 1  | 0  |
| 27 | 152                | 1  | 1  | 0  | 1  | 1  |
| 28 | 164                | 1  | 1  | 1  | 0  | 0  |
| 29 | 176                | 1  | 1  | 1  | 0  | 1  |
| 30 | 188                | 1  | 1  | 1  | 1  | 0  |
| 31 | 200                | 1  | 1  | 1  | 1  | 1  |
| -  |                    |    |    |    |    |    |

DATA IN



Figure 14. EasyScale Protocol Overview

### Table 2. EasyScale Bit Description

| ВҮТЕ      | BIT<br>NUMBER | NAME | TRANSMISSION DIRECTION | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 |
|-----------|---------------|------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | 7             | DA7  |                        | 0 MSB device address                                                                                                                                                                                                                                                                                                                        |
|           | 6             | DA6  |                        | 1                                                                                                                                                                                                                                                                                                                                           |
| Device    | 5             | DA5  |                        | 1                                                                                                                                                                                                                                                                                                                                           |
| Address   | 4             | DA4  | IN                     | 1                                                                                                                                                                                                                                                                                                                                           |
| Byte      | 3             | DA3  | IIN                    | 0                                                                                                                                                                                                                                                                                                                                           |
| 72 hex    | 2             | DA2  |                        | 0                                                                                                                                                                                                                                                                                                                                           |
|           | 1             | DA1  |                        | 1                                                                                                                                                                                                                                                                                                                                           |
|           | 0             | DA0  |                        | 0 LSB device address                                                                                                                                                                                                                                                                                                                        |
|           | 7 (MSB)       | RFA  |                        | Request for acknowledge. If high, acknowledge is applied by device                                                                                                                                                                                                                                                                          |
|           | 6             | A1   |                        | 0 Address bit 1                                                                                                                                                                                                                                                                                                                             |
|           | 5             | A0   |                        | 0 Address bit 0                                                                                                                                                                                                                                                                                                                             |
| Data buta | 4             | D4   | IN                     | Data bit 4                                                                                                                                                                                                                                                                                                                                  |
| Data byte | 3             | D3   | IIN                    | Data bit 3                                                                                                                                                                                                                                                                                                                                  |
|           | 2             | D2   |                        | Data bit 2                                                                                                                                                                                                                                                                                                                                  |
|           | 1             | D1   |                        | Data bit 1                                                                                                                                                                                                                                                                                                                                  |
|           | 0 (LSB)       | D0   |                        | Data bit 0                                                                                                                                                                                                                                                                                                                                  |
|           |               | ACK  | OUT                    | Acknowledge condition active 0, this condition will only be applied in case RFA bit is set. Open drain output, Line needs to be pulled high by the host with a pullup resistor. This feature can only be used if the master has an open drain output stage. In case of a push pull output stage Acknowledge condition may not be requested! |

#### Easy Scale Timing, without acknowledge RFA = 0



### Easy Scale Timing, with acknowledge RFA = 1



Figure 15. EasyScale™— Bit Coding



SLVSA18 – SEPTEMBER 2009 www.ti.com

All bits are transmitted MSB first and LSB last. Figure 15 shows the protocol without acknowledge request (Bit RFA = 0), Figure 15 with acknowledge (Bit RFA = 1) request. Prior to both bytes, device address byte and data byte, a start condition must be applied. For this, the CTRL pin must be pulled high for at least  $t_{start}$  (2  $\mu$ s) before the bit transmission starts with the falling edge. If the CTRL pin is already at high level, no start condition is needed prior to the device address byte. The transmission of each byte is closed with an End of Stream condition for at least  $t_{EOS}$  (2  $\mu$ s).

The bit detection is based on a Logic Detection scheme, where the criterion is the relation between  $t_{LOW}$  and  $t_{HIGH}$ . It can be simplified to:

High Bit:  $t_{HIGH} > t_{LOW}$ , but with  $t_{HIGH}$  at least 2x  $t_{LOW}$ , see Figure 15. Low Bit:  $t_{HIGH} < t_{LOW}$ , but with  $t_{LOW}$  at least 2x  $t_{HIGH}$ , see Figure 15.

The bit detection starts with a falling edge on the CTRL pin and ends with the next falling edge. Depending on the relation between  $t_{HIGH}$  and  $t_{LOW}$ , the logic 0 or 1 is detected.

The acknowledge condition is only applied if:

- Acknowledge is requested by a set RFA bit.
- The transmitted device address matches with the device address of the device.
- 16 bits is received correctly.

If the device turns on the internal ACKN-MOSFET and pulls the CTRL pin low for the time  $t_{ACKN}$ , which is 512 µs maximum then the Acknowledge condition is valid after an internal delay time  $t_{valACK}$ . This means that the internal ACKN-MOSFET is turned on after  $t_{valACK}$ , when the last falling edge of the protocol was detected. The master controller keeps the line low in this period. The master device can detect the acknowledge condition with its input by releasing the CTRL pin after  $t_{valACK}$  and read back a logic 0. The CTRL pin can be used again after the acknowledge condition ends.

Note that the acknowledge condition may only be requested in case the master device has an open drain output. For a push-pull output stage, the use a series resistor in the CRTL line to limit the current to 500  $\mu$ A is recommended to for such cases as:

- an accidentally requested acknowledge
- to protect the internal ACKN-MOSFET

### UNDERVOLTAGE LOCKOUT

An undervoltage lockout prevents operation of the device at input voltages below typical 2.2 V. When the input voltage is below the undervoltage threshold, the device is shutdown and the internal switch FET is turned off. If the input voltage rises by undervoltage lockout hysteresis, the IC restarts.

#### THERMAL SHUTDOWN

An internal thermal shutdown turns off the device when the typical junction temperature of 160°C is exceeded. The device is released from shutdown automatically when the junction temperature decreases by 15°C.

#### APPLICATION INFORMATION

#### MAXIMUM OUTPUT CURRENT

The overcurrent limit in a boost converter limits the maximum input current and thus maximum input power for a given input voltage. Maximum output power is less than maximum input power due to power conversion losses. Therefore, the current limit setting, input voltage, output voltage and efficiency can all change maximum current output. The current limit clamps the peak inductor current; therefore, the ripple has to be subtracted to derive maximum dc current. The ripple current is a function of switching frequency, inductor value and duty cycle. The following equations take into account of all the above factors for maximum output current calculation.

$$I_{P} = \frac{1}{\left[L \times F_{s} \times \left(\frac{1}{V_{out} + V_{f} - V_{in}} + \frac{1}{V_{in}}\right)\right]}$$
(3)

Where:

 $I_p$  = inductor peak to peak ripple

L = inductor value

V<sub>f</sub> = Schottky diode forward voltage

Fs = switching frequency

V<sub>out</sub> = output voltage of the boost converter. It is equal to the sum of VFB and the voltage drop across LEDs.

$$I_{out\_max} = \frac{Vin \times (I_{lim} - I_{P}/2) \times \eta}{Vout}$$
(4)

Where:

I<sub>out max</sub> = maximum output current of the boost converter

I<sub>lim</sub> = over current limit

 $\eta = efficiency$ 

For instance, when VIN is 3.0 V, 8 LEDs output equivalent to VOUT of 26 V, the inductor is 22  $\mu$ H, the Schottky forward voltage is 0.2 V; and then the maximum output current is 65 mA in typical condition. When VIN is 5 V, 10 LEDs output equivalent to VOUT of 32 V, the inductor is 22  $\mu$ H, the Schottky forward voltage is 0.2 V; and then the maximum output current is 85 mA in typical condition.

### **INDUCTOR SELECTION**

The selection of the inductor affects steady state operation as well as transient behavior and loop stability. These factors make it the most important component in power regulator design. There are three important inductor specifications, inductor value, dc resistance and saturation current. Considering inductor value alone is not enough.

The inductor value determines the inductor ripple current. Choose an inductor that can handle the necessary peak current without saturating, according to half of the peak-to-peak ripple current given by Equation 3, pause the inductor dc current given by:

$$I_{\text{in\_DC}} = \frac{\text{Vout} \times \text{Iout}}{\text{Vin} \times \eta}$$
(5)

Inductor values can have  $\pm 20\%$  tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the 0-A value depending on how the inductor vendor defines saturation current. Using an inductor with a smaller inductance value forces discontinuous PWM when the inductor current ramps down to zero before the end of each switching cycle. This reduces the boost converter's maximum output current, causes large input voltage ripple and reduces efficiency. Large inductance value provides much more output current and higher conversion efficiency. For these reasons, a 10- $\mu$ H to 22- $\mu$ H inductor value range is recommended. A 22- $\mu$ H inductor optimized the efficiency for most application while maintaining low inductor peak to peak ripple. Table 3 lists the recommended inductor for the TPS61161. When recommending inductor value, the factory has considered -40% and +20% tolerance from its nominal value.

SLVSA18 - SEPTEMBER 2009 www.ti.com

TPS61161 has built-in slope compensation to avoid sub-harmonic oscillation associated with current mode control. If the inductor value is lower than 10 µH, the slope compensation may not be adequate, and the loop can be unstable. Therefore, customers need to verify the inductor in their application if it is different from the recommended values.

| Table 3. | Recommended | Inductors | for TPS61161 |
|----------|-------------|-----------|--------------|
|----------|-------------|-----------|--------------|

| PART NUMBER         | L<br>(µH) | DCR MAX (Ω) | SATURATION CURRENT (mA) | SIZE<br>(L × W × H mm) | VENDOR |
|---------------------|-----------|-------------|-------------------------|------------------------|--------|
| LQH3NPN100NM0       | 10        | 0.3         | 750                     | 3×3×1.5                | Murata |
| VLCF5020T-220MR75-1 | 22        | 0.4         | 750                     | 5×5×2.0                | TDK    |
| CDH3809/SLD         | 10        | 0.3         | 570                     | 4×4×1.0                | Sumida |
| A997AS-220M         | 22        | 0.4         | 510                     | 4×4×1.8                | TOKO   |

### SCHOTTKY DIODE SELECTION

The high switching frequency of the TPS61161 demands a high-speed rectification for optimum efficiency. Ensure that the diode average and peak current rating exceeds the average output current and peak inductor current. In addition, the diode's reverse breakdown voltage must exceed the open LED protection voltage. The ONSemi MBR0540 and the ZETEX ZHCS400 are recommended for TPS61161.

#### COMPENSATION CAPACITOR SELECTION

The compensation capacitor C3 (see the block diagram), connected from COMP pin to GND, is used to stabilize the feedback loop of the TPS61161. Use a 220-nF ceramic capacitor for C3.

### INPUT AND OUTPUT CAPACITOR SELECTION

The output capacitor is mainly selected to meet the requirements for the output ripple and loop stability. This ripple voltage is related to the capacitor's capacitance and its equivalent series resistance (ESR). Assuming a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by

$$C_{out} = \frac{\left(V_{out} - V_{in}\right)I_{out}}{V_{out} \times Fs \times V_{ripple}}$$
(6)

where, V<sub>ripple</sub> = peak-to-peak output ripple. The additional output ripple component caused by ESR is calculated using:

$$V_{ripple\_ESR} = I_{out} \times R_{ESR}$$
 (7)

Due to its low ESR, Vripple\_ESR can be neglected for ceramic capacitors, but must be considered if tantalum or electrolytic capacitors are used.

Care must be taken when evaluating a ceramic capacitor's derating under dc bias, aging, and ac signal. For example, larger form factor capacitors (in 1206 size) have a resonant frequencies in the range of the switching frequency. So the effective capacitance is significantly lower. The dc bias can also significantly reduce capacitance. Ceramic capacitors can loss as much as 50% of its capacitance at its rated voltage. Therefore, leave the margin on the voltage rating to ensure adequate capacitance at the required output voltage.

The capacitor in the range of 1 µF to 4.7 µF is recommended for input side. The output requires a capacitor in the range of 0.47 µF to 10 µF. The output capacitor affects the loop stability of the boost regulator. If the output capacitor is below the range, the boost regulator can potentially become unstable. For example, if use the output capacitor of 0.1 µF, a 470 nF compensation capacitor has to be used for the loop stable.

The popular vendors for high value ceramic capacitors are:

TDK (http://www.component.tdk.com/components.php) Murata (http://www.murata.com/cap/index.html)

#### LAYOUT CONSIDERATIONS

As for all switching power supplies, especially those high frequency and high current ones, layout is an important design step. If layout is not carefully done, the regulator could suffer from instability as well as noise problems. To reduce switching losses, the SW pin rise and fall times are made as short as possible. To prevent radiation of high frequency resonance problems, proper layout of the high frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin and always use a ground plane under the switching regulator to minimize inter-plane coupling. The loop including the PWM switch, Schottky diode, and output capacitor, contains high current rising and falling in nanosecond and should be kept as short as possible. The input capacitor needs not only to be close to the VIN pin, but also to the GND pin in order to reduce the IC supply ripple. Figure 16 shows a sample layout.



Figure 16. Sample Layout

### THERMAL CONSIDERATIONS

The maximum IC junction temperature should be restricted to  $125^{\circ}$ C under normal operating conditions. This restriction limits the power dissipation of the TPS61161. Calculate the maximum allowable dissipation,  $P_{D(max)}$ , and keep the actual dissipation less than or equal to  $P_{D(max)}$ . The maximum-power-dissipation limit is determined using Equation 8:

$$P_{D(max)} = \frac{125^{\circ}C - T_{A}}{R_{\theta JA}}$$
(8)

where,  $T_A$  is the maximum ambient temperature for the application.  $R_{\theta JA}$  is the thermal resistance junction-to-ambient given in Power Dissipation Table.

The TPS61161 comes in a thermally enhanced QFN package. This package includes a thermal pad that improves the thermal capabilities of the package. The  $R_{\theta JA}$  of the QFN package greatly depends on the PCB layout and thermal pad connection. The thermal pad must be soldered to the analog ground on the PCB. Using thermal vias underneath the thermal pad as illustrated in the layout example. Also see the *QFN/SON PCB Attachment* application report (SLUA271).



### ADDITIONAL TYPICAL APPLICATIONS



Figure 17. Li-Ion Driver for 6 White LEDs



Figure 18. Li-Ion Driver for 6 White LEDs With External PWM Dimming Network



Figure 19. Li-Ion Driver for 8 White LEDs



### PACKAGE OPTION ADDENDUM

6-Oct-2009 www.ti.com

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Pa | ackage<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|---------|---------------|---------------------------|------------------|------------------------------|
| TPS61161QDRVRQ1  | ACTIVE                | SON             | DRV                | 6       | 3000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### OTHER QUALIFIED VERSIONS OF TPS61161-Q1:

• Catalog: TPS61161

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

www.ti.com 6-Oct-2009

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

|        | )evice    | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------|-----------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS611 | 61QDRVRQ1 | SON             | DRV                | 6 | 3000 | 330.0                    | 12.4                     | 2.2        | 2.2        | 1.1        | 8.0        | 12.0      | Q2               |



PACKAGE MATERIALS INFORMATION

www.ti.com 6-Oct-2009



### \*All dimensions are nominal

| Device          | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| TPS61161QDRVRQ1 | SON                 | DRV | 6    | 3000 | 346.0       | 346.0      | 29.0        |  |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Small Outline No-Lead (SON) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



## DRV (S-PWSON-N6)

### PLASTIC SMALL OUTLINE NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206926/J 09/10

NOTE: A. All linear dimensions are in millimeters

# DRV (S-PWSON-N6)

### PLASTIC SMALL OUTLINE NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for solder mask tolerances.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Applications Amplifiers** amplifier.ti.com Audio www.ti.com/audio **Data Converters** dataconverter.ti.com Automotive www.ti.com/automotive **DLP® Products** www.dlp.com Communications and www.ti.com/communications Telecom DSP Computers and www.ti.com/computers dsp.ti.com Peripherals Clocks and Timers www.ti.com/clocks Consumer Electronics www.ti.com/consumer-apps Interface interface.ti.com **Energy** www.ti.com/energy Industrial www.ti.com/industrial Logic logic.ti.com Power Mgmt power.ti.com Medical www.ti.com/medical Microcontrollers microcontroller.ti.com www.ti.com/security Security **RFID** www.ti-rfid.com Space, Avionics & www.ti.com/space-avionics-defense Defense RF/IF and ZigBee® Solutions www.ti.com/lprf Video and Imaging www.ti.com/video www.ti.com/wireless-apps Wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated

