

SLVSA76D -MARCH 2010-REVISED JULY 2010

# PMIC FOR E Ink<sup>®</sup> Vizplex<sup>™</sup> ENABLED ELECTRONIC PAPER DISPLAY

Check for Samples: TPS65180, TPS65181

## FEATURES

- Single Chip Power Management Solution for E Ink<sup>®</sup> Vizplex<sup>™</sup> Electronic Paper Displays
- Generates Positive and Negative Gate and Source Driver Voltages and Back-Plane Bias from a Single, Low-Voltage Input Supply
- 3-V to 6-V Input Voltage Range
- Boost Converter for Positive Rail Base
- Inverting Buck-Boost Converter for Negative
   Rail Base
- Two Adjustable LDOs for Source Driver Supply
  - LDO1: 15 V, 120 mA (VPOS)
  - LDO2: –15 V, 120 mA (VNEG)
- Accurate Output Voltage Tracking
   VPOS VNEG = ±50 mV
- Two Charge Pumps for Gate Driver Supply
  - CP1: 22 V, 10 mA (VDDH)
  - CP2: -20 V, 12 mA, (VEE)
- Adjustable VCOM Driver for Accurate Panel-Backplane Biasing
  - -0.3 V to -2.5 V
  - ±1.5% Accuracy (±18 mV)
  - 8-Bit Control (11-mV Nominal Step Size)
  - 15-mA Max Integrated Switch
- Integrated 3.3-V Power Switch for Disabling System Power Rail

## DESCRIPTION

The TPS65180 and TPS65181 devices are single-chip power supplies designed to for E Ink<sup>®</sup> Vizplex<sup>™</sup> displays used in portable e-reader applications and support panel sizes up to 9.7 inches. Two high efficiency DC/DC boost converters generate ±17-V rails which are boosted to 22 V and -20 V by two change pumps to provide the gate driver supply for the Vizplex<sup>™</sup> panel. Two tracking LDOs create the ±15-V source driver supplies which support up to 120-mA of output current. All rails are adjustable through the l<sup>2</sup>C interface to accommodate specific panel requirements.

Accurate back-plane biasing is provided by a linear amplifier and can be adjusted either by an external resistor or the  $I^2C$  interface. The VCOM driver can source or sink current depending on panel condition. For automatic VCOM adjustment in production line, VCOM can be set from -0.3 V to -2.5 V with 8-bit control through the serial interface. The power switch is integrated to isolate VCOM driver from E Ink<sup>®</sup> panel.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

OMAP is a trademark of Texas Instruments.

E lnk is a registered trademark of E lnk Corporation.

EPSON is a registered trademark of Seiko Epson Corporation.



- Thermistor Monitoring
  - -10°C to 85°C Temperature Range
  - ±1°C Accuracy from 0°C to 50°C
- I<sup>2</sup>C Serial Interface
  - Slave Address 0x48h (1001000)
- Flexible Power-Up Sequencing
- Interrupt and Sleep Mode Support
- Thermally Enhanced Package for Efficient Heat Management (48-Pin 7 mm x 7 mm x 0.9 mm QFN)

## **APPLICATIONS**

- Power Supply for Active Matrix E Ink<sup>®</sup> Vizplex<sup>™</sup> Panels
- EPD Power Supply
- E-Book Readers
- EPSON<sup>®</sup> S1D13522 (ISIS) Timing Controller
- EPSON<sup>®</sup> S1D13521 (Broadsheet) Timing Controller
- Application Processors With Integrated or Software Timing Controller (OMAP™)

Vizplex is a trademark of E Ink Corporation.



#### SLVSA76D -MARCH 2010-REVISED JULY 2010

The TPS65180/TPS65181 provides precise temperature measurement function to monitor the panel temperature during operation. The TPS65180 requires the host processor to trigger the temperature acquisition through an I<sup>2</sup>C write whereas the TPS65181 automatically updates the temperature every 60 s.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



## FUNCTIONAL BLOCK DIAGRAM

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|-----------------------|------------------|
| -10°C to 85°C  | DC7                    | TPS65180RGZR          | TPS65180         |
|                | RGZ                    | TPS65181RGZR          | TPS65181         |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

Pro ut Filde Lint (s): P. 65180 (PS 51)1

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

2

Texas

Instruments

## SLVSA76D -MARCH 2010-REVISED JULY 2010





## **TERMINAL FUNCTIONS**<sup>(3)</sup>

| TERMI     | TERMINAL |     | TERMINAL                                                                                                                   |  |  |  |
|-----------|----------|-----|----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME      | NO.      | I/O | DESCRIPTION                                                                                                                |  |  |  |
| VREF      | 1        | 0   | Filter pin for 2.25-V internal reference to ADC                                                                            |  |  |  |
| nINT      | 2        | 0   | Open drain interrupt pin (active low)                                                                                      |  |  |  |
| VNEG      | 3        | 0   | Negative supply output pin for panel source drivers                                                                        |  |  |  |
| VNEG_IN   | 4        | I   | Input pin for LDO2 (VNEG)                                                                                                  |  |  |  |
| WAKEUP    | 5        | I   | Wake up pin (active high). Pull this pin high to wake up from sleep mode.                                                  |  |  |  |
| DGND      | 6        |     | Digital ground                                                                                                             |  |  |  |
| INT_LDO2  | 7        | 0   | Internal supply (digital circuitry) filter pin                                                                             |  |  |  |
| AGND1     | 8        |     | Analog ground for general analog circuitry                                                                                 |  |  |  |
| INT_LDO1  | 9        | 0   | Internal supply (analog circuitry) filter pin                                                                              |  |  |  |
| VIN       | 10       | I   | Input power supply to general circuitry                                                                                    |  |  |  |
| VCOM_XADJ | 11       | I   | Analog input for conventional VCOM setup method. Tie this pin to ground if VCOM is set through I <sup>2</sup> C interface. |  |  |  |
| VCOM_CTRL | 12       | I   | VCOM_PANEL gate driver enable (active high)                                                                                |  |  |  |
| N/C       | 13       |     | Not connected                                                                                                              |  |  |  |

(3) There will be 0-ns, 93.75-µs, 62.52-µs of deglitch for PWRx, WAKEUP, and VCOM\_CTRL, respectively.

Copyright © 2010, Texas Instruments Incorporated

www.ti.com

| TERMI           | NAL |     |                                                                                                                                                             |
|-----------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | NO. | I/O | DESCRIPTION                                                                                                                                                 |
| VCOM_PANEL      | 14  | 0   | Panel common-voltage output pin                                                                                                                             |
| VCOM            | 15  | 0   | Filter pin for panel common-voltage driver                                                                                                                  |
| VCOM_PWR        | 16  | I   | Internal supply input pin to VCOM buffer. Connect to the output of DCDC2.                                                                                   |
| SCL             | 17  | I   | Serial interface (I <sup>2</sup> C) clock input                                                                                                             |
| SDA             | 18  | I/O | Serial interface (I <sup>2</sup> C) data input/output                                                                                                       |
| PWR3            | 19  | I   | Enable pin for CP1 (VDDH) (active high)                                                                                                                     |
| PWR2            | 20  | I   | Enable pin for LDO1 (VPOS) (active high)                                                                                                                    |
| PWR1            | 21  | I   | Enable pin for CP2 (VEE) (active high)                                                                                                                      |
| PWR0            | 22  | I   | Enable pin for LDO2 (VNEG) and VCOM (active high)                                                                                                           |
| PWR_GOOD        | 24  | 0   | Open drain power good output pin (active low)                                                                                                               |
| VN_SW           | 25  | 0   | Inverting buck-boost converter switch out (DCDC2)                                                                                                           |
| N/C             | 26  |     | Not connected                                                                                                                                               |
| VIN_P           | 27  | I   | Input power supply to inverting buck-boost converter (DCDC2)                                                                                                |
| VN              | 28  | I   | Feedback pin for inverting buck-boost converter (DCDC2)                                                                                                     |
| VEE_IN          | 29  | I   | Input supply pin for CP1 (VEE)                                                                                                                              |
| VEE_DRV         | 30  | 0   | Driver output pin for negative charge pump (CP2)                                                                                                            |
| VEE_D           | 31  | 0   | Base voltage output pin for negative charge pump (CP2)                                                                                                      |
| VEE_FB          | 32  | I   | Feedback pin for negative charge pump (CP2)                                                                                                                 |
| PGND2           | 33  |     | Power ground for CP1 (VDDH) and CP2 (VEE) charge pumps                                                                                                      |
| VDDH_FB         | 34  | I   | Feedback pin for positive charge pump (CP1)                                                                                                                 |
| VDDH_D          | 35  | 0   | Base voltage output pin for positive charge pump (CP1)                                                                                                      |
| VDDH_DRV        | 36  | 0   | Driver output pin for positive charge pump (CP1)                                                                                                            |
| VDDH_IN         | 37  | I   | Input supply pin for positive charge pump (CP1)                                                                                                             |
| N/C             | 38  |     | Not connected                                                                                                                                               |
| N/C             | 39  |     | Not connected                                                                                                                                               |
| VB_SW           | 40  | 0   | Boost converter switch out (DCDC1)                                                                                                                          |
| PGND3           | 41  |     | Power ground for DCDC1                                                                                                                                      |
| VB              | 42  | I   | Feedback pin for boost converter (DCDC1)                                                                                                                    |
| VPOS_IN         | 43  | I   | Input pin for LDO1 (VPOS)                                                                                                                                   |
| VPOS            | 44  | 0   | Positive supply output pin for panel source drivers                                                                                                         |
| VIN3P3          | 45  | I   | Input pin to 3.3-V power switch                                                                                                                             |
| V3P3            | 46  | 0   | Output pin of 3.3-V power switch                                                                                                                            |
| TS              | 47  | I   | Thermistor input pin. Connect a 10k NTC thermistor and a 43k linearization resistor between this pin and AGND2.                                             |
| AGND2           | 48  |     | Reference point to external thermistor and linearization resistor                                                                                           |
| PowerPad (PBKG) | 23  |     | Die substrate/thermal pad. Connect to VN with short, wide trace. Wide copper trace will improve heat dissipation. PowerPad must not be connected to ground. |



www.ti.com

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)(2)

|                 |                                                                                |                            | VALUE              | UNIT |
|-----------------|--------------------------------------------------------------------------------|----------------------------|--------------------|------|
|                 | Input voltage range at VIN, VINP, VIN3P3                                       |                            | –0.3 to 7          | V    |
|                 | Ground pins to system ground                                                   |                            | -0.3 to 0.3        | V    |
|                 | Voltage range at SDA, SCL, WAKEUP, PWR3, PW<br>VDDH_FB, VEE_FB, PWR_GOOD, nINT | -0.3 to 3.6                | V                  |      |
|                 | VCOM_XADJ                                                                      |                            | -3.6 to 0.3        | V    |
|                 | Voltage on VB, VB_SW, VPOS_IN, VDDH_IN                                         |                            | -0.3 to 20         | V    |
|                 | Voltage on VN, VNEG_IN, VEE_IN, VCOM_PWR                                       |                            | -20 to 0.3         | V    |
|                 | Voltage from VINP to VN_SW                                                     |                            | -0.3 to 30         | V    |
|                 | Peak output current                                                            |                            | Internally limited | mA   |
|                 | Continuous total power dissipation                                             |                            | 2                  | W    |
| ) <sub>JA</sub> | Junction-to-ambient thermal resistance <sup>(3)</sup>                          |                            | 23                 | °C/W |
| Гј              | Operating junction temperature                                                 |                            | -10 to 125         | °C   |
| Γ <sub>A</sub>  | Operating ambient temperature <sup>(4)</sup>                                   |                            | -10 to 85          | °C   |
| stg             | Storage temperature                                                            |                            | -65 to 150         | °C   |
|                 |                                                                                | (HBM) Human body model     | ±2000              | N    |
|                 | ESD rating                                                                     | (CDM) Charged device model | ±500               | V    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.
(3) Estimated when mounted on high K JEDEC board per JESD 51-7 with thickness of 1.6 mm, 4 layers, size of 76.2 mm X 114.3 mm, and

2 oz. copper for top and bottom plane. Actual thermal impedance will depend on PCB used in the application.
(4) It is recommended that copper plane in proper size on board be in contact with die thermal pad to dissipate heat efficiently. Thermal pad is electrically connected to PBKG, which is supposed to be tied to the output of buck-boost converter. Thus wide copper trace in the buck-boost output will help heat dissipated efficiently.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                |                                                                                                                  | MIN | NOM | МАХ | UNIT |
|----------------|------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                | Input voltage range at VIN, VINP, VIN3P3                                                                         | 3   | 3.7 | 6   | V    |
|                | Voltage range at SDA, SCL, WAKEUP, PWR3, PWR2, PWR1, PWR0, VCOM_CTRL, VDDH_FB, VEE_FB, VCOM_XADJ, PWR_GOOD, nINT | 0   |     | 3.6 | V    |
| T <sub>A</sub> | Operating ambient temperature range                                                                              | -10 |     | 85  | °C   |
| TJ             | Operating junction temperature range                                                                             | -10 |     | 125 | °C   |

## **RECOMMENDED EXTERNAL COMPONENTS**

| PART NUMBER        | VALUE             | SIZE                   | MANUFACTURER |
|--------------------|-------------------|------------------------|--------------|
| INDUCTORS          |                   |                        |              |
| LQH44PN4R7MP0      | 4.7 μH            | 4 mm x 4 mm x 1.65 mm  | Murata       |
| VLS252012T-2R2M1R3 | 2.2 μH            | 2 mm x 2.5 mm x 1.2 mm | TDK          |
| CAPACITORS         |                   |                        |              |
| GRM21BC81E475KA12L | 4.7 μF, 25 V, X6S | 805                    | Murata       |
| GRM32ER71H475KA88L | 4.7 μF, 50 V, X7R | 1210                   | Murata       |
| All other caps     | X5R or better     |                        |              |
| DIODES             |                   |                        |              |
| BAS3010            |                   | SOD-323                | Infineon     |
| MBR130T1           |                   | SOD-123                | ON-Semi      |
| THERMISTOR         |                   |                        |              |
| NCP18XH103F03RB    | 10 kW             | 603                    | Murata       |

Pro uc F Ide Lini (s): P. 65180 (PS 51)1

5

www.ti.com

STRUMENTS

Texas

## **ELECTRICAL CHARACTERISTICS**

 $V_{\text{IN}}$  = 3.7 V,  $T_{\text{A}}$  = –10°C to 85°C, Typical values are at  $T_{\text{A}}$  = 25°C (unless otherwise noted)

|                       | PARAMETER                            | TEST CONDITIONS                                                          | MIN   | TYP   | MAX   | UNIT |
|-----------------------|--------------------------------------|--------------------------------------------------------------------------|-------|-------|-------|------|
| INPUT VOL             | TAGE                                 |                                                                          |       |       |       |      |
| V <sub>IN</sub>       | Input voltage range                  |                                                                          | 3     | 3.7   | 6     | V    |
| V <sub>UVLO</sub>     | Undervoltage lockout threshold       | V <sub>IN</sub> falling                                                  |       | 2.9   |       | V    |
| V <sub>HYS</sub>      | Undervoltage lockout hysteresis      | V <sub>IN</sub> rising                                                   |       | 400   |       | mV   |
| INPUT CUR             | RENT                                 |                                                                          |       |       |       |      |
| IQ                    | Operating quiescent current into VIN | Device switching, no load                                                |       | 5.5   |       | mA   |
| I <sub>STD</sub>      | Operating quiescent current into VIN | Device in standby mode                                                   |       | 130   |       | μA   |
| I <sub>SLEEP</sub>    | Shutdown current                     | Device in sleep mode                                                     |       | 2.8   | 10    | μA   |
| INTERNAL              | SUPPLIES                             |                                                                          |       |       |       |      |
| VI <sub>NT_LDO1</sub> | Internal supply                      |                                                                          |       | 2.7   |       | V    |
| V <sub>INT_LDO2</sub> | Internal supply                      |                                                                          |       | 2.7   |       | V    |
| V <sub>REF</sub>      | Internal supply                      |                                                                          |       | 2.25  |       | V    |
| DCDC1 (PO             | SITIVE BOOST REGULATOR)              |                                                                          | ·     |       |       |      |
| V <sub>IN</sub>       | Input voltage range                  |                                                                          | 3     | 3.7   | 6     | V    |
|                       | Output voltage range                 |                                                                          |       | 17    |       | V    |
| V <sub>OUT</sub>      | DC set tolerance                     |                                                                          | -5    |       | 5     | %    |
| I <sub>OUT</sub>      | Output current                       |                                                                          |       |       | 160   | mA   |
| R <sub>DS(ON)</sub>   | MOSFET on resistance                 | V <sub>IN</sub> = 3.7 V                                                  |       | 350   |       | mΩ   |
| · · ·                 | Switch current limit                 |                                                                          |       | 1.5   |       | А    |
| ILIMIT                | Switch current accuracy              |                                                                          | -30   |       | 30    | %    |
| f <sub>SW</sub>       | Switching frequency                  |                                                                          |       | 1     |       | MHz  |
| L                     | Inductor                             |                                                                          |       | 2.2   |       | μH   |
| С                     | Capacitor                            |                                                                          |       | 2x4.7 |       | μF   |
| ESR                   | Capacitor ESR                        |                                                                          |       | 20    |       | mΩ   |
| DCDC2 (INV            | /ERTING BUCK-BOOST REGULATOR)        |                                                                          |       |       |       |      |
| V <sub>IN</sub>       | Input voltage range                  |                                                                          | 3     | 3.7   | 6     | V    |
|                       | Output voltage range                 |                                                                          |       | -17   |       | V    |
| V <sub>OUT</sub>      | DC set tolerance                     |                                                                          | -5    |       | 5     | %    |
| I <sub>OUT</sub>      | Output current                       |                                                                          |       |       | 160   | mA   |
| R <sub>DS(ON)</sub>   | MOSFET on resistance                 | V <sub>IN</sub> = 3.7 V                                                  |       | 350   |       | mΩ   |
|                       | Switch current limit                 | 11N -                                                                    |       | 1.5   |       | А    |
| I <sub>LIMIT</sub>    | Switch current accuracy              |                                                                          | -30   |       | 30    | %    |
| L                     | Inductor                             |                                                                          |       | 4.7   |       | μΗ   |
| С                     | Capacitor                            |                                                                          |       | 2x4.7 |       | μF   |
| ESR                   | Capacitor ESR                        |                                                                          |       | 20    |       | mΩ   |
| LDO1 (VPO             |                                      |                                                                          | 1     |       |       |      |
| V <sub>POS_IN</sub>   | Input voltage range                  |                                                                          | 16.15 | 17    | 17.85 | V    |
| V <sub>SET</sub>      | Output voltage set value             | V <sub>IN</sub> = 17 V,<br>V <sub>POS_SET[2:0]</sub> = 0x0h to 0x7h      | 14.25 | 15    | 15.75 | V    |
| VINTERVAL             | Output voltage set resolution        | V <sub>IN</sub> = 17 V                                                   |       | 250   |       | mV   |
| V <sub>POS_OUT</sub>  | Output voltage range                 | $V_{\text{SET}} = 15 \text{ V}, \text{ I}_{\text{LOAD}} = 20 \text{ mA}$ | 14.85 | 15    | 15.15 | V    |
| V <sub>OUTTOL</sub>   | Output tolerance                     | $V_{SET} = 15 \text{ V}, \text{ I}_{LOAD} = 20 \text{ mA}$               | -1    |       | 1     | %    |
| VDROPOUT              | Dropout voltage                      | $I_{LOAD} = 120 \text{ mA}$                                              |       |       | 250   | mV   |
| V <sub>LOADREG</sub>  | Load regulation – DC                 | $I_{LOAD} = 10\%$ to 90%                                                 |       |       | 1     | %    |
| ILOADREG              | Load current range                   |                                                                          |       | 120   |       | mA   |

6



#### SLVSA76D -MARCH 2010-REVISED JULY 2010

# ELECTRICAL CHARACTERISTICS (continued)

 $V_{IN}$  = 3.7 V,  $T_A$  = -10°C to 85°C, Typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                      | PARAMETER                                                        | TEST CONDITIONS                                                                                                             | MIN    | TYP    | MAX    | UNIT |
|----------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|------|
| I <sub>LIMIT</sub>   | Output current limit                                             |                                                                                                                             | 200    |        |        | mA   |
| T <sub>SS</sub>      | Soft start time                                                  |                                                                                                                             |        | 1      |        | ms   |
| С                    | Recommended output capacitor                                     |                                                                                                                             |        | 4.7    |        | μF   |
| LDO2 (VNEC           | G)                                                               | "                                                                                                                           |        |        |        |      |
| V <sub>NEG_IN</sub>  | Input voltage range                                              |                                                                                                                             | -17.85 | -17    | -16.15 | V    |
| V <sub>SET</sub>     | Output voltage set value                                         | V <sub>IN</sub> = -17 V,<br>V <sub>NEG_SET[2:0]</sub> = 0x0h to 0x7h                                                        | -15.75 | -15    | -14.25 | V    |
| VINTERVAL            | Output voltage set resolution                                    | V <sub>IN</sub> = -17 V                                                                                                     |        | 250    |        | mV   |
| V <sub>NEG_OUT</sub> | Output voltage range                                             | $V_{SET} = -15 \text{ V}, \text{ I}_{LOAD} = -20 \text{ mA}$                                                                | -15.15 | -15    | -14.85 | V    |
| V <sub>OUTTOL</sub>  | Output tolerance                                                 | $V_{SET} = -15 \text{ V}, \text{ I}_{LOAD} = -20 \text{ mA}$                                                                | -1     |        | 1      | %    |
| V <sub>DROPOUT</sub> | Dropout voltage                                                  | I <sub>LOAD</sub> = 120 mA                                                                                                  |        |        | 250    | mV   |
| V <sub>LOADREG</sub> | Load regulation – DC                                             | I <sub>LOAD</sub> = 10% to 90%                                                                                              |        |        | 1      | %    |
| ILOAD                | Load current range                                               |                                                                                                                             |        | 120    |        | mA   |
| ILIMIT               | Output current limit                                             |                                                                                                                             | 200    |        |        | mA   |
| T <sub>SS</sub>      | Soft start time                                                  |                                                                                                                             |        | 1      |        | ms   |
| <u> </u>             | Recommended output capacitor                                     |                                                                                                                             |        | 4.7    |        | μF   |
| -                    | AND LDO2 (VNEG) TRACKING                                         | 1                                                                                                                           |        |        |        | L.,  |
| V <sub>DIFF</sub>    | Difference between VPOS and VNEG                                 | V <sub>SET</sub> = ±15 V,<br>I <sub>LOAD</sub> = ±20 mA, 0°C to 60°C                                                        | -50    |        | 50     | mV   |
| VCOM DRIV            | /ER                                                              |                                                                                                                             |        |        |        |      |
| V <sub>COM</sub>     |                                                                  | $V_{COM\_SET[7:0]} = 0x74h (-1.25 V)$<br>$V_{IN} = 3.4 V to 4.2 V, no load$                                                 | -0.8   |        | 0.8    |      |
|                      | Accuracy                                                         | V <sub>COM_SET[7:0]</sub> = 0x74h (-1.25 V)<br>V <sub>IN</sub> = 3.0 V to 6.0 V, no load                                    | -1.5   | -1.5 1 |        | %    |
|                      | Output voltage range                                             |                                                                                                                             | -2.5   |        | -0.3   | V    |
|                      | Resolution                                                       | V <sub>COM_ADJ</sub> = 1 V, 1 LSB                                                                                           |        | 11     | 17     | mV   |
| G                    | V <sub>COM</sub> gain (V <sub>COM_XADJ</sub> /V <sub>COM</sub> ) | $V_{COM\_ADJ} = 0 V$                                                                                                        |        | 1      |        | V/V  |
| VCOM SWIT            |                                                                  |                                                                                                                             |        |        |        |      |
| T <sub>ON</sub>      | Switch ON time                                                   | $V_{COM} = -1.25 \text{ V}, V_{COM\_PANEL} = 0 \text{ V}$ $C_{VCOM} = 4.7  \mu\text{F}, C_{VCOM\_PANEL} = 4.7  \mu\text{F}$ |        |        | 1      | ms   |
| R <sub>DS(ON)</sub>  | MOSFET ON resistance                                             | $V_{COM} = -1.245 \text{ V}, I_{COM} = 30 \text{ mA}$                                                                       |        | 20     | 35     | Ω    |
| I <sub>LIMIT</sub>   | MOSFET current limit                                             | Not tested in production                                                                                                    |        | 200    |        | mA   |
| I <sub>SWLEAK</sub>  | Switch leakage current                                           | $V_{COM} = 0 V,$<br>$V_{COM_PANEL} = -2.5 V$                                                                                |        |        | 8.3    | nA   |
| VIN3P3 TO            | V3P3 SWITCH                                                      | · · · · ·                                                                                                                   |        |        |        |      |
| R <sub>DS(ON)</sub>  | MOSFET ON resistance                                             | V <sub>IN3P3</sub> = 3.3 V, I <sub>D</sub> = 2 mA                                                                           |        | 50     |        | Ω    |
|                      | ) CHARGE PUMP                                                    | · · · · · · · · · · · · · · · · · · ·                                                                                       |        |        |        |      |
| V <sub>DDH_IN</sub>  | Input voltage range                                              |                                                                                                                             | 16.15  | 17     | 17.85  | V    |
|                      | Feedback voltage                                                 |                                                                                                                             |        | 1      |        | V    |
| V <sub>FB</sub>      | Accuracy                                                         |                                                                                                                             | -3     |        | 3      | %    |
| V <sub>DDH_OUT</sub> | Output voltage range                                             | $V_{SET} = 22 \text{ V}, \text{ I}_{LOAD} = 2 \text{ mA}$                                                                   | 21     | 22     | 23     | V    |
| I <sub>LOAD</sub>    | Load current range                                               |                                                                                                                             |        |        | 10     | mA   |
| f <sub>SW</sub>      | Switching frequency                                              |                                                                                                                             |        | 560    |        | KHz  |
| CD                   | Recommended driver capacitor                                     |                                                                                                                             |        | 10     |        | nF   |
| C <sub>O</sub>       | Recommended output capacitor                                     |                                                                                                                             |        | 4.7    |        | μF   |
| -                    | NEGATIVE CHARGE PUMP                                             |                                                                                                                             |        | 7.7    |        | ۳ı   |
|                      |                                                                  |                                                                                                                             | 17 75  | 47     | 16 15  | V    |
| V <sub>EE_IN</sub>   | Input voltage range                                              |                                                                                                                             | -17.75 | -17    | -16.15 | V    |

NSTRUMENTS

**Texas** 

Copyright 2010 Texas Instruments Incorporated

www.ti.com

## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN}$  = 3.7 V,  $T_A$  = -10°C to 85°C, Typical values are at  $T_A$  = 25°C (unless otherwise noted)

|                         | PARAMETER                          | TEST CONDITIONS                                              | MIN   | TYP     | MAX | UNIT |
|-------------------------|------------------------------------|--------------------------------------------------------------|-------|---------|-----|------|
| M                       | Feedback voltage                   |                                                              |       | -1      |     | V    |
| V <sub>FB</sub>         | Accuracy                           |                                                              | -3    |         | 3   | %    |
| V <sub>EE_OUT</sub>     | Output voltage range               | $V_{SET} = -20 \text{ V}, \text{ I}_{LOAD} = 3 \text{ mA}$   | -21   | -20     | -19 | V    |
| I <sub>LOAD</sub>       | Load current range                 |                                                              |       |         | 12  | mA   |
| f <sub>SW</sub>         | Switching frequency                |                                                              |       | 560     |     | KHz  |
| CD                      | Recommended driver capacitor       |                                                              |       | 10      |     | nF   |
| Co                      | Recommended output capacitor       |                                                              |       | 4.7     |     | μF   |
| THERMISTO               |                                    |                                                              |       |         |     |      |
| A <sub>TMS</sub>        | Temperature to voltage ratio       | Not tested in production                                     |       | -0.0158 |     | V/°C |
| Offset <sub>TMS</sub>   | Offset                             | Temperature = 0°C                                            |       | 1.575   |     | V    |
| V <sub>TMS_HOT</sub>    | Temp hot trip voltage (T = 50°C)   | TEMP_HOT_SET = 0x8C                                          |       | 0.768   |     | V    |
| V <sub>TMS_COOL</sub>   | Temp hot escape voltage (T = 45°C) | TEMP_COOL_SET = 0x82                                         |       | 0.845   |     | V    |
| V <sub>TMS_MAX</sub>    | Maximum input level                |                                                              |       | 2.25    |     | V    |
| R <sub>NTC_PU</sub>     | Internal pull up resistor          |                                                              |       | 7.307   |     | KΩ   |
| R <sub>LINEAR</sub>     | External linearization resistor    |                                                              |       | 43      |     | KΩ   |
| ADC <sub>RES</sub>      | ADC resolution                     | Not tested in production, 1 bit                              |       | 8.75    |     | mV   |
| ADC <sub>DEL</sub>      | ADC conversion time                | Not tested in production                                     |       | 19      |     | μs   |
| TMST <sub>TOL</sub>     | Accuracy                           | Not tested in production                                     | -2    |         | 2   | LSB  |
| LOGIC LEVE              | ELS AND TIMING CHARTERISTICS (     | (SCL, SDA, nINT, PWR_GOOD, PWRx, WA                          | KEUP) |         |     |      |
| V <sub>OL</sub>         | Output low threshold level         | I <sub>O</sub> = 3 mA, sink current<br>(SDA, nINT, PWR_GOOD) |       |         | 0.4 | V    |
| V <sub>IL</sub>         | Input low threshold level          |                                                              |       |         | 0.4 | V    |
| V <sub>IH</sub>         | Input high threshold level         |                                                              | 1.2   |         |     | V    |
| I <sub>(bias)</sub>     | Input bias current                 | V <sub>IO</sub> = 1.8 V                                      |       |         | 1   | μA   |
| t <sub>low,WAKEUP</sub> | WAKEUP low time                    | minimum low time for WAKEUP pin                              | 150   |         |     | ms   |
| f <sub>SCL</sub>        | SCL clock frequency                |                                                              |       |         | 400 | KHz  |
| OSCILLATO               | R                                  |                                                              |       |         |     |      |
| f <sub>OSC</sub>        | Oscillator frequency               |                                                              |       | 9       |     | MHz  |
|                         | Frequency accuracy                 | $T_A = -40^{\circ}C$ to $85^{\circ}C$                        | -10   |         | 10  | %    |
| THERMAL S               | HUTDOWN                            |                                                              |       |         |     |      |
| T <sub>SHTDWN</sub>     | Thermal trip point                 |                                                              |       | 150     |     | °C   |
|                         | Thermal hysteresis                 |                                                              |       | 20      |     | °C   |

 10-kΩ Murata NCP18XH103F03RB thermistor (1%) in parallel with a linearization resistor (43kΩ, 1%) are used at TS pin for panel temperature measurement.



SLVSA76D -MARCH 2010-REVISED JULY 2010

## MODES OF OPERATION

The TPS65180/TPS65181 has three modes of operation, SLEEP, STANDBY, and ACTIVE. SLEEP mode is the lowest-power mode in which all internal circuitry is turned off. In STANDBY, all power rails are shut down but the device is ready to accept commands through PWR[3:0] pins and/or I<sup>2</sup>C interface. In ACTIVE mode one or more power rails are enabled.

#### SLEEP

This is the lowest power mode of operation. All internal circuitry is turned off, registers are reset to default values and the device does not respond to I<sup>2</sup>C communications. TPS65180/TPS65181 enters SLEEP mode whenever WAKEUP pin is pulled low.

#### STANDBY

In STANDBY all internal support circuitry is powered up and the device is ready to accept commands either through GPIO or I<sup>2</sup>C control but none of the power rails are enabled. To enter STANDBY mode the WAKEUP pin must be pulled high and all PWRx pins must be pulled low or the STANDBY bit of the ENABLE register must be set high. The device also enters STANDBY mode if input under voltage lock out (UVLO), positive boost under voltage (VB\_UV), or inverting buck-boost under voltage (VN\_UV) is detected, or thermal shutdown occurs.

## ACTIVE

The device is in ACTIVE mode when any of the output rails are enabled and no fault condition is present. This is the normal mode of operation while the device is powered up. In ACTIVE mode, a falling edge on any PWRx pin shuts down and a rising edge powers up the corresponding rail.

## **MODE TRANSISITONS**

#### $\textbf{SLEEP} \rightarrow \textbf{ACTIVE}$

WAKEUP pin is pulled high (rising edge) with any PWRx pin high. Rails come up in the order defined by the PWR\_SEQx registers.

#### $\textbf{SLEEP} \rightarrow \textbf{STANDBY}$

WAKEUP pin is pulled high (rising edge) with all PWRx pins low. Rails will remain down until one or more PWRx pin is pulled high.

## $\textbf{ACTIVE} \rightarrow \textbf{SLEEP}$

WAKEUP pin is pulled low (falling edge). Rails are shut down in the reverse power-up order defined by PWR\_SEQ registers.

#### $\textbf{ACTIVE} \rightarrow \textbf{STANDBY}$

WAKEUP pin is high. All PWRx pins are pulled low (falling edge). Rails shut down in the order in which PWRx pins are pulled low. In the event of thermal shut down (TSD), under voltage lock out (UVLO), positive boost or inverting buck-boost under voltage (UV), or when STANDBY bit is set to 1, the device shuts down all rails in the reverse power-up order defined by the PWR\_SEQx registers.

#### $\textbf{STANDBY} \rightarrow \textbf{ACTIVE}$

WAKEUP pin is high and any PWRx pin is pulled high (rising edge). Rails come up in the same order as PWRx pins are pulled high. Alternatively, if ACTIVE bit is set to 1, output rails will power up in the order defined by the PWR\_SEQx registers.

#### $\textbf{STANDBY} \rightarrow \textbf{SLEEP}$

WAKEUP pin is pulled low (falling edge) while none of the output rails are enabled.

Filde Lini (s): P. 65180 (PS 5)

Copyright © 2010, Texas Instruments Incorporated

# TPS65180, TPS65181

SLVSA76D -MARCH 2010-REVISED JULY 2010



www.ti.com



Figure 1. Global State Diagram

## WAKE-UP AND POWER UP SEQUENCING

The TPS65180/TPS65181 supports flexible power-up sequencing through GPIO control using the PWR3, 2, 1, 0 pins or I<sup>2</sup>C control using the PWR\_SEQ0, 1, 2 registers. Using GPIO control, the output rails are enabled/disabled in the order in which the PWRx pins are asserted/de-asserted, respectively, and the power-up timing is controlled by the host only.

In I<sup>2</sup>C control mode the power-up/down order and timing are defined by user register settings. The default settings support the E Ink<sup>®</sup> Vizplex<sup>™</sup> panel and typically do not need to be charged by the user.





## **GPIO CONTROL**

www.ti.com

Under GPIO control the system host in E Ink<sup>®</sup> Vizplex<sup>™</sup> panel module enables the TPS65180/TPS65181 output rails by asserting the PWR0, PWR1, PWR2, PWR3 signals and the host has full control over the order and timing in which the output rails are powered up and down. Rails are in regulation 2 ms after their respective PWRx pin has been asserted with the exception of the first rail, which takes 6 ms to power up. The additional time is needed to power up the positive and inverting buck-boost regulator which need to be turned on before any other rail can be enabled. Once all rails are enabled and in regulation the PWR\_GOOD pin is released (pin status = HiZ and power good line is pulled high by external pull-up resistor). The PWRx pins are assigned to the rails as follows:

- PWR0: LDO2 (VNEG) and VCOM
- PWR1: CP2 (VEE)
- PWR3: LDO2 (VPOS)
- PWR4: CP1 (VDDH)

Rails are powered down whenever the host de-asserts the respective PWRx pin, and once all rails are disabled the device enters STANDBY mode. The next step is then to de-assert the WAKEUP pin to enter SLEEP mode which is the lowest-power mode of operation.

It is possible for the host to force the TPS65180/TPS65181 directly into SLEEP mode from ACTIVE mode by de-asserting the WAKEUP pin in which case the device follows the power-down sequence defined by the PWR\_SEQx registers before entering SLEEP mode.

## I<sup>2</sup>C CONTROL

Under I<sup>2</sup>C control the power-up sequence is defined by the PWR\_SEQx registers rather than through GPIO control. In SLEEP mode the TPS65180/TPS65181 is completely turned off, the I<sup>2</sup>C registers are reset, and the device does not accept any I<sup>2</sup>C transaction. Pull the WAKEUP pin high while all PWRx pins are held low and the device will enter STANDBY mode which enables the I<sup>2</sup>C interface. Write to the PWR\_SEQ0 register to define the order in which the output rails will be enabled at power-up and to the PWR\_SEQ1 and PWR\_SEQ2 registers to define the power-up delays between rails. Finally, set the ACTIVE bit in the ENABLE register to 1 to execute the power-up sequence and bring up all power rails.

It is possible for the host to force the TPS65180/TPS65181 directly into ACTIVE mode from SLEEP mode by pulling the WAKEUP pin high while at least one of the PWRx pins is pulled high. In this case the default power-up sequence defined by the PWR\_SEQx registers applies and the device will start powering up the rails 5.5 ms after the WAKEUP signal has been pulled high.

To power-down the device, set the STANDBY bit of the ENABLE register to 1 and the TPS65180/TPS65181 will follow the reverse power-up sequence to bring down all power rails. While the sequencer is busy powering up the power rails, any activity on the PWRx pins is ignored. Once all rails are up, any of the output rails can be disabled by applying a negative edge on the PWRx input pins, i.e. if the host toggles the PWRx pin high-low or low-high-low, the respective rail will be disabled regardless of how it has been enabled.

uc Filde Lini (s): P. 65180 PS 5131





TOP: Power-up sequence is defined by assigning strobes to individual rails. STROBE1 is the first strobe to occur after WAKEUP has been pulled high and STROBE4 is the last event in the sequence. STROBES are assigned to rails in PWR\_SEQ0 register and delays between states are defined in PWR\_SEQ1 and PWR\_SEQ2 registers.

BOTTOM: Power-down sequence follows reverse power-up sequence.



## **DEPENDENCIES BETWEEN RAILS**

Charge pumps, LDOs, and VCOM driver are dependent on the positive and inverting buck-boost converters and several dependencies exist that affect the power-up sequencing. These dependencies are listed below.

- 1. Inverting buck-boost (DCDC2) must be in regulation before positive boost (DCDC1) can be enabled. Internally, DCDC1 enable is gated by DCDC2 power good.
- 2. Positive boost (DCDC1) must be in regulation before LDO2 (VNEG) can be enabled. Internally LDO2 enable is gated DCDC1 power-good.
- 3. Positive boost (DCDC1) must be in regulation before VCOM can be enabled; Internally VCOM enable is gated by DCDC1 power good.
- 4. Positive boost (DCDC1) must be in regulation before negative charge pump (CP2) can be enabled. Internally CP2 enable is gated by DCDC1 power good.
- 5. Positive boost (DCDC1) must be in regulation before positive charge pump (CP1) can be enabled. Internally CP1 enable is gated by DCDC1 power good.
- 6. LDO2 must be in regulation before LDO1 can be enabled. Internally LDO1 enable is gated by LDO2 power good.
- 7. The minimum delay time between any two PWRx pins must be > 62.5 µs in order to follow the power up sequence defined by GPIO control. If any two PWRx pins are pulled up together (< 62.5 µs apart) or the sequencer tries to bring up the rails at the same time by assigning the same STROBE to rails in PWR\_SEQ0 register, rails will be staggered in a manner that a subsequent rail's enable is gated by PG of a preceding rail. In this case, the default order of power-up is LDO2 (VNEG), CP2 (VEE), LDO1 (VPOS), and CP1(VDDH). If any two PWRx pins are pulled low together or the sequencer tries to bring down the rails at the same STROBE to rails in PWR\_SEQ0 register, then all rails will go down at the same time.</p>

Pro uc Filde Lini (s): P. 65180 (PS 51

Copyright 2010 Texas Instruments Incorporated



SLVSA76D -MARCH 2010-REVISED JULY 2010



DLY 0-DLY 3 are power up /down delays defined in register PWR \_SEQ1 and PWR\_SEQ2.

In this example the first power-up sequence is determined by GPIO control (WAKEUP is pulled high while PWRx pins are low). Power-down and 2nd power-up sequence is controlled by register settings (WAKEUP pin is toggled with at least one PWR pin held high).

Figure 3. Power-Up and Power-Down Timing Diagram

## SOFTSTART

Softstart for DCDC1, DCDC2, LDO1, and LDO2 is accomplished by lowering the current limits during start-up. If DCDC1 or DCDC2 are unable to reach power-good status within 10 ms, the corresponding UV flag is set in the interrupt registers, the interrupt pin is pulled low, and the device enters STANDBY mode. LDO1, LDO2, positive and negative charge pumps have a 5ms power-good time-out limit. If either rail is unable to power up within 5 ms after it has been enabled, the corresponding UV flag is set and the interrupt pin is pulled low. However, the device will remain in ACTIVE mode in this case.





## **VCOM ADJUSTMENT**

Through the I<sup>2</sup>C interface the user can select between two methods of VCOM voltage adjustment:

- 1. Using the internal 8-bit DAC and register control.
- 2. Using an external voltage source (resistor divider) connected to the VCOM\_XADJ pin.

## VCOM ADJUSTMENT THROUGH REGISTER CONTROL

By default the TPS65180 is setup for internal VCOM control through the  $I^2C$  interface. The default setting for the 8-bit DAC is 0x74h which results in 1.25 V ±0.8% for VCOM. VCOM can be adjusted up or down in steps of 11 mV (typ) by writing to the VCOM\_ADJUST register. The output range for VCOM is limited to -0.3 V to -2.5 V.



Figure 4. Block Diagram of VCOM Circuit

## VCOM ADJUSTMENT THROUGH EXTERNAL POTENTIOMETER

VCOM can be adjusted by an external potentiometer by setting the VCOM\_ADJ bit of the VN\_ADJUST register to 0 and connecting a potentiometer to the VCOM\_XADJ pin. The potentiometer must be connected between ground and a negative supply as shown in Figure 4. The gain from VCOM\_XADJ to VCOM is 1 and therefore the voltage applied to VCOM\_XADJ pin should range from -0.3 V to -2.5 V.

## **VPOS / VNEG SUPPLY TRACKING**

LDO1 (VPOS) and LDO2 (VNEG) track each other in a way that they are of opposite sign but same magnitude. The sum of VLDO1 and VLOD2 is guaranteed to be < 50 mV. To ensure proper tracking of the supplies the VPOS\_SET[2:0] bits of the VP\_ADUST register must remain at the default setting of 010b. To adjust the VPOS/VNEG output voltage, write to the VN\_ADJUST register only and keep the VPOS\_SET[2:0] bits of the VP\_ADUST register unchanged.

## FAULT HANDLING AND RECOVERY

The TPS65180/1 monitors input and output voltages and die temperature and will take action if operating conditions are outside normal limits. Whenever the TPS65180/1 encounters:

- Thermal Shutdown (TSD)
- Positive Boost Under Voltage (VB\_UV)
- Inverting Buck-Boost Under Voltage (VN\_UV)
- Input Under Voltage Lock Out (UVLO)

it will shut down all power rails and enter STANDBY mode. Shut down follows the reverse power-up sequence defined by the PWR\_SEQx registers. Once a fault is detected, the PWR\_GOOD and nINT pin are pulled low and the corresponding interrupt bit is set in the interrupt register.

Whenver the TPS65180/1 encounters under voltage on VNEG (VNEG\_UV), VPOS (VPOS\_UV), VEE (VEE\_UV) or VDDH (VDDH\_UV) it will shut down the corresponding rail (plus any dependent rail) only and remain in ACTIVE mode, allowing the DCDC converters to remain up. Again, the PWR\_GOOD and nINT pins will be pulled low and the corresponding interrupt bit will be set.



#### www.ti.com

#### **TPS65180 FAULT HANDLING**

Once a fault is detected the TPS65180 sets the appropriate interrupt flags in the INT\_STATUS1 and INT\_STATUS2 registers and pulls INT pin low to signal an interrupt to the host processor. None of the power rails can be re-enabled before the host has read the INT\_STATUSx bits and the fault has been removed. As the PWRx inputs are edge sensitive, the host must also toggle the PWRx pins to re-enable the rails through GPIO control, i.e. it must bring the PWRx pins low before asserting them again.

## **TPS65181 FAULT HANDLING**

The TPS65181 does not require the host processor to access the INT\_STATUS registers before re-enabling the output rails. Rails can be re-enabled as soon as the fault condition has been removed. Again, as the PWRx inputs are edge sensitive, the host must also toggle the PWRx pins to re-enable the rails through GPIO control, i.e. it must bring the PWRx pins low before asserting them again.

## POWER GOOD PIN

The power good pin (PWR\_GOOD) is an open drain output that is pulled high when all four power rails (CP1, CP2, LDO1, LDO2) are in regulation and is pulled low if any of the rails encounters a fault. PWR\_GOOD remains low if one of the rails is not enabled by the host and only after all rails are in regulation PWR\_GOOD is released to HiZ state (pulled up by external resistor).

#### INTERRUPT PIN

The interrupt pin (nINT) is an open drain output that is pulled low whenever one or more of the INT\_STATUS1 or INT\_STATUS2 bits are set. The nINT pin is released (returns to HiZ state) and fault bits are cleared once the register with the set bit has been read by the host. If the fault persists, the INT\_pin will be pulled low again after a maximum of  $32 \ \mu s$ .

Interrupt events can be masked by re-setting the corresponding enable bit in the INT\_ENABLE1 and INT\_ENABLE2 register, i.e. the user can determine which events cause the nINT pin to be pulled low. The status of the enable bits affects the nINT pin only and has no effect on any of the protection and monitoring circuits or the INT\_STATUSx bits themselves.

Note that persisting fault conditions such as thermal shutdown can cause the nINT pin to be pulled low for an extended period of time which can keep the host in a loop trying to resolve the interrupt. If this behavior is not desired, set the corresponding mask bit after receiving the interrupt and keep polling the INT\_STATUSx register to see when the fault condition has disappeared. After the fault is resolved, unmask the interrupt bit again.

#### PANEL TEMPERATURE MONITORING

The TPS65180 and TPS65181 provide circuitry to bias and measure an external negative temperature coefficient resistor (NTC) to monitor device temperature in a range from  $-10^{\circ}$ C to 85°C with and accuracy of  $\pm 1^{\circ}$ C from 0°C to 50°C. The TPS65180 requires the host to trigger the temperature acquisition through an I<sup>2</sup>C command whereas the TPS65181 triggers the temperature acquisition automatically once every 60 s.

## NTC BIAS CIRCUIT

Figure 5 below shows the block diagram of the NTC bias and measurement circuit. The NTC is biased from an internally generated 2.25-V reference voltage through an integrated 7.307-k $\Omega$  bias resistor. A 43-k $\Omega$  resistor is connected parallel to the NTC to linearize the temperature response curve. The circuit is designed to work with a nominal 10-k $\Omega$  NTC and achieves accuracy of ±1°C from 0°C to 50°C. The voltage drop across the NTC is digitized by a 10-bit SAR ADC and translated into an 8-bit two's complement by digital per Table 1.

u Filde Lini (s): P. 65180 PS 5131

TEXAS INSTRUMENTS

SLVSA76D -MARCH 2010-REVISED JULY 2010

www.ti.com

| Table 1. ADC Output Value vs Termperature |                 |  |  |  |  |
|-------------------------------------------|-----------------|--|--|--|--|
| TEMPERATURE                               | TMST_VALUE[7:0] |  |  |  |  |
| < -10°C                                   | 1111 0110       |  |  |  |  |
| -10°C                                     | 1111 0110       |  |  |  |  |
| -9°C                                      | 1111 0111       |  |  |  |  |
|                                           |                 |  |  |  |  |
| -2°C                                      | 1111 1110       |  |  |  |  |
| -1°C                                      | 1111 1111       |  |  |  |  |
| 0°C                                       | 0000 0000       |  |  |  |  |
| 1°C                                       | 0000 0001       |  |  |  |  |
| 2°C                                       | 0000 0010       |  |  |  |  |
|                                           |                 |  |  |  |  |
| 25°C                                      | 0001 1001       |  |  |  |  |
|                                           |                 |  |  |  |  |
| 85°C                                      | 0101 0101       |  |  |  |  |
| > 85°C                                    | 0101 0101       |  |  |  |  |



Figure 5. NTC Bias and Measurement Circuit

## **TPS65180 TEMPERATURE ACQUISITION**

The TPS65180 requires the host to trigger the temperature acquisition before reading the temperature value from register TMST\_VALUE. A standard temperature measurement involves the following steps:

- 1. The host sets the READ\_THERM bit of the TMST\_CONFIG register to 1. This enabled the NTC bias circuit and internal ADC.
- The analog to digital conversion is automatically started after a fixed 250-µs delay. While the conversion is in progress the CONV\_END bit of the TMST\_CONFIG register is held low and returns to 1 after the conversion result is available.
- 3. After the conversion is complete the READ\_THERM bit is automatically reset, the EOC bit of the INT\_STATUS2 register is set, and the interrupt pin (nINT) is pulled low.
- 4. The host services the interrupt by reading the INT\_STATUS2 register. This clears the interrupt pin (nINT pin returns high). The host sees the EOC bit set and knows that the temperature data is available in the TMST\_VALUE register.
- 5. The host reads the temperature data from the TMST\_VALUE register.

## **TPS65181 TEMPERATURE ACQUISITION**

16

The TPS65181 triggers temperature acquisition once every 60s to reduce the number of required I<sup>2</sup>C writes. The host or display timing controller can read the temperature at any time by accessing the TMST\_VALUE register





without having to set the READ\_THERM bit first. However, the host can always trigger an additional temperature reading the same way as for the TPS65180. Please note that at the end of each temperature acquisition the EOC interrupt will be set and an interrupt will be issued. Although the interrupt is automatically cleared, the nINT pin will be pulled low for a short amount of time (6  $\mu$ s). To avoid seeing the EOS interrupt every 60s it is recommended to mask the EOC interrupt by setting the EOC\_EN bit of the INT\_ENABLE2 register to 0.

## OVER TEMPERATURE REPORTING

The user has the option of setting HOT and COOL (not HOT) temperature thresholds as well as controlling interrupt behavior as the NTC exceeds HOT and cools down below COOL (not-HOT) threshold.

By default, TPS65180/1 compares the temperature conversion result to the HOT threshold after each conversion. If the NTC temperature is above the HOT threshold, the TMST\_HOT bit in the INT\_STATUS1 register is set to 1 and the interrupt pin (nINT) is pulled low. HOT temperature threshold is set by the host by writing to the TMST\_OS register and the HOT interrupt can be disabled by setting the HOT\_EN bit of the INT\_ENABLE1 register to 0.

Once the device has detected that the NTC is above the HOT threshold it will compare subsequent temperature acquisitions against the COOL threshold and pull the interrupt pin low when the NTC temperature drops below the COOL threshold. However, the interrupt will be issued only if the host has unmasked the COOL interrupt by setting TMST\_COOL\_EN bit of INT\_ENABLE1 register to 1. The COOL threshold is set by the host by writing to the TMST\_HYST register.

To use the full functionality of the HOT/COOL interrupts the following actions are required:

- 1. The host sets the HOT and COOL (not HOT) thresholds by writing the TMST\_OS and TMST\_HYST registers.
- 2. (2) For TPS65180 only: The host sets the READ\_THERM bit of the TMST\_CONFIG register to '1'. This initiates the temperature acquisition.
- 3. TPS65180/1 compares the result against the TMST\_OS threshold and will pull the nINT pin low if the NTC temperature exceeds the HOT threshold.
- 4. If the TPS65180/1 reports a HOT condition, the host unmasks the TMST\_COOL\_EN bit by setting it to 1 (INT\_ENABLE1 register).
- 5. The host initiates a new temperature conversion by setting the READ\_THERM bit of the TMST\_CONFIG register to 1. If the new temperature is still above the HOT threshold, a new HOT interrupt will be issued. If the temperature is below HOT but above COOL threshold, no interrupt is issued (except for EOC which is issued at the end of each conversion). If the temperature is below COOL threshold, a COOL interrupt is issued.
- 6. After the temperature drops below the COOL threshold the host should set the TMST\_COOL\_EN bit in the INT\_ENABLE1 register to 0 to mask additional COOL interrupts after subsequent temperature acquisitions.

## OVER-TEMPERATURE FAULT QUEUING

The user can specify the number of consecutive HOT temperature reads required to issue a HOT interrupt. The user can set the FAULT\_QUE[1:0] bits of the TMST\_CONFIG register to specify 1, 2, 4, or 6 consecutive reads that all must be above the HOT threshold before a HOT interrupt is issued. The fault queue is reset each time the acquired temperature drops below the HOT threshold and can also be reset by the host by setting the FAULT\_QUE\_CLR bit 1. Only if the specified number of readings have been detected which all need to be above the HOT threshold, a HOT interrupt is issued. This function is useful to reduce noise in the temperature measurements.

## **TPS65181 TEMPERATURE SENSOR**

The TPS65181 automates the temperature monitoring process and is specifically designed to operate in multi-host systems where one of the  $I^2C$  hosts, e.g. the display controller, has limited  $I^2C$  capability. Standard  $I^2C$  protocol requires the following steps to read data from a register:

- 1. Send device and register address, R/nW bit set low (write command).
- 2. Send device address, R/nW set high (read command).
- 3. The slave will respond with data from the specified register address.

Some display controllers support I<sup>2</sup>C read commands only and need to access the temperature data from the



# TPS65180, TPS65181



#### SLVSA76D -MARCH 2010-REVISED JULY 2010

www.ti.com

TPS65181 TMST\_VALUE register. To support these systems the TPS65181 automatically triggers temperature acquisition every 60s (for other acquisition intervals contact the factory) and stores the result in TMST\_VALUE register. With the FIX\_RD\_PTR bit in the FIX\_RD\_POINTER register set to 1 the device will respond to any I<sup>2</sup>C read command with data from the TMST\_VALUE register. No write command with the register address is required and address auto increment feature is disabled in this mode. Therefore reading the temperature data is reduced to two steps:

- 1. Send device address, R/nW set high (read command).
- 2. Read the data from the slave. The slave will respond with data from TMST\_VALUE register address.

Write functionality is not affected by the FIX\_RD\_PTR bit and the main controller in the system maintains full control of the PMIC. Interrupts and error flags are issued and need to be handled the same way as for the TPS65180 with two exceptions:

- 1. The FIX\_RD\_PTR bit in the FIX\_RD\_POINTER register needs to be set to 0 before the main controller can read any register different from the TMST\_VALUE register.
- Thermal shutdown (TSD), positive boost under voltage (VB\_UV), inverting buck-boost under voltage (VN\_UV), and input under voltage lock out (UVLO) interrupt bits do not have to be cleared before output rails can be re-enabled.

At system power-up the main processor sets up the PMIC by accessing the I<sup>2</sup>C registers and setting the control parameters as needed. When the system is setup correctly the main controller sets the FIX\_READ\_POINTER bit and the display controller can start accessing the temperature information. During normal operation the main controller can write to the PMIC at any time but before it can read access registers the FIX\_READ\_POINTER bit must be written 0.

The temperature range and representation of the temperature data is the same between the TPS65180 and TPS65181.

## THE FIX\_RD\_PTR BIT

The TPS65181 supports a special I<sup>2</sup>C mode making it compatible with the EPSON Broadsheet S1D13521 timing controller. Standard I<sup>2</sup>C protocol requires the following steps to read data from a register:

- 1. Send device slave address, R/nW bit set low (write command)
- 2. Send register address
- 3. Send device slave address, R/nW set high (read command)
- 4. The slave will respond with data from the specified register address.

The EPSON Broadsheet S1D13521 controller does not support I<sup>2</sup>C writes nor I<sup>2</sup>C reads from addressed registers (step 1. and 2. above) but needs to access the temperature data from the TPS65181's TMST\_VALUE register. To support Broadsheet based systems, the TPS65181 automatically triggers temperature acquisition every 60s and stores the result in TMST\_VALUE register. With the FIX\_RD\_PTR bit in the FIX\_RD\_POINTER register set to 1 the device will respond to any I<sup>2</sup>C read command with data from the TMST\_VALUE register. No write command with the register address is required and address auto increment feature is disabled in this mode. Therefore reading the temperature data is reduced to two steps:

- 1. Send device address, R/nW set high (read command)
- 2. Read the data from the slave. The slave will respond with data from TMST\_VALUE register address.

Write functionality is not affected by the FIX\_RD\_PTR bit and the main controller in the system maintains full control of the PMIC. Interrupts and error flags are issued and need to be handled the same way as for the TPS65180 with two exceptions:

- 1. The FIX\_RD\_PTR bit in the FIX\_RD\_POINTER register needs to be set to 0 before the main controller can read any register different from the TMST\_VALUE register.
- 2. Thermal Shutdown (TSD), positive boost Under Voltage (VB\_UV), inverting buck-boost Under Voltage (VN\_UV), and input Under Voltage Lock Out (UVLO) interrupt bits do not have to be cleared before output rails can be re-enabled.

u Filde Lini (s): P. 65180 (PS, 51)



SLVSA76D -MARCH 2010-REVISED JULY 2010

At system power-up the main processor sets up the PMIC by accessing the I<sup>2</sup>C registers and setting the control parameters as needed. When the system is setup correctly the main controller sets the FIX\_READ\_POINTER bit and the display controller can start accessing the temperature information. During normal operation the main controller can write to the PMIC at any time but before it can read access registers the FIX\_READ\_POINTER bit must be written 0.

## I<sup>2</sup>C BUS OPERATION

The TPS65180/1 hosts a slave  $I^2C$  interface that supports data rates up to 400 kbit/s and auto-increment addressing and is compliant to  $I^2C$  standard 3.0.





Start – Start condition G(3:0) – Group ID: Address fixed at 1001.

A(2:0) – Device Address: Address fixed at 000.

R/nW - Read / not Write Select Bit

ACK – Acknowledge S(7:0) – Subaddress: defined per register map. D(7:0) – Data; Data to be loaded into the device. Stop – Stop condition

The I<sup>2</sup>C Bus is a communications link between a controller and a series of slave terminals. The link is established using a two-wired bus consisting of a serial clock signal (SCL) and a serial data signal (SDA). The serial clock is sourced from the controller in all cases where the serial data line is bi-directional for data communication between the controller and the slave terminals. Each device has an open Drain output to transmit data on the serial data line. An external pull-up resistor must be placed on the serial data line to pull the drain output high during data transmission.

Data transmission is initiated with a start bit from the controller as shown in Figure 8. The start condition is recognized when the SDA line transitions from high to low during the high portion of the SCL signal. Upon reception of a start bit, the device will receive serial data on the SDA input and check for valid address and control information. If the appropriate group and address bits are set for the device, then the device will issue an acknowledge pulse and prepare the receive subaddress data. Subaddress data is decoded and responded to as per the Register Map section of this document. Data transmission is completed by either the reception of a stop condition or the reception of the data word sent to the device. A stop condition is recognized as a low to high transition of the SDA input during the high portion of the SCL signal. All other transitions of the SDA line must occur during the low portion of the SCL signal. An acknowledge is issued after the reception of valid address, sub-address and data words. The I<sup>2</sup>C interface will auto-sequence through register addresses, so that multiple data words can be sent for a given I<sup>2</sup>C transmission. Reference Figure 8. Please note that auto-increment is not supported when the FIX\_RD\_PTR bit is set (TPS65181 only).

uc Filde Lings): P. 65180 PS 6111

# TPS65180, TPS65181

Texas Instruments

www.ti.com

#### SLVSA76D -MARCH 2010-REVISED JULY 2010

| S SLAVE ADDRESS      | WA | SUB ADDRE        | ESS A   | S | SLAVE ADDRESS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R | Α        | DATA SUBADDR      | A  |
|----------------------|----|------------------|---------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|-------------------|----|
|                      |    |                  |         |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |          |                   |    |
|                      |    |                  | (       | ~ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   | A        |                   | ĀP |
|                      |    |                  |         |   | DATA SUBADDR +n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   | A        | DATA SUBADDR +n+1 |    |
|                      |    |                  |         |   | n bytes + ACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |          |                   |    |
|                      |    |                  |         |   | in bytes + Aore                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |          |                   |    |
| S SLAVE ADDRESS      | RA | DATA             | A       |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | A | _        |                   | ĀΡ |
| 3 SLAVE ADDRESS      |    |                  | P       | · |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | A | <u> </u> | DAIA              | AF |
|                      |    |                  |         |   | n bytes + ACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |          |                   |    |
|                      |    |                  |         |   | II Dytes ' AON                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |          |                   |    |
|                      |    |                  |         |   | A state of the second secon |   |          |                   |    |
| From master to slave | R  | Read             | S Start |   | Ā Not Acknowlege                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Э |          |                   |    |
| From slave to master | W  | Write (not read) | P Stop  |   | A Acknowlege                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |          |                   |    |

Figure 7. TOP: Standard I<sup>2</sup>C READ data transmission with address auto-increment. Bottom: I<sup>2</sup>C READ data transmission with FIX\_RD\_PTR bit set for EPSON Broadsheet support. Only address 0x00h can be read. FIX\_RD\_PTR bit has no impact on WRITE transaction.



Figure 9. I<sup>2</sup>C Data Transmission Timing

u Filde Lini (s): P. 65180 (PS 51



www.ti.com

## DATA TRANSMISSION TIMING

 $V_{BAT}$  = 3.6 V ±5%, T<sub>A</sub> = 25°C, C<sub>L</sub> = 100 pF (unless otherwise noted)

|                     | PARAMETER                                        | TEST CONDITIONS | MIN | TYP | MAX  | UNIT |
|---------------------|--------------------------------------------------|-----------------|-----|-----|------|------|
| f <sub>(SCL)</sub>  | Serial clock frequency                           |                 | 100 |     | 400  | KHz  |
|                     | Hold time (repeated) START condition. After this | SCL = 100 KHz   | 4   |     |      | μs   |
| t <sub>HD;STA</sub> | period, the first clock pulse is generated.      | SCL = 400 KHz   | 600 |     |      | ns   |
|                     | LOW period of the COL shady                      | SCL = 100 KHz   | 4.7 |     |      |      |
| t <sub>LOW</sub>    | LOW period of the SCL clock                      | SCL = 400 KHz   | 1.3 |     |      | μs   |
|                     | LUCI pariad of the SCL clask                     | SCL = 100 KHz   | 4   |     |      | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                     | SCL = 400 KHz   | 600 |     |      | ns   |
|                     | Cat up time for a reported CTADT and dition      | SCL = 100 KHz   | 4.7 |     |      | μs   |
| t <sub>SU;STA</sub> | Set-up time for a repeated START condition       | SCL = 400 KHz   | 600 |     |      | ns   |
|                     | Dete hald time                                   | SCL = 100 KHz   | 0   |     | 3.45 | μs   |
| t <sub>HD;DAT</sub> | Data hold time                                   | SCL = 400 KHz   | 0   |     | 900  | ns   |
|                     | Data set-up time                                 | SCL = 100 KHz   | 250 |     |      |      |
| t <sub>SU;DAT</sub> |                                                  | SCL = 400 KHz   | 100 |     |      | ns   |
|                     | Disa time of both CDA and COL simple             | SCL = 100 KHz   |     |     | 1000 |      |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals            | SCL = 400 KHz   |     |     | 300  | ns   |
|                     | Fall time of both CDA and COL signals            | SCL = 100 KHz   |     |     | 300  |      |
| t <sub>f</sub>      | Fall time of both SDA and SCL signals            | SCL = 400 KHz   |     |     | 300  | ns   |
|                     | Cat up time for CTOD and dition                  | SCL = 100 KHz   | 4   |     |      | μs   |
| t <sub>SU;STO</sub> | Set-up time for STOP condition                   | SCL = 400 KHz   | 600 |     |      | ns   |
|                     | Due Free Time Detucer Stee and Start Canditier   | SCL = 100 KHz   | 4.7 |     |      |      |
| t <sub>BUF</sub>    | Bus Free Time Between Stop and Start Condition   | SCL = 400 KHz   | 1.3 |     |      | μs   |
|                     | Pulse width of spikes which mst be suppressed    | SCL = 100 KHz   | n/a |     | n/a  | ~~   |
| t <sub>SP</sub>     | by the input filter                              | SCL = 400 KHz   | 0   |     | 50   | ns   |
| 0                   | Constitute land for each bus line                | SCL = 100 KHz   |     |     | 400  |      |
| Cb                  | Capacitive load for each bus line                | SCL = 400 KHz   |     |     | 400  | pF   |

22

SLVSA76D -MARCH 2010-REVISED JULY 2010

## **REGISTER ADDRESS MAP**

| INS | IRU | IME | NI | S |
|-----|-----|-----|----|---|
|     |     |     |    |   |
|     |     |     |    |   |

**I** Texas

www.ti.com

| REGISTER | ADDRESS (HEX) | ADDRESS (HEX) NAME |           | DESCRIPTION                           |
|----------|---------------|--------------------|-----------|---------------------------------------|
| 0        | 0x00          | TMST_VALUE         | N/A       | Thermistor value read by ADC          |
| 1        | 0x01          | ENABLE             | 0001 1111 | Enable/disable bits for regulators    |
| 2        | 0x02          | VP_ADJUST          | 0010 0011 | Voltage settings for VPOS, VDDH       |
| 3        | 0x03          | VN_ADJUST          | 1010 0011 | Voltage settings for VNEG, VEE        |
| 4        | 0x04          | VCOM_ADJUST        | 0111 0100 | Voltage settings for VCOM             |
| 5        | 0x05          | INT_ENABLE1        | 0111 0100 | Interrupt enable group1               |
| 6        | 0x06          | INT_ENABLE2        | 1111 1011 | Interrupt enable group2               |
| 7        | 0x07          | INT_STATUS1        | 0xxx xx00 | Interrupt status group1               |
| 8        | 0x08          | INT_STATUS2        | xxxx x0xx | Interrupt status group2               |
| 9        | 0x09          | PWR_SEQ0           | 1110 0100 | Power up sequence                     |
| 10       | 0x0A          | PWR_SEQ1           | 0010 0010 | DLY0, DLY1 time set                   |
| 11       | 0x0B          | PWR_SEQ2           | 0010 0010 | DLY2, DLY3 time set                   |
| 12       | 0x0C          | TMST_CONFIG        | 0010 0000 | Thermistor configuration              |
| 13       | 0x0D          | TMST_OS            | 0011 0010 | Thermistor hot temp set               |
| 14       | 0x0E          | TMST_HYST          | 0010 1101 | Thermistor cool temp set              |
| 15       | 0x0F          | PG_STATUS          | 0000 0000 | Power good status each rails          |
| 16       | 0x10          | REVID              | 0100 0001 | Device revision ID information        |
| 17       | 0x11          | FIX_READ_POINTER   | 0000 0000 | I <sup>2</sup> C read pointer control |



# THERMISTOR READOUT (TMST\_VALUE)

Address – 0x00h

www.ti.com

| DATA BIT    | D7              | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|-------------|-----------------|-----|-----|-----|-----|-----|-----|-----|
| FIELD NAME  | TMST_VALUE[7:0] |     |     |     |     |     |     |     |
| READ/WRITE  | R               | R   | R   | R   | R   | R   | R   | R   |
| RESET VALUE | N/A             | N/A | N/A | N/A | N/A | N/A | N/A | N/A |

| FIELD NAME      | BIT DEFINITION       |
|-----------------|----------------------|
|                 | Temperature read-out |
|                 | 1111 0110 – < -10°C  |
|                 | 1111 0110 – -10°C    |
|                 | 1111 0111 – -9°C     |
|                 |                      |
|                 | 1111 1110 – -2°C     |
|                 | 1111 1111 – -1 °C    |
| TMST_VALUE[7:0] | 0000 0000 – 0 °C     |
|                 | 0000 0001 – 1°C      |
|                 | 0000 0010 – 2°C      |
|                 |                      |
|                 | 0001 1001 – 25°C     |
|                 |                      |
|                 | 0101 0101 – 85°C     |
|                 | 0101 0101 – > 85°C   |

## **ENABLE (ENABLE)**

Address - 0x01h

| DATA BIT    | D7     | D6      | D5             | D4      | D3      | D2      | D1     | D0      |
|-------------|--------|---------|----------------|---------|---------|---------|--------|---------|
| FIELD NAME  | ACTIVE | STANDBY | V3P3_SW<br>_EN | VCOM_EN | VDDH_EN | VPOS_EN | VEE_EN | VNEG_EN |
| READ/WRITE  | R/W    | R/W     | R/W            | R/W     | R/W     | R/W     | R/W    | R/W     |
| RESET VALUE | 0      | 0       | 0              | 1       | 1       | 1       | 1      | 1       |

| FIELD NAME | BIT DEFINITION <sup>(1)</sup>                                                                  |
|------------|------------------------------------------------------------------------------------------------|
|            | STANDBY to ACTIVE transition bit                                                               |
| ACTIVE     | 1 – Transition from STANDBY to ACTIVE mode. Rails power up as defined by PWR_SEQx registers.   |
| ACTIVE     | 0 – No effect                                                                                  |
|            | NOTE: After transition bit is cleared automatically.                                           |
|            | ACTIVE to STANDBY transition bit                                                               |
| STANDBY    | 1 – Transition from ACTIVE to STANDBY mode. Rails power down as defined by PWR_SEQx registers. |
|            | 0 – No effect                                                                                  |
|            | NOTE: After transition bit is cleared automatically. STANDBY bit has priority over AVTIVE.     |
|            | VIN3P3 to V3P3 switch enable                                                                   |
| V3P3_SW_EN | 1 – Switch is ON                                                                               |
|            | 0 – Switch id OFF                                                                              |
|            | VCOM buffer enable                                                                             |
| VCOM_EN    | 1 – Enabled                                                                                    |
|            | 0 – Disabled                                                                                   |

Pro ut Filde Links): P. 65180 PS 611

(1) Enable/disable bits for regulators are AND'd with PWRx signals.

# TPS65180, TPS65181

24



#### SLVSA76D -MARCH 2010-REVISED JULY 2010

www.ti.com

| FIELD NAME | BIT DEFINITION <sup>(1)</sup>                           |  |  |  |  |  |
|------------|---------------------------------------------------------|--|--|--|--|--|
|            | VDDH charge pump enable                                 |  |  |  |  |  |
| VDDH_EN    | 1 – Enabled                                             |  |  |  |  |  |
|            | 0 – Disabled                                            |  |  |  |  |  |
|            | VPOS LDO regulator enable                               |  |  |  |  |  |
| VPOS EN    | 1 – Enabled                                             |  |  |  |  |  |
| VFU5_EN    | 0 – Disabled                                            |  |  |  |  |  |
|            | NOTE: VPOS cannot be enabled before VNEG is enabled.    |  |  |  |  |  |
|            | VEE charge pump enable                                  |  |  |  |  |  |
| VEE_EN     | 1 – Enabled                                             |  |  |  |  |  |
|            | 0 – Disabled                                            |  |  |  |  |  |
|            | VNEG LDO regulator enable                               |  |  |  |  |  |
| VNEG EN    | 1 – Enabled                                             |  |  |  |  |  |
| VINEG_EIN  | 0 – Disabled                                            |  |  |  |  |  |
|            | NOTE: When VNEG is disabled VPOS will also be disabled. |  |  |  |  |  |



# POSITIVE VOLTAGE RAIL ADJUSTMENT (VP\_ADJUST)

Address – 0x02h

www.ti.com

| DATA BIT    | D7       | D6            | D5  | D4  | D3       | D2            | D1  | D0  |
|-------------|----------|---------------|-----|-----|----------|---------------|-----|-----|
| FIELD NAME  | Not used | VDDH_SET[2:0] |     |     | not used | VPOS_SET[2:0] |     |     |
| READ/WRITE  | R        | R/W           | R/W | R/W | R        | R/W           | R/W | R/W |
| RESET VALUE | 0        | 0             | 1   | 0   | 0        | 0             | 1   | 1   |

| FIELD NAME    | BIT DEFINITION <sup>(1)</sup>                                                                                                                                                                                  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Not used      | N/A                                                                                                                                                                                                            |
|               | VDDH voltage setting                                                                                                                                                                                           |
|               | 000 – VDDH increase by 10%                                                                                                                                                                                     |
|               | 001 – VDDH increase by 5%                                                                                                                                                                                      |
|               | 010 – Nominal                                                                                                                                                                                                  |
| VDDH_SET[2:0] | 011 – VDDH decrease by 5%                                                                                                                                                                                      |
|               | 100 – VDDH decrease by 10%                                                                                                                                                                                     |
|               | 101 – Reserved                                                                                                                                                                                                 |
|               | 110 - Reserved                                                                                                                                                                                                 |
|               | 111 - Reserved                                                                                                                                                                                                 |
| Not used      | N/A                                                                                                                                                                                                            |
|               | VPOS voltage setting                                                                                                                                                                                           |
|               | 000 :  VNEG  - 0.75 V                                                                                                                                                                                          |
|               | 001 :  VNEG  - 0.5 V                                                                                                                                                                                           |
|               | 010 :  VNEG  - 0.25 V                                                                                                                                                                                          |
|               | 011 :  VNEG                                                                                                                                                                                                    |
| VPOS_SET[2:0] | 100 :  VNEG  + 0.25 V                                                                                                                                                                                          |
|               | 101 :  VNEG  + 0.5 V                                                                                                                                                                                           |
|               | 110 :  VNEG  + 0.75 V                                                                                                                                                                                          |
|               | 111 - Reserved                                                                                                                                                                                                 |
|               | NOTE: For proper tracking of the VPOS and VNEG supply these bits must remain set at their default value of 011b. VPOS will track VNEG automatically when VNEG_SET[2:0] bits of VN_ADJUST register are changed. |

(1) VDDH will be decreased from set value defined by resistor divider. Decreased VDDH value should be within spec range.

Copyright © 2010, Texas Instruments Incorporated

www.ti.com

STRUMENTS

EXAS

# NEGATIVE VOLTAGE RAIL ADJUSTMENT (VN\_ADJUST)

Address - 0x03h

| DATA BIT    | D7               | D6           | D5  | D4  | D3       | D2            | D1  | D0  |
|-------------|------------------|--------------|-----|-----|----------|---------------|-----|-----|
| FIELD NAME  | VCOM_ADJ         | VEE_SET[2:0] |     |     | Not used | VNEG_SET[2:0] |     |     |
| READ/WRITE  | R/W              | R/W          | R/W | R/W | R        | R/W           | R/W | R/W |
| RESET VALUE | 1 <sup>(1)</sup> | 0            | 1   | 0   | 0        | 0             | 1   | 1   |

#### (1) TPS65180: Bit defaults to 1; TPS65181: Bit defaults to 0

| FIELD NAME                  | BIT DEFINITION                 |  |  |  |  |  |  |
|-----------------------------|--------------------------------|--|--|--|--|--|--|
|                             | VCOM output adjustment method  |  |  |  |  |  |  |
| VCOM_ADJ                    | 0 – VCOM_XADJ pin              |  |  |  |  |  |  |
|                             | 1 – I <sup>2</sup> C interface |  |  |  |  |  |  |
|                             | VDDH voltage setting           |  |  |  |  |  |  |
|                             | 000 – VEE decrease by 10%      |  |  |  |  |  |  |
|                             | 001 – VEE decrease by 5%       |  |  |  |  |  |  |
|                             | 010 – Nominal                  |  |  |  |  |  |  |
| VEE_SET[2:0] <sup>(1)</sup> | 011 – VEE increase by 5%       |  |  |  |  |  |  |
|                             | 100 – VEE increase by 10%      |  |  |  |  |  |  |
|                             | 101 – Reserved                 |  |  |  |  |  |  |
|                             | 110 – Reserved                 |  |  |  |  |  |  |
|                             | 111 – Reserved                 |  |  |  |  |  |  |
| not used                    | N/A                            |  |  |  |  |  |  |
|                             | VNEG voltage setting           |  |  |  |  |  |  |
|                             | 000 – -15.75 V                 |  |  |  |  |  |  |
|                             | 001 – -15.50 V                 |  |  |  |  |  |  |
|                             | 010 – -15.25 V                 |  |  |  |  |  |  |
| VNEG_SET[2:0]               | 011 – -15.00 V                 |  |  |  |  |  |  |
|                             | 100 – -14.75 V                 |  |  |  |  |  |  |
|                             | 101 – -14.50 V                 |  |  |  |  |  |  |
|                             | 110 – -14.25 V                 |  |  |  |  |  |  |
|                             | 111 – Reserved                 |  |  |  |  |  |  |

(1) VEE will be decreased from set value defined by resistor divider. Decreased VEE value should be within spec range.



# VCOM ADJUSTMENT (VCOM\_ADJUST)

Address – 0x04h

www.ti.com

| DATA BIT    | D7            | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|-------------|---------------|-----|-----|-----|-----|-----|-----|-----|
| FIELD NAME  | VCOM_SET[7:0] |     |     |     |     |     |     |     |
| READ/WRITE  | R/W           | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| RESET VALUE | 0             | 1   | 1   | 1   | 0   | 1   | 0   | 0   |

| FIELD NAME    | BIT DEFINITION                                                                                                                                                                        |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | VCOM voltage adjustment                                                                                                                                                               |
|               | 0000 0000 – 0 V                                                                                                                                                                       |
|               | 0000 0001 – 11 mV                                                                                                                                                                     |
|               | 0000 0010 – 22 mV                                                                                                                                                                     |
|               |                                                                                                                                                                                       |
| VCOM_SET[7:0] | 0111 0011 – 1239 mV                                                                                                                                                                   |
|               | 0111 0100 – 1250 mV                                                                                                                                                                   |
|               | 0111 0101 – 1261 mV                                                                                                                                                                   |
|               |                                                                                                                                                                                       |
|               | 1111 1111 – 2750 mV                                                                                                                                                                   |
|               | NOTE: step size is rounded to 11 mV. Theoretical step size is $2750 \text{ mV} / 255 \text{ mV} = 10.78 \text{ mV}$ . Parametric performance is guranteed from -0.3 V to -2.5 V only. |

## INTERRUPT ENABLE 1 (INT\_ENABLE1)

Address - 0x05h

| DATA BIT    | D7       | D6     | D5     | D4              | D3               | D2      | D1       | D0       |
|-------------|----------|--------|--------|-----------------|------------------|---------|----------|----------|
| FIELD NAME  | Not used | TSD_EN | HOT_EN | TMST_HOT<br>_EN | TMST_COOL<br>_EN | UVLO_EN | Not used | Not used |
| READ/WRITE  | R        | R/W    | R/W    | R/W             | R/W              | R/W     | R        | R        |
| RESET VALUE | 0        | 1      | 1      | 1               | 0                | 1       | 0        | 0        |

| FIELD NAME   | BIT DEFINITION                            |  |  |  |  |  |
|--------------|-------------------------------------------|--|--|--|--|--|
| Not used     | N/A                                       |  |  |  |  |  |
|              | Thermal shutdown interrupt enable         |  |  |  |  |  |
| TSD_EN       | 1 – Enabled                               |  |  |  |  |  |
|              | 0 – Disabled                              |  |  |  |  |  |
|              | Thermal shutdown early warning enable     |  |  |  |  |  |
| HOT_EN       | 1 – Enabled                               |  |  |  |  |  |
|              | 0 – Disabled                              |  |  |  |  |  |
|              | Thermistor hot warning enable             |  |  |  |  |  |
| TMST_HOT_EN  | 1 – Enabled                               |  |  |  |  |  |
|              | 0 – Disabled                              |  |  |  |  |  |
|              | Thermistor hot escape interrupt enable    |  |  |  |  |  |
| TMST_COOL_EN | 1 – Enabled                               |  |  |  |  |  |
|              | 0 – Disabled                              |  |  |  |  |  |
|              | VIN under voltage detect interrupt enable |  |  |  |  |  |
| UVLO_EN      | 1 – Enabled                               |  |  |  |  |  |
|              | 0 – Disabled                              |  |  |  |  |  |
| Not used     | N/A                                       |  |  |  |  |  |
| Not used     | N/A                                       |  |  |  |  |  |

INSTRUMENTS

Texas

# INTERRUPT ENABLE 2 (INT\_ENABLE2)

SLVSA76D -MARCH 2010-REVISED JULY 2010

Address – 0x06h

| DATA BIT    | D7       | D6             | D5       | D4             | D3            | D2       | D1             | D0     |
|-------------|----------|----------------|----------|----------------|---------------|----------|----------------|--------|
| FIELD NAME  | VB_UV_EN | VDDH_UV<br>_EN | VN_UV_EN | VPOS_UV<br>_EN | VEE_UV<br>_EN | not used | VNEG_UV<br>_EN | EOC_EN |
| READ/WRITE  | R/W      | R/W            | R/W      | R/W            | R/W           | R        | R/W            | R/W    |
| RESET VALUE | 1        | 1              | 1        | 1              | 1             | 0        | 1              | 1      |

| FIELD NAME | BIT DEFINITION                                                       |  |  |  |  |  |
|------------|----------------------------------------------------------------------|--|--|--|--|--|
|            | Positive boost converter under voltage detect interrupt enable       |  |  |  |  |  |
| VB_UV_EN   | 1 – Enabled                                                          |  |  |  |  |  |
|            | 0 – Disabled                                                         |  |  |  |  |  |
|            | VDDH under voltage detect interrupt enable                           |  |  |  |  |  |
| VDDH_UV_EN | 1 – Enabled                                                          |  |  |  |  |  |
|            | 0 – Disabled                                                         |  |  |  |  |  |
|            | Inverting buck-boost converter under voltage detect interrupt enable |  |  |  |  |  |
| VN_UV_EN   | 1 – Enabled                                                          |  |  |  |  |  |
|            | 0 – Disabled                                                         |  |  |  |  |  |
|            | VPOS under voltage detect interrupt enable                           |  |  |  |  |  |
| VPOS_UV_EN | 1 – Enabled                                                          |  |  |  |  |  |
|            | 0 – Disabled                                                         |  |  |  |  |  |
|            | VEE under voltage detect interrupt enable                            |  |  |  |  |  |
| VEE_UV_EN  | 1 – Enabled                                                          |  |  |  |  |  |
|            | 0 – Disabled                                                         |  |  |  |  |  |
| not used   | N/A                                                                  |  |  |  |  |  |
|            | VNEG under voltage detect interrupt enable                           |  |  |  |  |  |
| VNEG_UV_EN | 1 – Enabled                                                          |  |  |  |  |  |
|            | 0 – Disabled                                                         |  |  |  |  |  |
|            | ADC end of conversion interrupt enable                               |  |  |  |  |  |
| EOC_EN     | 1 – Enabled                                                          |  |  |  |  |  |
|            | 0 – Disabled                                                         |  |  |  |  |  |

## INTERRUPT INT\_STATUS1 (INT\_STATUS1)

Address – 0x07h

| DATA BIT    | D7       | D6   | D5  | D4       | D3        | D2   | D1       | D0       |
|-------------|----------|------|-----|----------|-----------|------|----------|----------|
| FIELD NAME  | Not used | TSDN | HOT | TMST_HOT | TMST_COOL | UVLO | Not used | Not used |
| READ/WRITE  | R        | R    | R   | R        | R         | R    | R        | R        |
| RESET VALUE | 0        | N/A  | N/A | N/A      | N/A       | N/A  | 0        | 0        |

| FIELD NAME | BIT DEFINITION                     |
|------------|------------------------------------|
| Not used   | N/A                                |
| TSD        | Thermal shutdown interrupt         |
| HOT        | Thermal shutdown early warning     |
| TMST_HOT   | Thermistor hot warning             |
| TMST_COOL  | Thermistor hot escape interrupt    |
| UVLO       | VIN under voltage detect interrupt |
| Not used   | N/A                                |
| Not used   | N/A                                |

www.ti.com

## INTERRUPT STATUS 2 (INT\_STATUS2)

Address – 0x08h

| DATA BIT    | D7    | D6      | D5    | D4      | D3     | D2       | D1      | D0  |
|-------------|-------|---------|-------|---------|--------|----------|---------|-----|
| FIELD NAME  | VB_UV | VDDH_UV | VN_UV | VPOS_UV | VEE_UV | Not used | VNEG_UV | EOC |
| READ/WRITE  | R     | R       | R     | R       | R      | R        | R       | R   |
| RESET VALUE | N/A   | N/A     | N/A   | N/A     | N/A    | 0        | N/A     | N/A |

| FIELD NAME | BIT DEFINITION <sup>(1)</sup>                                 |
|------------|---------------------------------------------------------------|
| VB_UV      | Positive boost converter under voltage detect interrupt       |
| VDDH_UV    | VDDH under voltage detect interrupt                           |
| VN_UV      | Inverting buck-boost converter under voltage detect interrupt |
| VPOS_UV    | VPOS under voltage detect interrupt                           |
| VEE_UV     | VEE under Voltage detect interrupt                            |
| not used   | N/A                                                           |
| VNEG_UV    | VNEG under voltage detect interrupt                           |
| EOC        | ADC end of conversion interrupt                               |

(1) Under voltage detect bit is set if the corresponding rail does not come up 5 ms after it is enabled except for DCDC1 and 2 which are set 10 ms after they are enabled.

## POWER SEQUENCE REGISTER 0 (PWR\_SEQ0)

Address - 0x09h

| DATA BIT    | D7     | D6       | D5     | D4                                | D3  | D2       | D1  | D0  |
|-------------|--------|----------|--------|-----------------------------------|-----|----------|-----|-----|
| FIELD NAME  | VDDH_S | SEQ[1:0] | VPOS_S | POS_SEQ[1:0] VEE_SEQ[1:0] VNEG_SE |     | SEQ[1:0] |     |     |
| READ/WRITE  | R/W    | R/W      | R/W    | R/W                               | R/W | R/W      | R/W | R/W |
| RESET VALUE | 1      | 1        | 1      | 0                                 | 0   | 1        | 0   | 0   |

| FIELD NAME    | BIT DEFINITION <sup>(1)</sup>  |
|---------------|--------------------------------|
|               | VDDH power-up/down order       |
|               | 00 – Power-up/down on STROBE1  |
| VDDH_SEQ[1:0] | 01 – Power-up/down on STROBE2  |
|               | 10 – Power-up/down on STROBE3  |
|               | 11 – Power-up/down on STROBE4  |
|               | VPOS power-up/down order       |
|               | 00 – Power-up/down on STROBE1  |
| VPOS_SEQ[1:0] | 01 – Power-up/down on STROBE2  |
|               | 10 – Power-up/down on STROBE3  |
|               | 11 – Ppower-up/down on STROBE4 |
|               | VEE power-up/down order        |
|               | 00 – Power-up/down on STROBE1  |
| VEE_SEQ[1:0]  | 01 – Power-up/down on STROBE2  |
|               | 10 – Power-up/down on STROBE3  |
|               | 11 – Power-up/down on STROBE4  |
|               | VNEG power-up/down order       |
|               | 00 – Power-up/down on STROBE1  |
| VNEG_SEQ[1:0] | 01 – Power-up/down on STROBE2  |
|               | 10 – Power-up/down on STROBE3  |
|               | 11 – Power-up/down on STROBE4  |

Pro UK Filde Lint s): PL 65180 PS 671

(1) Power-down sequence follows the reverse order of power-up.

www.ti.com

INSTRUMENTS

Texas

# POWER SEQUENCE REGISTER 1 (PWR\_SEQ1)

Address – 0x0Ah

| DATA BIT    | D7  | D6  | D5     | D4  | D3        | D2  | D1  | D0  |  |
|-------------|-----|-----|--------|-----|-----------|-----|-----|-----|--|
| FIELD NAME  |     | DLY | 1[3:0] |     | DLY0[3:0] |     |     |     |  |
| READ/WRITE  | R/W | R/W | R/W    | R/W | R/W       | R/W | R/W | R/W |  |
| RESET VALUE | 0   | 0   | 1      | 0   | 0         | 0   | 1   | 0   |  |

| FIELD NAME | BIT DEFINITION                                                                                                                            |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------|
|            | DLY1 delay time set; defines the delay time from STROBE1 to STROBE2 during power-up and from STROBE2 to STROBE1 during power-down.        |
|            | 0000 – 0 ms                                                                                                                               |
|            | 0001 – 1 ms                                                                                                                               |
| DLY1[3:0]  | 0010 – 2 ms                                                                                                                               |
|            | 0011 – 3 ms                                                                                                                               |
|            |                                                                                                                                           |
|            | 1110 – 14 ms                                                                                                                              |
|            | 1111 – 15 ms                                                                                                                              |
|            | DLY0 delay time set; defines the delay time from WAKEUP high to STROBE1 during power-up and from WAKEUP low to STROBE4 during power-down. |
|            | 0000 – 0 ms                                                                                                                               |
|            | 0001 – 1 ms                                                                                                                               |
| DLY0[3:0]  | 0010 – 2 ms                                                                                                                               |
|            | 0011 – 3 ms                                                                                                                               |
|            |                                                                                                                                           |
|            | 1110 – 14 ms                                                                                                                              |
|            | 1111 – 15 ms                                                                                                                              |



www.ti.com

# POWER SEQUENCE REGISTER 2 (PWR\_SEQ2)

Address – 0x0Bh

| DATA BIT    | D7        | D6  | D5  | D4  | D3        | D2  | D1  | D0  |  |
|-------------|-----------|-----|-----|-----|-----------|-----|-----|-----|--|
| FIELD NAME  | DLY3[3:0] |     |     |     | DLY2[3:0] |     |     |     |  |
| READ/WRITE  | R/W       | R/W | R/W | R/W | R/W       | R/W | R/W | R/W |  |
| RESET VALUE | 0         | 0   | 1   | 0   | 0         | 0   | 1   | 0   |  |

| FIELD NAME | BIT DEFINITION                                                                                                                     |
|------------|------------------------------------------------------------------------------------------------------------------------------------|
|            | DLY3 delay time set; defines the delay time from STROBE3 to STROBE4 during power-up and from STROBE4 to STROBE3 during power-down. |
|            | 0000 – 0 ms                                                                                                                        |
|            | 0001 – 1 ms                                                                                                                        |
| DLY3[3:0]  | 0010 – 2 ms                                                                                                                        |
|            | 0011 – 3 ms                                                                                                                        |
|            |                                                                                                                                    |
|            | 1110 – 14 ms                                                                                                                       |
|            | 1111 – 15 ms                                                                                                                       |
|            | DLY2 delay time set; defines the delay time from STROBE2 to STROBE3 during power-up and from STROBE3 to STROBE2 during power-down. |
|            | 0000 – 0 ms                                                                                                                        |
|            | 0001 – 1 ms                                                                                                                        |
| DLY2[3:0]  | 0010 – 2 ms                                                                                                                        |
|            | 0011 – 3 ms                                                                                                                        |
|            |                                                                                                                                    |
|            | 1110 – 14 ms                                                                                                                       |
|            | 1111 – 15 ms                                                                                                                       |

www.ti.com

Instruments

Texas

# THERMISTOR CONFIGURATION REGISTER (TMST\_CONFIG)

Address – 0x0Ch

| DATA BIT    | D7             | D6       | D5       | D4              | D3  | D2                | D1       | D0       |
|-------------|----------------|----------|----------|-----------------|-----|-------------------|----------|----------|
| FIELD NAME  | READ_<br>THERM | Not used | CONV_END | FAULT_QUE [1:0] |     | FAULT_QUE<br>_CLR | Not used | Not used |
| READ/WRITE  | R/W            | R        | R        | R/W             | R/W | R/W               | R        | R        |
| RESET VALUE | 0              | 0        | 1        | 0               | 0   | 0                 | 0        | 0        |

| FIELD NAME      | BIT DEFINITION                                                                                  |  |  |  |  |  |
|-----------------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                 | Read thermistor value                                                                           |  |  |  |  |  |
| READ_THERM      | 1 – Initiates temperature acquisition                                                           |  |  |  |  |  |
| READ_THERM      | 0 – No effect                                                                                   |  |  |  |  |  |
|                 | NOTE: bit is self-cleared after acquisition is completed                                        |  |  |  |  |  |
| Not used        | N/A                                                                                             |  |  |  |  |  |
|                 | ADC conversion done flag                                                                        |  |  |  |  |  |
| CONV_END        | 1 – Conversion is finished                                                                      |  |  |  |  |  |
|                 | 0 – Conversion is not finished                                                                  |  |  |  |  |  |
|                 | Number of faults to detect before TMST_HOT interrupt is asserted                                |  |  |  |  |  |
|                 | 00 – 1 time                                                                                     |  |  |  |  |  |
| FAULT_QUE [1:0] | 01 – 2 times                                                                                    |  |  |  |  |  |
|                 | 10 – 4 times                                                                                    |  |  |  |  |  |
|                 | 11 – 6 times                                                                                    |  |  |  |  |  |
|                 | Fault counter clear                                                                             |  |  |  |  |  |
| FAULT_QUE_CLR   | 1 – Clears fault counter                                                                        |  |  |  |  |  |
|                 | 0 - Fault counter is cleared automatically if thermistor reading is less than TMST_HOT_SET[7:0] |  |  |  |  |  |
| Not used        | N/A                                                                                             |  |  |  |  |  |
| Not used        | N/A                                                                                             |  |  |  |  |  |

32



www.ti.com

# THERMISTOR HOT THRESHOLD (TMST\_OS)

Address – 0x0Dh

| DATA BIT    | D7                | D6  | D5  | D4  | D3  | D2  | D1  | D0  |  |
|-------------|-------------------|-----|-----|-----|-----|-----|-----|-----|--|
| FIELD NAME  | TMST_HOT_SET[7:0] |     |     |     |     |     |     |     |  |
| READ/WRITE  | R/W               | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| RESET VALUE | 0                 | 0   | 1   | 1   | 0   | 0   | 1   | 0   |  |

| FIELD NAME        | BIT DEFINITION                       |
|-------------------|--------------------------------------|
|                   | Defined the thermistor HOT threshold |
|                   | 1000 0000 - Reserved                 |
|                   |                                      |
|                   | 1111 0101 - Reserved                 |
|                   | 1111 0110 – -10°C                    |
|                   | 1111 0111 – -9°C                     |
|                   |                                      |
|                   | 1111 1110 – -2°C                     |
|                   | 1111 1111 – -1°C                     |
|                   | 0000 0000 – 0°C                      |
| TMST_HOT_SET[7:0] | 0000 0001 – 1°C                      |
|                   | 0000 0010 – 2°C                      |
|                   |                                      |
|                   | 0001 1001 – 25°C                     |
|                   |                                      |
|                   | 0011 0010 – 50°C                     |
|                   |                                      |
|                   | 0101 0101 – 85°C                     |
|                   | 0101 0110 - Reserved                 |
|                   |                                      |
|                   | 0111 1111 - Reserved                 |

# THERMISTOR COOL THRESHOLD (TMST\_HYST)

Address – 0x0Eh

| DATA BIT    | D7                 | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|-------------|--------------------|-----|-----|-----|-----|-----|-----|-----|
| FIELD NAME  | TMST_COOL_SET[7:0] |     |     |     |     |     |     |     |
| READ/WRITE  | R/W                | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| RESET VALUE | 0                  | 0   | 1   | 0   | 1   | 1   | 0   | 1   |

| FIELD NAME        | BIT DEFINITION                       |  |  |  |  |  |
|-------------------|--------------------------------------|--|--|--|--|--|
|                   | Defined the thermistor HOT threshold |  |  |  |  |  |
|                   | 1000 0000 - Reserved                 |  |  |  |  |  |
|                   |                                      |  |  |  |  |  |
|                   | 1111 0101 - Reserved                 |  |  |  |  |  |
|                   | 1111 0110 – -10°C                    |  |  |  |  |  |
|                   | 1111 0111 – -9°C                     |  |  |  |  |  |
|                   |                                      |  |  |  |  |  |
|                   | 1111 1110 – -2°C                     |  |  |  |  |  |
|                   | 1111 1111 – -1°C                     |  |  |  |  |  |
|                   | 0000 0000 – 0°C                      |  |  |  |  |  |
| TMST_HOT_SET[7:0] | 0000 0001 – 1°C                      |  |  |  |  |  |
|                   | 0000 0010 – 2°C                      |  |  |  |  |  |
|                   |                                      |  |  |  |  |  |
|                   | 0001 1001 – 25°C                     |  |  |  |  |  |
|                   |                                      |  |  |  |  |  |
|                   | 0010 1101 – 45°C                     |  |  |  |  |  |
|                   |                                      |  |  |  |  |  |
|                   | 0101 0101 – 85°C                     |  |  |  |  |  |
|                   | 0101 0110 - Reserved                 |  |  |  |  |  |
|                   |                                      |  |  |  |  |  |
|                   | 0111 1111 - Reserved                 |  |  |  |  |  |

# POWER GOOD STATUS (PG\_STATUS)

Address – 0x0Fh

34

| DATA BIT    | D7    | D6      | D5    | D4      | D3     | D2       | D1      | D0       |
|-------------|-------|---------|-------|---------|--------|----------|---------|----------|
| FIELD NAME  | VB_PG | VDDH_PG | VN_PG | VPOS_PG | VEE_PG | Not used | VNEG_PG | Not used |
| READ/WRITE  | R     | R       | R     | R       | R      | R        | R       | R        |
| RESET VALUE | 0     | 0       | 0     | 0       | 0      | 0        | 0       | 0        |

| FIELD NAME | BIT DEFINITION                      |
|------------|-------------------------------------|
| VB_PG      | Positive boost converter power good |
| VDDH_PG    | VDDH power good                     |
| VN_PG      | Inverting buck-boost power good     |
| VPOS_PG    | VPOS power good                     |
| VEE_PG     | VEE power good                      |
| not used   | N/A                                 |
| VNEG_PG    | VNEG power good                     |
| not used   | N/A                                 |

Texas

www.ti.com



www.ti.com

## **REVISION AND VERSION CONTROL (REVID)**

Address – 0x10h

| DATA BIT    | D7   | D6     | D5               | D4 | D3  | D2           | D1  | D0  |  |  |
|-------------|------|--------|------------------|----|-----|--------------|-----|-----|--|--|
| FIELD NAME  | MJRE | V[1:0] | [1:0] MNREV[1:0] |    |     | VERSION[3:0] |     |     |  |  |
| READ/WRITE  | R    | R      | R                | R  | R   | R            | R   | R   |  |  |
| RESET VALUE | 0    | 1      | 0                | 0  | N/A | N/A          | N/A | N/A |  |  |

| FIELD NAME   | BIT DEFINITION     |
|--------------|--------------------|
|              | Major revision     |
|              | 00 – Not used      |
| MJREV[1:0]   | 01 – 1px release   |
|              | 10 – 2px release   |
|              | 11 – 3px release   |
|              | Minor revision     |
|              | 00 – xp0 release   |
| MNREV[1:0]   | 01 – xp1 release 1 |
|              | 10 – xp2 release 2 |
|              | 11 – xp3 release 3 |
|              | Version ID         |
| VERSION[4:0] | 0000 – TPS65180    |
|              | 0001 – TPS65181    |

## I<sup>2</sup>C READ POINTER CONTROL (FIX\_READ\_POINTER)

Address - 0x11h

| DATA BIT    | D7       | D6       | D5       | D4       | D3       | D2       | D1       | D0         |
|-------------|----------|----------|----------|----------|----------|----------|----------|------------|
| FIELD NAME  | Not used | FIX_RD_PTR |
| READ/WRITE  | R        | R        | R        | R        | R        | R        | R        | R/W        |
| RESET VALUE | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0          |

| FIELD NAME | BIT DEFINITION                                          |
|------------|---------------------------------------------------------|
| Not used   | N/A                                                     |
|            | I <sup>2</sup> C read pointer control                   |
| FIX_RD_PTR | 1 – Read pointer is fixed to 0x00                       |
|            | 0 – read pointer is controlled through I <sup>2</sup> C |

Prous Filde Lint (s): P.65180 (PS 5) 1



## **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login)               |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-------------------------------------------|
| TPS65180RGZR     | ACTIVE                | VQFN         | RGZ                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          | Request Free Samples                      |
| TPS65180RGZT     | ACTIVE                | VQFN         | RGZ                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          | Contact TI Distributor<br>or Sales Office |
| TPS65181RGZR     | ACTIVE                | VQFN         | RGZ                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          | Request Free Samples                      |
| TPS65181RGZT     | ACTIVE                | VQFN         | RGZ                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          | Contact TI Distributor<br>or Sales Office |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal Device | 1    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------------------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65180RGZR                       | VQFN | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| TPS65180RGZT                       | VQFN | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| TPS65181RGZR                       | VQFN | RGZ                | 48 | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |
| TPS65181RGZT                       | VQFN | RGZ                | 48 | 250  | 180.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q2               |

# www.BDTIC.com/TI

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

20-Jul-2010



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS65180RGZR | VQFN         | RGZ             | 48   | 2500 | 346.0       | 346.0      | 33.0        |
| TPS65180RGZT | VQFN         | RGZ             | 48   | 250  | 190.5       | 212.7      | 31.8        |
| TPS65181RGZR | VQFN         | RGZ             | 48   | 2500 | 346.0       | 346.0      | 33.0        |
| TPS65181RGZT | VQFN         | RGZ             | 48   | 250  | 190.5       | 212.7      | 31.8        |

# www.BDTIC.com/TI

# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.

E. Falls within JEDEC MO-220.



# THERMAL PAD MECHANICAL DATA

## RGZ (S-PVQFN-N48)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.





NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

4206354-3/N 07/10



RGZ (S-PVQFN-N48)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.

F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated

# www.BDTIC.com/TI