

SWCS046C -MARCH 2010-REVISED JUNE 2010

**Integrated Power Management Unit Top Specification** 

Check for

Samples: TPS65910, TPS659101, TPS659102, TPS659103, TPS659104, TPS659105, TPS659106, TPS659107, TPS659108, TPS659109

#### **FEATURES**

www.ti.com

The purpose of the TPS65910 device is to provide the following resources:

- Embedded power controller
- Two efficient step-down dc-dc converters for processor cores
- One efficient step-down dc-dc converter for I/O power
- One efficient step-up 5-V dc-dc converter
- SmartReflex<sup>™</sup> compliant dynamic voltage management for processor cores
- 8 LDO voltage regulators and one RTC LDO (internal purpose)
- One high-speed I<sup>2</sup>C interface for general-purpose control commands (CTL-I<sup>2</sup>C)
- One high-speed I<sup>2</sup>C interface for SmartReflex Class 3 control and command (SR-I<sup>2</sup>C)
- Two enable signals multiplexed with SR-I<sup>2</sup>C, configurable to control any supply state and processor cores supply voltage
- Thermal shutdown protection and hot-die detection
- A real-time clock (RTC) resource with:
  - Oscillator for 32.768-kHz crystal or 32-kHz built-in RC oscillator
  - Date, time and calendar
  - Alarm capability
- One configurable GPIO
- DC-DC switching synchronization through internal or external 3-MHz clock

#### APPLICATIONS

- Portable and handheld systems
- OMAP3 power management

#### **DESCRIPTION**

The TPS65910 is an integrated power-management IC available in 48-QFN package and dedicated to applications powered by one Li-lon or Li-lon polymer battery cell or 3-series Ni-MH cells, or by a 5-V input; it requires multiple power rails. The device provides three step-down converters, one step-up converter, and eight LDOs and is designed to support the specific power requirements of OMAP-based applications.

Two of the step-down converters provide power for dual processor cores and are controllable by a dedicated class-3 SmartReflex interface for optimum power savings. The third converter provides power for the I/Os and memory in the system.

The device includes eight general-purpose LDOs providing a wide range of voltage and current capabilities; they are fully controllable by the I<sup>2</sup>C interface. The use of the LDOs is flexible; they are intended to be used as follows: Two LDOs are designated to power the PLL and video DAC supply rails on the OMAP based processors, four general-purpose auxiliary LDOs are available to provide power to other devices in the system, and two LDOs are provided to power DDR memory supplies in applications requiring these memories.

In addition to the power resources, the device contains an embedded power controller (EPC) to manage the power sequencing requirements of the OMAP systems and an (RTC).

Figure 1 shows the top-level diagram of the device.



**TEXAS** 





Figure 1. 48-QFN Top-Level Diagram



SWCS046C -MARCH 2010-REVISED JUNE 2010

#### Table 1. SUPPORTED PROCESSORS AND CORRESPONDING PART NUMBERS

| Compatible Processor <sup>(1)</sup>                                                                               | Part Number <sup>(1)</sup> |
|-------------------------------------------------------------------------------------------------------------------|----------------------------|
| TI processors - OMAP3 family, OMAP-L137/8, AM3505/17, AM1808/06, AM1705/07, AM3715/03, TMS320C6742/6/8, DM3730/25 | TPS65910A1RSL              |
| Samsung - S5PV210, S5PC1xx                                                                                        | TPS659101A1RSL             |
| Samsung - S3C64xx                                                                                                 | TPS659102A1RSL             |
| Reserved                                                                                                          | TPS659103A1RSL             |
| Reserved                                                                                                          | TPS659104A1RSL             |
| TI processors - DM643x, DM644x                                                                                    | TPS659105A1RSL             |
| Reserved                                                                                                          | TPS659106A1RSL             |
| Reserved                                                                                                          | TPS659107A1RSL             |
| Reserved                                                                                                          | TPS659108A1RSL             |
| Freescale - i.MX51                                                                                                | TPS659109A1RSL             |

The RSL package is available in tape and reel. See PACKAGING INFORMATION for details for corresponding part numbers, quantities and ordering information.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

Stresses beyond those listed under below may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated below are not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The absolute maximum ratings for the TPS65910 device are listed below:

| PARAMETER                                                                                             | MIN        | MAX                        | UNIT |
|-------------------------------------------------------------------------------------------------------|------------|----------------------------|------|
| Voltage range on pins/balls VCC1, VCC2, VCCIO, VCC3, VCC4, VCC5, VCC6, VCC7                           | -0.3       | 7                          | V    |
| Voltage range on pins/balls VDDIO                                                                     | -0.3       | 3.6                        | V    |
| Voltage range on pins/balls OSC32KIN, OSC32KOUT, BOOT1, BOOT0                                         | -0.3       | VRTC <sub>MAX</sub> + 0.3  | V    |
| Voltage range on pins/balls SDA_SDI, SCL_SCK, SDASR_EN2, SCLSR_EN1, SLEEP, INT1, CLK32KOUT, NRESPWRON | -0.3       | VDDIO <sub>MAX</sub> + 0.3 | V    |
| Voltage range on pins/balls PWRON                                                                     | -0.3       | 7                          | V    |
| Voltage range on pins/balls PWRHOLD <sup>(1)</sup> GPIO_CKSYNC <sup>(2)</sup>                         | -0.3       | 7                          | V    |
| Functional junction temperature range                                                                 | -45        | 150                        | °C   |
| Peak output current on all other terminals than power resources                                       | <b>–</b> 5 | 5                          | mA   |

I/O supplied from VDDIO but which can be driven from to a VBAT voltage level

#### THERMAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

| Package    | R <sub>θja</sub> (°C/W) | TA < 25°C Power<br>Rating (W) | DERATING<br>FACTOR ABOVE<br>25 °C<br>(mW/°C) | TA = 70°C Power<br>(W) | TA = 85°C Power<br>Rating (W) |
|------------|-------------------------|-------------------------------|----------------------------------------------|------------------------|-------------------------------|
| RSL 48-QFN | 37                      | 2.6                           | 37                                           | 1.48                   | 1                             |

The thermal resistance R<sub>BJP</sub> junction-to-power PAD of the RSL package is 1.1°C/W

The value of thermal resistance R<sub>0,JA</sub> junction-to-ambient was measured on a high K.

I/O supplied from VRTC but can be driven to a VBAT voltage level



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

Lists of the recommended operating maximum ratings for the TPS65910 device are given below.

| PARAMETER                                                      | TEST CONDITIONS                           | MIN  | NOM     | MAX  | UNIT |
|----------------------------------------------------------------|-------------------------------------------|------|---------|------|------|
| V <sub>CC</sub> : Input voltage range on pins/ba<br>VCC7       | ills VCC1, VCC2, VCCIO, VCC3, VCC4, VCC5, | 2.7  | 3.6     | 5.5  | V    |
| V <sub>CCP</sub> : Input voltage range on pins/b               | alls VCC6                                 | 1.7  | 3.6     | 5.5  | V    |
| Input voltage range on pins/balls VI                           |                                           | 1.65 | 1.8/3.3 | 3.45 | V    |
| Input voltage range on pins/balls P                            |                                           | 0    | 3.6     | 5.5  | V    |
| Input voltage range on pins/balls SI<br>SLEEP, INT1, CLK32KOUT | DA_SDI, SCL_SCK, SDASR_EN2, SCLSR_EN1,    | 1.65 | VDDIO   | 3.45 | V    |
| Input voltage range on pins/balls P                            | WRHOLD, GPIO_CKSYNC                       | 1.65 | VDDIO   | 5.5  | V    |
| Operating free-air temperature, T <sub>A</sub>                 |                                           | -40  | 27      | 85   | °C   |
| Junction temperature T <sub>J</sub>                            |                                           | -40  | 27      | 125  | °C   |
| Storage temperature range                                      |                                           | -65  | 27      | 150  | °C   |
| Lead temperature (soldering, 10 s)                             |                                           |      | 260     |      | °C   |
|                                                                | Power References                          | 1    |         |      |      |
| VREF filtering capacitor C <sub>O(VREF)</sub>                  | Connected from VREF to REFGND             |      | 100     |      | nF   |
|                                                                | VDD1 SMPS                                 |      |         |      | T    |
| Input capacitor C <sub>I(VCC1)</sub>                           | X5R or X7R dielectric                     |      | 10      |      | μF   |
| Filter capacitor C <sub>O(VDD1)</sub>                          | X5R or X7R dielectric                     | 4    | 10      | 12   | μF   |
| C <sub>O</sub> filter capacitor ESR                            | f = 3 MHz                                 |      | 10      | 300  | mΩ   |
| Inductor L <sub>O(VDD1)</sub>                                  |                                           |      | 2.2     |      | μH   |
| L <sub>O</sub> inductor dc resistor DCR <sub>L</sub>           | VDD2 SMPS                                 |      |         | 125  | mΩ   |
| Input capacitor C <sub>I(VCC2)</sub>                           | X5R or X7R dielectric                     |      | 10      |      | μF   |
| Filter capacitor C <sub>O(VDD2)</sub>                          | X5R or X7R dielectric                     | 4    | 10      | 12   | μF   |
| C <sub>O</sub> filter capacitor ESR                            | f = 3 MHz                                 |      | 10      | 300  | mΩ   |
| Inductor L <sub>O(VDD2)</sub>                                  |                                           |      | 2.2     |      | μH   |
| L <sub>O</sub> inductor dc resistor DCR <sub>L</sub>           |                                           |      |         | 125  | mΩ   |
|                                                                | VIO SMPS                                  |      |         |      |      |
| Input capacitor C <sub>I(VIO)</sub>                            | X5R or X7R dielectric                     |      | 10      |      | μF   |
| Filter capacitor C <sub>O(VIO)</sub>                           | X5R or X7R dielectric                     | 4    | 10      | 12   | μF   |
| C <sub>O</sub> filter capacitor ESR                            | f = 3 MHz                                 |      | 10      | 300  | mΩ   |
| Inductor L <sub>O(VIO)</sub>                                   |                                           |      | 2.2     |      | μH   |
| L <sub>O</sub> inductor dc resistor DCR <sub>L</sub>           | VDIG1 LDO                                 |      |         | 125  | mΩ   |
| Input capacitor C <sub>I(VCC6)</sub>                           | X5R or X7R dielectric                     |      | 4.7     |      | μF   |
| Filtering capacitor C <sub>O(VDIG1)</sub>                      |                                           | 0.8  | 2.2     | 2.64 | μF   |
| C <sub>O</sub> filtering capacitor ESR                         |                                           | 0    |         | 500  | mΩ   |
|                                                                | VDIG2 LDO                                 | •    |         |      | •    |
| Filtering capacitor C <sub>O(VDIG2)</sub>                      |                                           | 0.8  | 2.2     | 2.64 | μF   |
| C <sub>O</sub> filtering capacitor ESR                         |                                           | 0    |         | 500  | mΩ   |
|                                                                | VPLL LDO                                  |      |         |      |      |
| Input capacitor C <sub>I(VCC5)</sub>                           | X5R or X7R dielectric                     |      | 4.7     |      | μF   |
| Filtering capacitor C <sub>O(VPLL)</sub>                       |                                           | 0.8  | 2.2     | 2.64 | μF   |
| C <sub>O</sub> filtering capacitor ESR                         |                                           | 0    |         | 500  | mΩ   |
|                                                                | VDAC LDO                                  |      |         |      |      |
| Filtering capacitor C <sub>O(VDAC)</sub>                       |                                           | 0.8  | 2.2     | 2.64 | μF   |
| C <sub>O</sub> filtering capacitor ESR                         |                                           | 0    |         | 500  | mΩ   |



# SWCS046C -MARCH 2010-REVISED JUNE 2010

#### **RECOMMENDED OPERATING CONDITIONS (continued)**

over operating free-air temperature range (unless otherwise noted)

Lists of the recommended operating maximum ratings for the TPS65910 device are given below.

| PARAMETER                                                        | TEST CONDITIONS                                           | MIN      | NOM    | MAX   | UNIT                |
|------------------------------------------------------------------|-----------------------------------------------------------|----------|--------|-------|---------------------|
|                                                                  | VMMC LDO                                                  |          |        |       |                     |
| Input capacitor C <sub>I(VCC4)</sub>                             | X5R or X7R dielectric                                     |          | 4.7    |       | μF                  |
| Filtering capacitor C <sub>O(VMMC)</sub>                         |                                                           | 0.8      | 2.2    | 2.64  | μF                  |
| C <sub>O</sub> filtering capacitor ESR                           |                                                           | 0        |        | 500   | mΩ                  |
|                                                                  | VAUX33 LDO                                                |          |        |       |                     |
| Filtering capacitor C <sub>O(VAUX33)</sub>                       |                                                           | 0.8      | 2.2    | 2.64  | μF                  |
| C <sub>O</sub> filtering capacitor ESR                           |                                                           | 0        |        | 500   | mΩ                  |
|                                                                  | VAUX1 LDO                                                 |          |        |       |                     |
| Input capacitor C <sub>I(VCC3)</sub>                             | X5R or X7R dielectric                                     |          | 4.7    |       | μF                  |
| Filtering capacitor C <sub>O(VAUX1)</sub>                        |                                                           | 0.8      | 2.2    | 2.64  | μF                  |
| C <sub>O</sub> filtering capacitor ESR                           |                                                           | 0        |        | 500   | mΩ                  |
| Of interning capacitor Lett                                      | VAUX2 LDO                                                 |          |        | 000   | 11122               |
| Filtering capacitor C <sub>O(VAUX2)</sub>                        | 1.10X2 250                                                | 0.8      | 2.2    | 2.64  | μF                  |
| C <sub>O</sub> filtering capacitor ESR                           |                                                           | 0.0      | 2.2    | 500   | mΩ                  |
| Continue capacitor Lor                                           | VRTC LDO                                                  | 0        |        | 300   | 11122               |
| Input capacitor C <sub>I(VCC7)</sub>                             | X5R or X7R dielectric                                     |          | 4.7    |       | μF                  |
| Filtering capacitor C <sub>O(VRTC)</sub>                         | X3X 01 XXX dielectric                                     | 0.8      | 2.2    | 2.64  | μF                  |
| C <sub>O</sub> filtering capacitor ESR                           |                                                           | 0.8      | 2.2    |       |                     |
| C <sub>O</sub> lillering capacitor ESR                           | VDD3 SMPS                                                 | U        |        | 500   | mΩ                  |
| lanut annathan C                                                 |                                                           |          | 4.7    |       |                     |
| Input capacitor C <sub>I(VDD3)</sub>                             | X5R or X7R dielectric                                     |          | 4.7    | 40    | _                   |
| Filter capacitor C <sub>O(VDD3)</sub>                            | X5R or X7R dielectric                                     | 4        | 10     | 12    | μF                  |
| C <sub>O</sub> filter capacitor ESR                              | f = 1 MHz                                                 |          | 10     | 300   | mΩ                  |
| Inductor L <sub>O(VDD3)</sub>                                    |                                                           | 2.8      | 4.7    | 6.6   | μH                  |
| L <sub>O</sub> inductor DC resistor DCR <sub>L</sub>             |                                                           |          | 50     | 500   | mΩ                  |
|                                                                  | Backup Battery                                            |          |        | T     | T                   |
| Backup battery capacitor C <sub>BB</sub>                         |                                                           | 5        | 10     | 2000  | mF                  |
| Series resistors                                                 | 5 to 15 mF                                                | 10       |        | 1500  | Ω                   |
|                                                                  | I <sup>2</sup> C Interfaces                               |          |        |       |                     |
| SDA_SDI, SCL_SCK, SDASR_EN2, SCLSR_EN1 external pull-up resistor | Connected to VDDIO                                        |          | 1.2    |       | kΩ                  |
| С                                                                | rystal Oscillator (connected from OSC32KIN to             | OSC32KOL | JT)    |       |                     |
| Crystal frequency                                                | @ specified load cap value                                |          | 32.768 |       | kHz                 |
| Crystal tolerance                                                | @ 27°C                                                    | -20      | 0      | 20    | ppm                 |
| Frequency Temperature coefficient.                               | Oscillator contribution (not including crystal variation) | -0.5     |        | 0.5   | ppm/°C              |
| Secondary temperature coefficient                                |                                                           | -0.04    | -0.035 | -0.03 | ppm/°C <sup>2</sup> |
| Voltage coefficient                                              |                                                           | -2       |        | 2     | ppm/V               |
| Max crystal series resistor                                      | @ Fundamental frequency                                   |          |        | 90    | kΩ                  |
| Crystal load capacitor                                           | According to crystal data sheet                           | 6        |        | 12.5  | pF                  |
| Load crystal oscillator Coscin<br>,Coscout                       | parallel mode Including parasitic PCB capacitor           | 12       |        | 25    | pF                  |
| Quality factor                                                   |                                                           | 8000     |        | 80000 |                     |



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **ESD SPECIFICATIONS**

| ESD METHOD                | STANDARD REFERENCE | PERFORMANCE | TI STANDARD<br>REQUIREMENTS |
|---------------------------|--------------------|-------------|-----------------------------|
| Human body model (HBM)    | EIA/JESD22-A114D   | 2000 V      | 2000 V                      |
| Charge device model (CDM) | EIA/JESD22-C101C   | 500 V       | 500 V                       |

SWCS046C -MARCH 2010-REVISED JUNE 2010



# I/O PULLUP AND PULLDOWN CHARACTERISTICS

| PARAMETER                                                                                | TEST CONDITIONS                  | MIN  | TYP | MAX  | UNIT |
|------------------------------------------------------------------------------------------|----------------------------------|------|-----|------|------|
| SDA_SDI, SCL_SCK, SDASR_EN2,<br>SCLSR_EN1 external pullup resistor                       | Connected to VDDIO               |      | 1.2 |      | kΩ   |
| SDA_SDI, SCL_SCK, SDASR_EN2,<br>SCLSR_EN1 Programmable pullup (DFT, default<br>inactive) | Grounded, VDDIO = 1.8 V          | -45% | 8   | +45% | kΩ   |
| SLEEP, PWRHOLD, programmable pulldown (default active)                                   | @ 1.8 V, VRTC = 1.8 V            | 2    | 4.5 | 10   | μΑ   |
| BOOT0, BOOT1 programmable pulldown (default active)                                      | @ 1.8 V, VRTC = 1.8 V            | 2    | 4.5 | 10   | μΑ   |
| NRESPWRON pulldown                                                                       | @ 1.8 V, VCC7 = 5.5 V, OFF state | 2    | 4.5 | 10   | μA   |
| 32KCLKOUT pulldown (disabled in Active-sleep state)                                      | @ 1.8 V, VRTC = 1.8 V, OFF state | 2    | 4.5 | 10   | μA   |
| PWRON programmable pullup (default active)                                               | Grounded, VCC7 = 5.5 V           | -40  | -31 | -15  | μA   |
| GPIO_CKSYNC programmable pullup (default active)                                         | Grounded, VRTC = 1.8 V           | -27  | -18 | -9   | μΑ   |

The internal pullups on the CTL-I<sup>2</sup>C and SR-I<sup>2</sup>C balls are used for test purposes or when the SR-I<sup>2</sup>C interface is not used. Discrete pullups to the VIO supply must be mounted on the board in order to use the  $I^2C$  interfaces. The internal  $I^2C$  pullups must not be used for functional applications



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **DIGITAL I/O VOLTAGE ELECTRICAL CHARACTERISTICS**

| PARAMETER                                           |                                 | MIN                | TYP            | MAX          | UNIT |
|-----------------------------------------------------|---------------------------------|--------------------|----------------|--------------|------|
|                                                     | Related I/O: P                  | WRON               | -              | -            |      |
| Low-level input voltage V <sub>IL</sub>             |                                 |                    |                | 0.3 x VCC7   | V    |
| High-level input voltage V <sub>IH</sub>            |                                 | 0.7 x VCC7         |                |              | V    |
|                                                     | Related I/Os: PWRHOLD           | , GPIO_CKSYNC      |                |              |      |
| Low-level input voltage V <sub>IL</sub>             |                                 |                    |                | 0.45         | V    |
| High-level input voltage V <sub>IH</sub>            |                                 | 1.3                | VDDIO/V<br>CC7 | VCC7         | V    |
|                                                     | Related I/O: BOOT0, E           | BOOT1, SLEEP       | ,              |              |      |
| Low-level input voltage V <sub>IL</sub>             |                                 |                    |                | 0.35 x VDDIO | V    |
| High-level input voltage V <sub>IH</sub>            |                                 | 0.65 x VDDIO       |                |              | V    |
|                                                     | Related I/Os: NRESPWRON         | I, INT1, 32KCLKOUT | ,              |              |      |
| Low-level output voltage V <sub>OL</sub>            | I <sub>OL</sub> = 100 μA        |                    |                | 0.2          | V    |
|                                                     | I <sub>OL</sub> = 2 mA          |                    |                | 0.45         | V    |
| High-level output voltage V <sub>OH</sub>           | I <sub>OH</sub> = 100 μA        | VDDIO – 0.2        |                |              | V    |
|                                                     | I <sub>OH</sub> = 2 mA          | VDDIO - 0.45       |                |              | V    |
|                                                     | Related Open-Drain              | I/Os: GPIO0        | ,              |              |      |
| Low-level output voltage V <sub>OL</sub>            | I <sub>OL</sub> = 100 μA        |                    |                | 0.2          | V    |
|                                                     | I <sub>OL</sub> = 2 mA          |                    |                | 0.45         | V    |
| I <sup>2</sup> C∹                                   | Specific Related I/Os: SCL, SDA | A, SCLSR_EN1, SDAS | R_EN2          |              |      |
| Low-level input voltage V <sub>IL</sub>             |                                 | -0.5               |                | 0.3 x VDDIO  | V    |
| High-level input voltage V <sub>IH</sub>            |                                 | 0.7 x VDDIO        |                |              | V    |
| Hysteresis                                          |                                 | 0.1 x VDDIO        |                |              | V    |
| Low-level output voltage V <sub>OL</sub> @ 3mA (sin | nk current), VDDIO = 1.8 V      |                    |                | 0.2 × VDDIO  | V    |
| Low-level output voltage V <sub>OL</sub> @ 3mA (sin | nk current), VDDIO = 3.3 V      |                    |                | 0.4 x VDDIO  | V    |

SWCS046C -MARCH 2010-REVISED JUNE 2010

#### I<sup>2</sup>C INTERFACE AND CONTROL SIGNALS

| NO.          | PARAMETER                  | TEST CONDITIONS                                                          | MIN                          | TYP | MAX  |
|--------------|----------------------------|--------------------------------------------------------------------------|------------------------------|-----|------|
|              |                            | INT1 rise and fall times, C <sub>L</sub> = 5 to 35 pF                    | 5                            | 10  | ns   |
|              |                            | NRESPWRON rise and fall times, C <sub>L</sub> = 5 to 35 pF               | 5                            | 10  | ns   |
|              |                            | SLAVE HIGH-SPEED MODE                                                    |                              |     |      |
|              |                            | SCL/SCLSR_EN1 and SDA/SDASR_EN2 rise and fall time, $C_L = 10$ to 100 pF | 10                           | 80  | ns   |
|              |                            | Data rate                                                                |                              | 3.4 | Mbps |
| 13           | t <sub>su(SDA-SCLH)</sub>  | Setup time, SDA valid to SCL high                                        | 10                           |     | ns   |
| 14           | t <sub>h(SCLL-SDA)</sub>   | Hold time, SDA valid from SCL low                                        | 0                            | 70  | ns   |
| 17           | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high to SDA low                                          | 160                          |     | ns   |
| 18           | t <sub>h(SDAL-SCLL)</sub>  | Hold time, SCL low from SDA low                                          | 160                          |     | ns   |
| 19           | t <sub>su(SDAH-SCLH)</sub> | Setup time, SDA high to SCL high                                         | 160                          |     | ns   |
|              |                            | SLAVE FAST MODE                                                          |                              |     |      |
|              |                            | SCL/SCLSR_EN1 and SDA/SDASR_EN2 rise and fall time, $C_L = 10$ to 400 pF | 20 +<br>0.1 × C <sub>L</sub> | 250 | ns   |
|              |                            | Data rate                                                                |                              | 400 | Kbps |
| 13           | t <sub>su(SDA-SCLH)</sub>  | Setup time, SDA valid to SCL high                                        | 100                          |     | ns   |
| 14           | t <sub>h(SCLL-SDA)</sub>   | Hold time, SDA valid from SCL low                                        | 0                            | 0.9 | μs   |
| 17           | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high to SDA low                                          | 0.6                          |     | μs   |
| 18           | t <sub>h(SDAL-SCLL)</sub>  | Hold time, SCL low from SDA low                                          | 0.6                          |     | μs   |
| 19           | t <sub>su(SDAH-SCLH)</sub> | Setup time, SDA high to SCL high                                         | 0.6                          |     | μs   |
|              |                            | SLAVE STANDARD MODE                                                      |                              |     |      |
|              |                            | SCL/SCLSR_EN1 and SDA/SDASR_EN2 rise and fall time, $C_L = 10$ to 400 pF |                              | 250 | ns   |
|              |                            | Data rate                                                                |                              | 100 | Kbps |
| 13           | t <sub>su(SDA-SCLH)</sub>  | Setup time, SDA valid to SCL high                                        | 250                          |     | ns   |
| 14           | t <sub>h(SCLL-SDA)</sub>   | Hold time, SDA valid from SCL low                                        | 0                            |     | μs   |
| 17           | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high to SDA low                                          | 4.7                          |     | μs   |
| 18           | t <sub>h(SDAL-SCLL)</sub>  | Hold time, SCL low from SDA low                                          | 4                            |     | μs   |
| 19           | t <sub>su(SDAH-SCLH)</sub> | Setup time, SDA high to SCL high                                         | 4                            |     | μs   |
|              |                            | SWITCHING CHARACTERISTICS                                                |                              |     |      |
|              |                            | SLAVE HIGH-SPEED MODE                                                    |                              |     |      |
| I1           | t <sub>w(SCLL)</sub>       | Pulse duration, SCL low                                                  | 160                          |     | ns   |
| 12           | t <sub>w(SCLH)</sub>       | Pulse duration, SCL high                                                 | 60                           |     | ns   |
| <del>.</del> |                            | SLAVE FAST MODE                                                          |                              | -   |      |
| I1           | t <sub>w(SCLL)</sub>       | Pulse duration, SCL low                                                  | 1.3                          |     | μs   |
| 12           | t <sub>w(SCLH)</sub>       | Pulse duration, SCL high                                                 | 0.6                          |     | μs   |
|              |                            | SLAVE STANDARD MODE                                                      | · 1                          |     | •    |
| I1           | t <sub>w(SCLL)</sub>       | Pulse duration, SCL low                                                  | 4.7                          |     | μs   |
| 12           | t <sub>w(SCLH)</sub>       | Pulse duration, SCL high                                                 | 4                            |     | μs   |



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **POWER CONSUMPTION**

over operating free-air temperature range (unless otherwise noted)

All current consumption measurements are relative to the FULL chip, all VCC inputs set to VBAT voltage.

| PARAMETER           | TEST CONDITIONS                                                                                             | MIN | TYP  | MAX | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Device BACKUP state | VBAT = 2.4 V, VBACKUP = 0 V,                                                                                |     | 11   | 16  |      |
|                     | VBAT = 0 V, VBACKUP = 3.2 V                                                                                 |     | 6    | 9   | μA   |
| Device OFF state    | VBAT = 3.6 V, CK32K clock running                                                                           |     |      |     |      |
|                     | BOOT[1:0] = 00: 32-kHz RC oscillator                                                                        |     | 16.5 | 23  |      |
|                     | BOOT[1:0] = 01: 32-kHz quartz or bypass oscillator, BOOT0P = 0                                              |     | 15   | 20  |      |
|                     | BOOT[1:0] = 01, Backup Battery Charger on, VBACKUP = 3.2 V                                                  |     | 32   | 42  | μΑ   |
|                     | VBAT = 5 V, CK32K clock running:                                                                            |     | 20   | 28  |      |
|                     | BOOT[1:0] = 00: RC oscillator                                                                               |     |      |     |      |
| Device SLEEP state  | VBAT = 3.6 V, CK32K clock running, PWRHOLDP = 0                                                             |     |      |     |      |
|                     | BOOT[1:0] = 00, 3 DC-DCs on, 5 LDOs and VRTC on, no load                                                    |     | 295  |     | μA   |
|                     | BOOT[1:0] = 01, 3 DC-DCs on, 3 LDOs and VRTC on, no load, BOOT0P = 0                                        |     | 279  |     | μ, ι |
| Device ACTIVE state | VBAT = 3.6 V, CK32K clock running, PWRHOLDP = 0                                                             |     |      |     |      |
|                     | BOOT[1:0] = 00, 3 DC-DCs on, 5 LDOs and VRTC on, no load                                                    |     | 1    |     |      |
|                     | BOOT[1:0] = 01, 3 DC-DCs on, 3 LDOs and VRTC on, no load, BOOT0P = 0                                        |     | 0.9  |     | mA   |
|                     | BOOT[1:0] = 00, 3 DC-DCs on PWM mode (VDD1_PSKIP = VDD2_PSKIP = VIO_PSKIP = 0), 5 LDOs and VRTC on, no load |     | 21   |     |      |

#### **POWER REFERENCES AND THRESHOLDS**

| PARAMETER                                               | TEST CONDITIONS                                                        | MIN | TYP               | MAX | UNIT |
|---------------------------------------------------------|------------------------------------------------------------------------|-----|-------------------|-----|------|
| Output reference voltage (VREF terminal)                | Device in active or low-power mode                                     | -1% | 0.85              | +1% | V    |
| Main battery charged threshold VMBCH (programmable)     | Measured on VCC7 terminal Triggering monitored through NRESPRWON       |     |                   |     |      |
|                                                         | VMBCH_VSEL = 11, BOOT[1:0] = 11 or 00                                  |     | 3                 |     |      |
|                                                         | VMBCH_VSEL = 10                                                        |     | 2.9               |     | V    |
|                                                         | VMBCH_VSEL = 01                                                        |     | 2.8               |     | V    |
|                                                         | VMBCH_VSEL = 00                                                        |     | bypassed          |     |      |
| Main battery discharged threshold VMBDCH (programmable) | Measured on VCC7 terminal (MTL prg) Triggering monitored through INT1  |     | VMBCH –<br>100 mV |     | V    |
| Main battery low threshold VMBLO (MB comparator)        | Measured on VCC7 terminal (Triggering monitored on terminal NRESPWRON) | 2.5 | 2.6               | 2.7 | V    |
| Main battery high threshold VMBHI                       | VBACKUP = 0 V, measured on terminal VCC7 (MB comparator)               | 2.6 | 2.75              | 3   | V    |
|                                                         | VBACKUP = 3.2 V, measured on terminal VCC7                             | 2.5 | 2.55              | 3   |      |
| Main battery not present threshold VBNPR                | Measured on terminal VCC7 (Triggering monitored on terminal VRTC)      | 1.9 | 2.1               | 2.2 | V    |
| Ground current (analog references                       | V <sub>CC</sub> = 3.6 V                                                |     |                   |     |      |
| + comparators + backup battery                          | Device in OFF state                                                    |     | 8                 |     |      |
| switch)                                                 | Device in ACTIVE or SLEEP state                                        |     | 20                |     | μA   |

SWCS046C -MARCH 2010-REVISED JUNE 2010



#### THERMAL MONITORING AND SHUTDOWN

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                     | TEST CONDITIONS                                   | MIN | TYP | MAX | UNIT |
|-----------------------------------------------|---------------------------------------------------|-----|-----|-----|------|
| Hot-die temperature rising threshold          | THERM_HDSEL[1:0] = 00                             |     | 117 |     |      |
|                                               | THERM_HDSEL[1:0] = 01                             |     | 121 |     | °C   |
|                                               | THERM_HDSEL[1:0] = 10                             | 113 | 125 | 136 | 30   |
|                                               | THERM_HDSEL[1:0] = 11                             |     | 130 |     |      |
| Hot-die temperature hysteresis                |                                                   |     | 10  |     | °C   |
| Thermal shutdown temperature rising threshold |                                                   | 136 | 148 | 160 | °C   |
| Thermal shutdown temperature hysteresis       |                                                   |     | 10  |     | °C   |
| Ground current                                | Device in ACTIVE state, Temp = 27°C, VCC7 = 3.6 V |     | 6   |     | μA   |

#### 32-kHz RTC CLOCK

| PARAMETER                             | TEST CONDITIONS                          | MIN            | TYP    | MAX  | UNIT |
|---------------------------------------|------------------------------------------|----------------|--------|------|------|
| CLK32KOUT rise and fall time          | C <sub>L</sub> = 35 pF                   |                |        | 10   | ns   |
|                                       | Bypass Clock (OSC32KIN: input, OSC32Ki   | OUT floating)  | •      |      | •    |
| Input bypass clock frequency          | OSCKIN input                             |                | 32     |      | kHz  |
| Input bypass clock duty cycle         | OSCKIN input                             | 40%            |        | 60%  |      |
| Input bypass clock rise and fall time | 10% - 90%, OSC32KIN input,               |                | 10     | 20   | ns   |
| CLK32KOUT duty cycle                  | Logic output signal                      | 40%            |        | 60%  |      |
| Bypass clock setup time               | 32KCLKOUT output                         |                |        | 1    | ms   |
| Ground current                        | Bypass mode                              |                |        | 1.5  | μΑ   |
| Crys                                  | stal oscillator (connected from OSC32KIN | to OSC32KOUT   | 7)     |      |      |
| Output frequency                      | CK32KOUT output                          |                | 32.768 |      | kHz  |
| Oscillator startup time               | On power on                              |                |        | 2    | s    |
| Ground current                        |                                          |                | 1.5    |      | μΑ   |
| RC o                                  | scillator (OSC32KIN: grounded TBC, OSC   | 32KOUT floatin | g)     |      | •    |
| Output frequency                      | CK32KOUT output                          |                | 32     |      | kHz  |
| Output frequency accuracy             | @ 25°C                                   | -15%           | 0%     | +15% |      |
| Cycle jitter (RMS)                    | Oscillator contribution                  |                |        | +10% |      |
| Output duty cycle                     |                                          | +40%           | +50%   | +60% |      |
| Settling time                         |                                          |                |        | 150  | μs   |
| Ground current                        | Active @ fundamental frequency           |                | 4      |      | μΑ   |



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **BACKUP BATTERY CHARGER**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                            | TEST CONDITIONS                                         | MIN             | TYP  | MAX  | UNIT |
|--------------------------------------|---------------------------------------------------------|-----------------|------|------|------|
| Backup battery charging current      | VBACKUP = 0 to 2.8 V, BBCHEN = 1                        | 350             | 650  | 900  | μΑ   |
| End-of-charge backup battery voltage | VCC5 = 3.6 V, I <sub>VBACKUP</sub> = -10 μA, BBSEL = 10 | -3%             | 3.15 | +3%  |      |
|                                      | VCC5 = 3.6 V, $I_{VBACKUP} = -10 \mu A$ , BBSEL = 00    | -3%             | 3    | +3%  |      |
|                                      | VCC5 = 3.6 V, $I_{VBACKUP} = -10 \mu A$ , BBSEL = 01    | -3%             | 2.52 | +3%  | V    |
|                                      | VCC5 = 3.6 V, I <sub>VBACKUP</sub> = -10 μA, BBSEL = 11 | VBAT –<br>0.3 V |      | VBAT | •    |
|                                      | VCC5 = 3.0 V, I <sub>VBACKUP</sub> = -10 μA, BBSEL = 10 | VBAT –<br>0.2 V |      | VBAT |      |
| Ground current                       | On mode                                                 |                 | 10   |      | μΑ   |

#### **VRTC LDO**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                | TEST CONDITIONS                                                                                                                       | MIN  | TYP  | MAX               | UNIT |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------|------|
| Input voltage V <sub>IN</sub>            | On mode                                                                                                                               | 2.5  |      | 5.5               | V    |
|                                          | Back-up mode                                                                                                                          | 1.9  |      | 3                 | V    |
| DC output voltage V <sub>OUT</sub>       | On mode, 3.0 V < V <sub>IN</sub> < 5.5 V                                                                                              | 1.78 | 1.83 | 1.88              | V    |
|                                          | Back-up mode, $2.3 \text{ V} \leq \text{V}_{\text{IN}} \leq 2.6 \text{ V}$                                                            | 1.72 | 1.78 | 1.84              | V    |
| Rated output current I <sub>OUTmax</sub> | On mode                                                                                                                               | 20   |      |                   | A    |
|                                          | Back-up mode                                                                                                                          | 0.1  |      |                   | mA   |
| DC load regulation                       | On mode, I <sub>OUT</sub> = I <sub>OUTmax</sub> to 0                                                                                  |      |      | 50                | mV   |
|                                          | Back-up mode, $I_{OUT} = I_{OUTmax}$ to 0                                                                                             |      |      | 50                | IIIV |
| DC line regulation                       | On mode, $V_{IN} = 3.0 \text{ V}$ to $V_{INmax} @ I_{OUT} = I_{OUTmax}$                                                               |      |      | 2.5               |      |
|                                          | Back-up mode, $V_{IN}$ = 2.3 V to 5.5 V @ $I_{OUT}$ = $I_{OUTmax}$                                                                    |      |      | 25                | mV   |
| Transient load regulation                | On mode, $V_{IN} = V_{INmin} + 0.2 \text{ V to } V_{INmax}$                                                                           |      |      | 50 <sup>(1)</sup> | mV   |
|                                          | $I_{OUT} = I_{OUT_{max}}/2$ to $I_{OUT_{max}}$ in 5 µs and $I_{OUT} = I_{OUT_{max}}$ to $I_{OUT_{max}}/2$ in 5 µs                     |      |      |                   |      |
| Transient line regulation                | On mode, $V_{IN} = V_{INmin} + 0.5 \text{ V}$ to $V_{INmin}$ in 30 µs                                                                 |      |      | 25 <sup>(1)</sup> | mV   |
|                                          | And $V_{IN} = V_{INmin}$ to $V_{INmin}$ + 0.5 V in 30 $\mu$ s, $I_{OUT} = I_{OUTmax}/2$                                               |      |      |                   |      |
| Turn-on time                             | $I_{OUT}$ = 0, $V_{IN}$ rising from 0 up to 3.6 V, @ $V_{OUT}$ = 0.1 V up to $V_{OUTmin}$                                             |      | 2.2  |                   | ms   |
| Ripple rejection                         | $V_{IN} = V_{INDC} + 100 \text{ mV}_{pp} \text{ tone, } V_{INDC+} = V_{INmin} + 0.1 \text{ V to } V_{INmax} @ I_{OUT} = I_{OUTmax}/2$ |      |      |                   |      |
|                                          | f = 217 Hz                                                                                                                            |      | 55   |                   | dB   |
|                                          | f = 50 kHz                                                                                                                            |      | 35   |                   | UD   |
| Ground current                           | Device in ACTIVE state                                                                                                                |      | 23   |                   |      |
|                                          | Device in BACKUP or OFF state                                                                                                         |      | 3    |                   | μA   |

(1) These parameters are not tested. They are used for design specification only.

# RODUCT PREVIEW

#### **VIO SMPS**

Instruments

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                 | TEST CONDITIONS                                                                                                        | MIN  | TYP                         | MAX | UNIT     |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|-----------------------------|-----|----------|
| Input voltage (VCCIO and VCC7) $\mathrm{V}_{\mathrm{IN}}$ | V <sub>OUT</sub> = 1.5 V or 1.8 V                                                                                      | 2.7  |                             | 5.5 |          |
|                                                           | V <sub>OUT</sub> = 2.5 V                                                                                               | 3.4  |                             | 5.5 | V        |
|                                                           | V <sub>OUT</sub> = 3.3 V                                                                                               | 4.2  |                             | 5.5 |          |
| DC output voltage (V <sub>OUT</sub> )                     | PWM mode (VIO_PSKIP = 0) or pulse skip mode I <sub>OUT</sub> to I <sub>MAX</sub>                                       |      |                             |     |          |
|                                                           | VSEL=00                                                                                                                | -3%  | 1.5                         | +3% |          |
|                                                           | VSEL = 01, default BOOT[1:0] = 00 and 01                                                                               | -3%  | 1.8                         | +3% |          |
|                                                           | VSEL = 10                                                                                                              | -3%  | 2.5                         | +3% | V        |
|                                                           | VSEL = 11                                                                                                              | -3%  | 3.3                         | +3% |          |
|                                                           | Power down                                                                                                             |      | 0                           |     |          |
| Rated output current I <sub>OUTmax</sub>                  | ILIMSEL[1:0] = 00                                                                                                      | 600  |                             |     |          |
|                                                           | ILIMSEL[1:0] = 01                                                                                                      | 1000 |                             |     | mA       |
| P-channel MOSFET                                          | $V_{IN} = V_{INmin}$                                                                                                   |      | 300                         |     |          |
| On-resistance R <sub>DS(ON)</sub> PMOS                    | V <sub>IN</sub> = 3.8 V                                                                                                |      | 250                         | 400 | mΩ       |
| P-channel leakage current I <sub>LK PMOS</sub>            | V <sub>IN</sub> = V <sub>INMAX</sub> , SWIO = 0 V                                                                      |      |                             | 2   | μA       |
| N-channel MOSFET                                          | $V_{IN} = V_{MIN}$                                                                                                     |      | 300                         |     |          |
| On-resistance R <sub>DS(ON)_NMOS</sub>                    | V <sub>IN</sub> = 3.8 V                                                                                                |      | 250                         | 400 | mΩ       |
| N-channel leakage current I <sub>LK NMOS</sub>            | $V_{IN} = V_{INmax}$ , SWIO = $V_{INmax}$                                                                              |      |                             | 2   | μA       |
| PMOS current limit (high-side)                            | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , ILIMSEL[1:0] = 00                                                                | 800  |                             |     | r        |
| 3 - 1 - 1                                                 | V <sub>IN</sub> = V <sub>INmin</sub> to V <sub>INmax</sub> , ILIMSEL[1:0] = 01                                         | 1200 |                             |     | mA       |
| NMOS current limit (low-side)                             | Source current load:                                                                                                   |      |                             |     |          |
| Time Courter mine (con elae)                              | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , ILIMSEL[1:0] = 00                                                                | 800  |                             |     |          |
|                                                           | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , $ILIMSEL[1:0] = 01$                                                              | 1200 |                             |     |          |
|                                                           | Sink current load:                                                                                                     | 1200 |                             |     | mA       |
|                                                           | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , ILIMSEL[1:0] = 00                                                                | 800  |                             |     |          |
|                                                           | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , $ILIMSEL[1:0] = 00$<br>$V_{IN} = V_{INmin}$ to $V_{INmax}$ , $ILIMSEL[1:0] = 01$ | 1200 |                             |     |          |
| DC load regulation                                        | On mode, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                                   | 1200 |                             | 20  | mV       |
| DC line regulation                                        | On mode, V <sub>IN</sub> = V <sub>INmin</sub> to V <sub>INmax</sub>                                                    |      |                             | 20  | mV       |
| -                                                         | @ I <sub>OUT</sub> = I <sub>OUTmax</sub>                                                                               |      |                             |     |          |
| Transient load regulation                                 | V <sub>IN</sub> = 3.8 V, V <sub>OUT</sub> = 1.8 V                                                                      |      |                             | 50  | mV       |
| Transient load regulation                                 | I <sub>OUT</sub> = 0 to 500 mA , Max slew = 100 mA/µs                                                                  |      |                             |     |          |
|                                                           | I <sub>OUT</sub> = 700 to 1200 mA , Max slew = 100 mA/μs                                                               |      | 050                         |     |          |
| t on, off to on                                           | I <sub>OUT</sub> = 200 mA                                                                                              |      | 350                         |     | μs       |
| Overshoot                                                 | SMPS turned on                                                                                                         |      | 3%                          |     |          |
| Power-save mode Ripple voltage                            | Pulse skipping mode, I <sub>OUT</sub> = 1 mA                                                                           |      | 0.025 ×<br>V <sub>OUT</sub> |     | $V_{PP}$ |
| Switching frequency                                       |                                                                                                                        | 2.7  | 3                           | 3.3 | MHz      |
| Minimum On Time T <sub>ON(MIN)</sub>                      |                                                                                                                        |      | 35                          |     | ns       |
| P-channel MOSFET                                          |                                                                                                                        |      |                             |     |          |
| VFBIO internal resistance                                 |                                                                                                                        | 0.5  | 1                           |     | ΜΩ       |
| Ground current (I <sub>Q</sub> )                          | Off                                                                                                                    |      |                             | 1   |          |
|                                                           | PWM mode, $I_{OUT} = 0$ mA, $V_{IN} = 3.8$ V, $VIO_PSKIP = 0$                                                          |      | 7500                        |     |          |
|                                                           | Pulse skipping mode, no switching, 3-MHz clock on                                                                      |      | 250                         |     | μΑ       |
|                                                           | Low-power (pulse skipping) mode, no switching                                                                          |      |                             |     |          |
|                                                           | ST[1:0]=11                                                                                                             |      | 63                          |     |          |

PS 55 101 TP: 659 02 TPS65 103 TI TPS659107 TPS659108 TPS659109



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **VIO SMPS (continued)**

| PARAMETER             | TEST CONDITIONS                                                                                            | MIN | TYP | MAX | UNIT |
|-----------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Conversion efficiency | PWM mode, DCR <sub>L</sub> < 50 m $\Omega$ , V <sub>OUT</sub> = 1.8 V, V <sub>IN</sub> = 3.6 V:            |     |     |     |      |
|                       | I <sub>OUT</sub> = 10 mA                                                                                   |     | 44% |     |      |
|                       | I <sub>OUT</sub> = 200 mA                                                                                  |     | 87% |     |      |
|                       | I <sub>OUT</sub> = 400 mA                                                                                  |     | 86% |     |      |
|                       | I <sub>OUT</sub> = 800 mA                                                                                  |     | 76% |     |      |
|                       | I <sub>OUT</sub> = 1000 mA                                                                                 |     | 72% |     |      |
|                       | Pulse skipping mode, DCR <sub>L</sub> < 50 m $\Omega$ , V <sub>OUT</sub> = 1.8 V, V <sub>IN</sub> = 3.6 V: |     |     |     |      |
|                       | I <sub>OUT</sub> = 1 mA                                                                                    |     | 71% |     |      |
|                       | I <sub>OUT</sub> = 10 mA                                                                                   |     | 80% |     |      |
|                       | I <sub>OUT</sub> = 200 mA                                                                                  |     | 87% |     |      |



#### **VDD1 SMPS**

| PARAMETER                                                   | TEST CONDITIONS                                                                                              | MIN                    | TYP                         | MAX | UNIT            |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------|-----|-----------------|
| Input voltage (VCC1 and VCC7) $V_{\text{IN}}$               | $V_{IOUT} = 0.6 V$ to 1.5 V, VGAIN_SEL = 00                                                                  | 2.7                    |                             | 5.5 |                 |
|                                                             | V <sub>OUT</sub> > 1.8 V, VGAIN_SEL = 10 or 11                                                               | V <sub>OUT</sub> + 0.9 |                             | 5.5 | V               |
| DC output voltage (V <sub>OUT</sub> )                       | VGAIN_SEL = 00, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub> :                                                |                        |                             |     |                 |
|                                                             | max programmable voltage, SEL[6:0] = 1001011                                                                 |                        | 1.5                         |     |                 |
|                                                             | default voltage, BOOT[1:0] = 00                                                                              | -3%                    | 1.2                         | +3% |                 |
|                                                             | default voltage, BOOT[1:0] = 01                                                                              | -3%                    | 1.2                         | +3% | V               |
|                                                             | min programmable voltage, SEL[6:0] = 0000011                                                                 |                        | 0.6                         |     |                 |
|                                                             | SEL[6:0] = 000000: power down                                                                                |                        | 0                           |     |                 |
|                                                             | VGAIN_SEL = 10, SEL = 0101011 = 43, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                              | -3%                    | 2.2                         | +3% | V               |
|                                                             | VGAIN_SEL = 11, SEL = 0101000 = 40, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                              | -3%                    | 3.2                         | +3% | V               |
| DC output voltage programmable step (V <sub>OUTSTEP</sub> ) | VGAIN_SEL = 00, 72 steps                                                                                     |                        | 12.5                        |     | mV              |
| Rated output current I <sub>OUTmax</sub>                    | ILIMSEL = 0                                                                                                  | 1000                   |                             |     | mA              |
|                                                             | ILIMSEL = 1                                                                                                  | 1500                   |                             |     | III/A           |
| P-channel MOSFET                                            | $V_{IN} = V_{INmin}$                                                                                         |                        | 300                         |     | mΩ              |
| On-resistance R <sub>DS(ON)_PMOS</sub>                      | V <sub>IN</sub> = 3.8 V                                                                                      |                        | 250                         | 400 | 11122           |
| P-channel leakage current                                   | $V_{IN} = V_{INmax}$ , SW1 = 0 V                                                                             |                        |                             | 2   | μΑ              |
| I <sub>LK_PMOS</sub>                                        |                                                                                                              |                        |                             |     |                 |
| N-channel MOSFET                                            | $V_{IN} = V_{MIN}$                                                                                           |                        | 300                         |     | mΩ              |
| On-resistance R <sub>DS(ON)_NMOS</sub>                      | V <sub>IN</sub> = 3.8 V                                                                                      |                        | 250                         | 400 | 11152           |
| N-channel leakage current I <sub>LK_NMOS</sub>              | $V_{IN} = V_{INmax}$ , SW1 = $V_{INmax}$                                                                     |                        |                             | 2   | μΑ              |
| PMOS current limit (high-side)                              | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , $ILIMSEL = 0$                                                          | 1200                   |                             |     | mA              |
|                                                             | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , $ILIMSEL = 1$                                                          | 2200                   |                             |     | ША              |
| NMOS current limit (low-side)                               | Source current load:                                                                                         |                        |                             |     |                 |
|                                                             | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , $ILIMSEL = 0$                                                          | 1200                   |                             |     |                 |
|                                                             | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , ILIMSEL = 1<br>Sink current load:                                      | 2200                   |                             |     | mA              |
|                                                             | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , ILIMSEL = 0                                                            | 1200                   |                             |     |                 |
|                                                             | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , ILIMSEL = 1                                                            | 1800                   |                             |     |                 |
| DC load regulation                                          | On mode, $I_{OUT} = 0$ to $I_{OUT_{max}}$                                                                    |                        |                             | 20  | mV              |
| DC line regulation                                          | On mode, V <sub>IN</sub> = V <sub>INmin</sub> to V <sub>INmax</sub> @ I <sub>OUT</sub> = I <sub>OUTmax</sub> |                        |                             | 20  | mV              |
| Transient load regulation                                   | V <sub>IN</sub> = 3.8 V, V <sub>OUT</sub> = 1.2 V                                                            |                        |                             |     |                 |
| Ü                                                           | I <sub>OUT</sub> = 0 to 500 mA , Max slew = 100 mA/μs                                                        |                        |                             | 50  | mV              |
|                                                             | I <sub>OUT</sub> = 700 mA to 1.2A , Max slew = 100 mA/µs                                                     |                        |                             |     |                 |
| t on, off to on                                             | I <sub>OUT</sub> = 200 mA                                                                                    |                        | 350                         |     | μs              |
| Output voltage transition rate                              | From V <sub>OUT</sub> = 0.6 V to 1.5 V and V <sub>OUT</sub> = 1.5 V to 0.6 V I <sub>OUT</sub> = 500 mA       |                        |                             |     |                 |
|                                                             | TSTEP[2:0] = 001                                                                                             |                        | 12.5                        |     |                 |
|                                                             | TSTEP[2:0] = 011 (default)                                                                                   |                        | 7.5                         |     | mV/μs           |
|                                                             | TSTEP[2:0] = 111                                                                                             |                        | 2.5                         |     |                 |
| Overshoot                                                   | SMPS turned on                                                                                               |                        | 3%                          |     |                 |
| Power-save mode ripple voltage                              | Pulse skipping mode, I <sub>OUT</sub> = 1 mA                                                                 |                        | 0.025 ×<br>V <sub>OUT</sub> |     | V <sub>PP</sub> |
| Switching frequency                                         |                                                                                                              | 2.7                    | 3                           | 3.3 | MHz             |



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **VDD1 SMPS (continued)**

| PARAMETER                            | TEST CONDITIONS                                                                                | MIN | TYP  | MAX | UNIT |
|--------------------------------------|------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Minimum on time t <sub>ON(MIN)</sub> |                                                                                                |     | 35   |     | ns   |
| P-channel MOSFET                     |                                                                                                |     |      |     |      |
| VFB1 internal resistance             |                                                                                                | 0.5 | 1    |     | МΩ   |
| Ground current (I <sub>Q</sub> )     | Off                                                                                            |     |      | 1   |      |
|                                      | PWM mode, $I_{OUT} = 0$ mA, $V_{IN} = 3.8$ V, VDD1_PSKIP = 0                                   |     | 7500 |     |      |
|                                      | Pulse skipping mode, no switching                                                              |     | 78   |     | μA   |
|                                      | Low-power (pulse skipping) mode, no switching                                                  |     |      |     |      |
|                                      | ST[1:0] = 11                                                                                   |     | 63   |     |      |
| Conversion efficiency                | PWM mode, DCR <sub>L</sub> < 0.1 $\Omega$ , V <sub>OUT</sub> = 1.2 V, V <sub>IN</sub> = 3.6 V: |     |      |     |      |
|                                      | I <sub>OUT</sub> = 10 mA                                                                       |     | 35%  |     |      |
|                                      | I <sub>OUT</sub> = 200 mA                                                                      |     | 82%  |     |      |
|                                      | I <sub>OUT</sub> = 400 mA                                                                      |     | 81%  |     |      |
|                                      | I <sub>OUT</sub> = 800 mA                                                                      |     | 74%  |     |      |
|                                      | I <sub>OUT</sub> = 1500 mA                                                                     |     | 62%  |     |      |
|                                      | PFM mode, DCR <sub>L</sub> < 0.1 $\Omega$ , V <sub>OUT</sub> = 1.2 V, V <sub>IN</sub> = 3.6 V: |     |      |     |      |
|                                      | I <sub>OUT</sub> = 1 mA                                                                        |     | 59%  |     |      |
|                                      | I <sub>OUT</sub> = 10 mA                                                                       |     | 70%  |     |      |
|                                      | I <sub>OUT</sub> = 200 mA                                                                      |     | 82%  |     |      |

# RODUCT PREVIEV

### **VDD2 SMPS**

Instruments

| PARAMETER                                                   | TEST CONDITIONS                                                                                        | MIN                    | TYP                       | MAX | UNIT            |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------|---------------------------|-----|-----------------|
| Input voltage (VCC2 and VCC4) $\mathrm{V}_{\mathrm{IN}}$    | $V_{IOUT} = 0.6 \text{ V to } 1.5 \text{ V, VGAIN\_SEL} = 00$                                          | 2.7                    |                           | 5.5 |                 |
|                                                             | V <sub>IOUT</sub> > 1.8 V, VGAIN_SEL = 10 or 11                                                        | V <sub>OUT</sub> + 0.9 |                           | 5.5 | V               |
| DC output voltage (V <sub>OUT</sub> )                       | VGAIN_SEL = 00, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub> :                                          |                        |                           |     |                 |
|                                                             | max programmable voltage, SEL[6:0] = 1001011                                                           |                        | 1.5                       |     |                 |
|                                                             | default, BOOT[1:0] = 01                                                                                | -3%                    | 1.2                       | +3% |                 |
|                                                             | min programmable voltage, SEL[6:0] = 0000011                                                           |                        | 0.6                       |     | V               |
|                                                             | SEL[6:0] = 000000: power down                                                                          |                        | 0                         |     | V               |
|                                                             | VGAIN_SEL = 10, SEL = 0101011 = 43                                                                     | -3%                    | 2.2                       | +3% |                 |
|                                                             | VGAIN_SEL = 11, default, BOOT[1:0] = 00                                                                | -3%                    | 3.3                       | +3% |                 |
| DC output voltage programmable step (V <sub>OUTSTEP</sub> ) | VGAIN_SEL = 00, 72 steps                                                                               |                        | 12.5                      |     | mV              |
| Rated output current I <sub>OUTmax</sub>                    | ILIMSEL = 0                                                                                            | 1000                   |                           |     | A               |
|                                                             | ILIMSEL = 1                                                                                            | 1500                   |                           |     | mA              |
| P-channel MOSFET                                            | $V_{IN} = V_{INmin}$                                                                                   |                        | 300                       |     |                 |
| On-resistance R <sub>DS(ON)_PMOS</sub>                      | V <sub>IN</sub> = 3.8 V                                                                                |                        | 250                       | 400 | mΩ              |
| P-channel leakage current I <sub>LK_PMOS</sub>              | V <sub>IN</sub> = V <sub>INmax</sub> , SW2 = 0 V                                                       |                        |                           | 2   | μA              |
| N-channel MOSFET                                            | $V_{IN} = V_{MIN}$                                                                                     |                        | 300                       |     | 0               |
| On-resistance R <sub>DS(ON)_NMOS</sub>                      | V <sub>IN</sub> = 3.8 V                                                                                |                        | 250                       | 400 | mΩ              |
| N-channel leakage current I <sub>LK_NMOS</sub>              | $V_{IN} = V_{INmax}$ , SW2 = $V_{INmax}$                                                               |                        |                           | 2   | μΑ              |
| PMOS current limit (high-side)                              | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , $ILIMSEL = 0$                                                    | 1200                   |                           |     | ^               |
|                                                             | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , $ILIMSEL = 1$                                                    | 2200                   |                           |     | mA              |
| NMOS current limit (low-side)                               | Source current load:                                                                                   | 1200                   |                           |     |                 |
|                                                             | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , $ILIMSEL = 0$                                                    | 2200                   |                           |     |                 |
|                                                             | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , ILIMSEL = 1                                                      |                        |                           |     |                 |
|                                                             | Sink current load:                                                                                     |                        |                           |     | mA              |
|                                                             | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , $ILIMSEL = 0$                                                    | 1200                   |                           |     |                 |
|                                                             | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , ILIMSEL = 1                                                      | 1800                   |                           |     |                 |
| DC load regulation                                          | On mode, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                   |                        |                           | 20  | mV              |
| DC line regulation                                          | On mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$ @ $I_{OUT} = I_{OUTmax}$                                  |                        |                           | 20  | mV              |
| Transient load regulation                                   | V <sub>IN</sub> = 3.8 V, V <sub>OUT</sub> = 1.2 V                                                      |                        |                           | 50  | mV              |
|                                                             | I <sub>OUT</sub> = 0 to 500 mA , Max slew = 100 mA/μs                                                  |                        |                           |     |                 |
|                                                             | I <sub>OUT</sub> = 700 mA to 1.2 A , Max slew = 100 mA/μs                                              |                        |                           |     |                 |
| t on, Off to on                                             | I <sub>OUT</sub> = 200 mA                                                                              |                        | 350                       |     | μs              |
| Output voltage transition rate                              | From V <sub>OUT</sub> = 0.6 V to 1.5 V and V <sub>OUT</sub> = 1.5 V to 0.6 V I <sub>OUT</sub> = 500 mA |                        |                           |     |                 |
|                                                             | TSTEP[2:0] = 001                                                                                       |                        | 12.5                      |     |                 |
|                                                             | TSTEP[2:0] = 011 (default)                                                                             |                        | 7.5                       |     | μs              |
|                                                             | TSTEP[2:0] = 111                                                                                       |                        | 2.5                       |     |                 |
| Power-save mode ripple voltage                              | Pulse skipping mode, I <sub>OUT</sub> = 1 mA                                                           |                        | 0.025<br>V <sub>OUT</sub> |     | V <sub>PP</sub> |
| Overshoot                                                   |                                                                                                        |                        | 3%                        |     |                 |
| Switching frequency                                         |                                                                                                        | 2.7                    | 3                         | 3.3 | MHz             |
| Minimum On time                                             |                                                                                                        |                        | 25                        |     | 200             |
| P-Channel MOSFET                                            |                                                                                                        |                        | 35                        |     | ns              |
| VFB2 internal resistance                                    |                                                                                                        | 0.5                    | 1                         |     | ΜΩ              |



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **VDD2 SMPS (continued)**

| PARAMETER                        | TEST CONDITIONS                                                                                 | MIN | TYP  | MAX | UNIT |
|----------------------------------|-------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Ground current (I <sub>Q</sub> ) | Off                                                                                             |     |      | 1   |      |
|                                  | PWM mode, $I_{OUT} = 0$ mA, $V_{IN} = 3.8$ V, $VDD2\_PSKIP = 0$                                 |     | 7500 |     | _    |
|                                  | Pulse skipping mode, no switching                                                               |     | 78   |     | μA   |
|                                  | Low-power (pulse skipping) mode, no switching                                                   |     |      |     |      |
|                                  | ST[1:0] = 11                                                                                    |     | 63   |     |      |
| Conversion efficiency            | PWM mode, DCR <sub>L</sub> < 50 m $\Omega$ , V <sub>OUT</sub> = 1.2 V, V <sub>IN</sub> = 3.6 V: |     |      |     |      |
|                                  | I <sub>OUT</sub> = 10 mA                                                                        |     | 35%  |     |      |
|                                  | I <sub>OUT</sub> = 200 mA                                                                       |     | 82%  |     |      |
|                                  | I <sub>OUT</sub> = 400 mA                                                                       |     | 81%  |     |      |
|                                  | I <sub>OUT</sub> = 800 mA                                                                       |     | 74%  |     |      |
|                                  | I <sub>OUT</sub> = 1200 mA                                                                      |     | 66%  |     |      |
|                                  | I <sub>OUT</sub> = 1500 mA                                                                      |     | 62%  |     |      |
|                                  | PFM mode, DCR <sub>L</sub> < 50 m $\Omega$ , V <sub>OUT</sub> = 1.2 V, V <sub>IN</sub> = 3.6 V: |     |      |     |      |
|                                  | I <sub>OUT</sub> = 1 mA                                                                         |     | 59%  |     |      |
|                                  | I <sub>OUT</sub> = 10 mA                                                                        |     | 70%  |     |      |
|                                  | I <sub>OUT</sub> = 200 mA                                                                       |     | 82%  |     |      |
|                                  | PWM mode, DCR <sub>L</sub> < 50 m $\Omega$ , V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 5 V:   |     |      |     |      |
|                                  | I <sub>OUT</sub> = 10 mA                                                                        |     | 44%  |     |      |
|                                  | I <sub>OUT</sub> = 200 mA                                                                       |     | 90%  |     |      |
|                                  | I <sub>OUT</sub> = 400 mA                                                                       |     | 91%  |     |      |
|                                  | I <sub>OUT</sub> = 800 mA                                                                       |     | 88%  |     |      |
|                                  | I <sub>OUT</sub> = 1200 mA                                                                      |     | 84%  |     |      |
|                                  | I <sub>OUT</sub> = 1500 mA                                                                      |     | 81%  |     |      |
|                                  | PFM mode, DCR <sub>L</sub> < 50 m $\Omega$ , V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 5 V:   |     |      |     |      |
|                                  | I <sub>OUT</sub> = 1 mA                                                                         |     | TBD  |     |      |
|                                  | I <sub>OUT</sub> = 10 mA                                                                        |     | TBD  |     |      |
|                                  | I <sub>OUT</sub> = 200 mA                                                                       |     | TBD  |     |      |



#### **VDD3 SMPS**

Instruments

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                             | TEST CONDITIONS                                                       | MIN  | TYP | MAX  | UNIT |
|-------------------------------------------------------|-----------------------------------------------------------------------|------|-----|------|------|
| Input voltage V <sub>IN</sub>                         |                                                                       | 3    |     | 5.5  | V    |
| DC output voltage (V <sub>OUT</sub> )                 |                                                                       | 4.65 | 5   | 5.25 | V    |
| Rated output current I <sub>OUTmax</sub>              |                                                                       | 100  |     |      | mA   |
| N-channel MOSFET                                      | V <sub>IN</sub> = 3.6 V                                               |      | 500 |      | mΩ   |
| On-resistance R <sub>DS(ON)_NMOS</sub>                |                                                                       |      |     |      |      |
| N-channel MOSFET leakage current I <sub>LK_NMOS</sub> | $V_{IN} = V_{INmax}$ , SW3 = $V_{INmax}$                              |      |     | 2    | μΑ   |
| N-channel MOSFET DC current limit                     | $V_{IN} = V_{INmin}$ to $V_{INmax}$ , sink current load               | 430  | 550 |      | mA   |
| Turn-on inrush current                                | $V_{IN} = V_{INmin}$ to $V_{INmax}$                                   |      |     | 850  | mA   |
| Ripple voltage                                        |                                                                       |      | 20  |      | mV   |
| DC load regulation                                    | On mode, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                  |      |     | 100  | mV   |
| DC line regulation                                    | On mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$ @ $I_{OUT} = I_{OUTmax}$ |      |     | 50   | mV   |
| Turn-on time                                          | $I_{OUT} = 8 \text{ mA}, V_{OUT} = 0 \text{ to } 4.4 \text{ V}$       |      | 200 |      | μs   |
| Overshoot                                             |                                                                       |      | 3%  |      |      |
| Switching frequency                                   |                                                                       |      | 1   |      | MHz  |
| VFB3 internal resistance                              |                                                                       |      | TBD |      | ΜΩ   |
| Ground current (I <sub>Q</sub> )                      | Off                                                                   |      |     | 1    |      |
|                                                       | $I_{OUT} = 0$ mA to $I_{OUTmax}$ , $V_{IN} = 3.6$ V                   |      | 360 |      | μΑ   |
| Conversion efficiency                                 | V <sub>IN</sub> = 3.6 V:                                              |      |     |      |      |
|                                                       | I <sub>OUT</sub> = 10 mA                                              |      | 81% |      |      |
|                                                       | I <sub>OUT</sub> = 50 mA                                              |      | 85% |      |      |
|                                                       | I <sub>OUT</sub> = 100 mA                                             |      | 85% |      |      |

PS 55 101 TP 659 02 TPS655 103 TI TPS659107 TPS659108 TPS659109



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **VDIG1 AND VDIG2 LDO**

| PARAMETER                                          | TEST CONDITIONS                                                                                                                               | MIN | TYP  | MAX | UNIT |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Input voltage (VCC6) V <sub>IN</sub>               | V <sub>OUT</sub> (VDIG1) = 1.2 V / 1.5 V @ 100 mA                                                                                             | 1.7 |      | 5.5 |      |
|                                                    | V <sub>OUT</sub> (VDIG2) =1.2 V / 1.1 V / 1.0 V                                                                                               | 2.1 |      | 5.5 |      |
|                                                    | $V_{OUT}(VDIG1)$ = 1.5 V and $V_{OUT}(VDIG1,VDIG2)$ = 1.8 V @ 200mA                                                                           | 2.7 |      | 5.5 | V    |
|                                                    | $V_{OUT}(VDIG1) = 1.8 \text{ V} \text{ and } V_{OUT}(VDIG1) = 1.8 \text{ V}$                                                                  | 3.2 |      | 5   |      |
|                                                    | V <sub>OUT</sub> (VDIG1) = 2.7 V                                                                                                              |     |      |     |      |
|                                                    | VDIG1                                                                                                                                         |     |      |     | •    |
| DC output voltage V <sub>OUT</sub>                 | ON and Low-power mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$                                                                                    |     |      |     |      |
|                                                    | SEL = 11, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                                                         | -3% | 2.7  | +3% |      |
|                                                    | SEL = 10 I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                                                          | -3% | 1.8  | +3% |      |
|                                                    | SEL = 01 I <sub>OUT</sub> = 0 to 100 mA/I <sub>OUTmax</sub>                                                                                   | -3% | 1.5  | +3% | V    |
|                                                    | SEL = 00, $I_{OUT}$ = 0 to $I_{OUTmax}$ , $V_{IN}$ = $V_{INmin}$ to 4 V, default BOOT[1:0] = 00 or 01                                         | -3% | 1.2  | +3% |      |
| Rated output current I <sub>OUTmax</sub>           | On mode                                                                                                                                       | 300 |      |     | ^    |
|                                                    | Low-power mode                                                                                                                                | 1   |      |     | mA   |
| Load current limitation (short-circuit protection) | On mode, V <sub>OUT</sub> = V <sub>OUTmin</sub> – 100 mV                                                                                      | 350 | 600  |     | mA   |
| Dropout voltage V <sub>DO</sub>                    | ON mode, $VDO = V_{IN} - V_{OUT}$                                                                                                             |     |      |     |      |
|                                                    | $V_{OUTtyp}$ = 2.7 V, $V_{IN}$ = 2.8 V, $I_{OUT}$ = $I_{OUTmax}$ , T = 25°C                                                                   |     | 150  |     | m)/  |
|                                                    | $V_{OUTtyp}$ = 1.5 V, $V_{IN}$ = 1.7 V, $I_{OUT}$ = $I_{OUTmax}$ , T = 25°C                                                                   |     | 300  |     | mV   |
| DC load regulation                                 | On mode, I <sub>OUT</sub> = I <sub>OUTmax</sub> to 0                                                                                          |     |      | 12  | mV   |
| DC line regulation                                 | On mode, $V_{IN} = V_{INmin}$ to $V_{INmax} @ I_{OUT} = I_{OUTmax}$                                                                           |     |      | 1   | mV   |
| Transient load regulation                          | ON mode, V <sub>IN</sub> = 3.8 V                                                                                                              |     | 20   |     | mV   |
|                                                    | $I_{OUT} = 0.1 \times I_{OUTmax}$ to $0.9 \times I_{OUTmax}$ in 5 µs and $I_{OUT} = 0.9 \times I_{OUTmax}$ to $0.1 \times I_{OUTmax}$ in 5 µs |     |      |     |      |
| Transient line regulation                          | On mode, $V_{IN} = 2.7 + 0.5 \text{ V}$ to 2.7 in 30 $\mu$ s,                                                                                 |     | 0.5  |     | mV   |
|                                                    | And $V_{IN}$ = 2.7 to 2.7 + 0.5 V in 30 $\mu$ s, $I_{OUT}$ = $I_{OUTmax}/2$                                                                   |     |      |     |      |
| Turn-on time                                       | $I_{OUT} = 0$ , @ $V_{OUT} = 0.1 \text{ V up to } V_{OUTmin}$                                                                                 |     | 100  |     | μs   |
| Turn-on inrush current                             |                                                                                                                                               |     | 300  |     | mA   |
| Ripple rejection                                   | $V_{IN} = V_{INDC} + 100 \text{ mV}_{pp} \text{ tone, } V_{INDC+} = 3.8 \text{ V, } I_{OUT} = I_{OUTmax}/2$                                   |     |      |     |      |
|                                                    | f = 217 Hz                                                                                                                                    |     | 70   |     | dB   |
|                                                    | f = 50 kHz                                                                                                                                    |     | 40   |     | QD.  |
| VDIG1 internal resistance                          | LDO off                                                                                                                                       |     | 600  |     | Ω    |
| Ground current                                     | On mode, I <sub>OUT</sub> = 0, VCC6 = VBAT, V <sub>OUT</sub> = 2.7 V                                                                          |     | 54   |     |      |
|                                                    | On mode, I <sub>OUT</sub> = 0, VCC6 = 1.8 V, V <sub>OUT</sub> = 1.2 V                                                                         |     | 67   |     |      |
|                                                    | On mode, I <sub>OUT</sub> = I <sub>OUTmax</sub> , VCC6 = VBAT, V <sub>OUT</sub> = 2.7 V                                                       |     | 1870 |     |      |
|                                                    | On mode, $I_{OUT} = I_{OUTmax}$ , VCC6 = 1.8 V, $V_{OUT} = 1.2 \text{ V}$                                                                     |     | 1300 |     | μA   |
|                                                    | Low-power mode, VCC6 = VBAT, V <sub>OUT</sub> = 2.7 V                                                                                         |     | 13   |     |      |
|                                                    | Low-power mode, VCC6 = 1.8 V, V <sub>OUT</sub> = 1.2 V                                                                                        |     | 10   |     |      |
|                                                    | Off mode                                                                                                                                      |     |      | 1   |      |
|                                                    | VDIG2                                                                                                                                         |     | -    |     |      |
| DC output voltage V <sub>OUT</sub>                 | On and low-power mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$                                                                                    |     |      |     |      |

# PRODUCT PREVIEW

Instruments

#### **VDIG1 AND VDIG2 LDO (continued)**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                          | TEST CONDITIONS                                                                                                                               | MIN | TYP  | MAX | UNIT |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
|                                                    | SEL = 11, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                                                         | -3% | 1.8  | +3% |      |
|                                                    | SEL = 10 I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub> , V <sub>IN</sub> = V <sub>INmin</sub> to 4 V                                            | -3% | 1.2  | +3% |      |
|                                                    | SEL = 01 $I_{OUT}$ = 0 to 100 mA/ $I_{OUTmax}$ , $V_{IN}$ = $V_{INmin}$ to 4 V                                                                | -3% | 1.1  | +3% | V    |
|                                                    | SEL = 00, $I_{OUT}$ = 0 to $I_{OUTmax}$ , $V_{IN}$ = $V_{INmin}$ to 4 V, default BOOT[1:0] = 00 or 01                                         | -3% | 1    | +3% |      |
| Rated output current I <sub>OUTmax</sub>           | On mode                                                                                                                                       | 300 |      |     | mA   |
|                                                    | Low-power mode                                                                                                                                | 1   |      |     |      |
| Load current limitation (short-circuit protection) | On mode, V <sub>OUT</sub> = V <sub>OUTmin</sub> – 100 mV                                                                                      | 350 | 600  |     | mA   |
| Dropout voltage V <sub>DO</sub>                    | ON mode, $V_{DO} = V_{IN} - V_{OUT}$ ,                                                                                                        |     |      |     |      |
|                                                    | $V_{OUTtyp}$ = 1.8 V, $V_{IN}$ = 2.1 V, $IOUT = I_{OUTmax}$ , T = 25°C                                                                        |     | 250  |     | mV   |
| DC load regulation                                 | On mode, $I_{OUT} = I_{OUTmax}$ to 0                                                                                                          |     |      | 10  | mV   |
| DC line regulation                                 | On mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$ @ $I_{OUT} = I_{OUTmax}$                                                                         |     |      | 1   | mV   |
| Transient load regulation                          | ON mode, V <sub>IN</sub> = 3.8 V                                                                                                              |     | 20   |     | mV   |
|                                                    | $I_{OUT} = 0.1 \times I_{OUTmax}$ to $0.9 \times I_{OUTmax}$ in 5 µs and $I_{OUT} = 0.9 \times I_{OUTmax}$ to $0.1 \times I_{OUTmax}$ in 5 µs |     |      |     |      |
| Transient line regulation                          | On mode, $V_{IN} = 2.7 + 0.5 \text{ V}$ to 2.7 in 30 $\mu$ s,                                                                                 |     | 0.5  |     | mV   |
|                                                    | And $V_{IN}$ = 2.7 to 2.7 + 0.5 V in 30 $\mu$ s, $I_{OUT}$ = $I_{OUTmax}/2$                                                                   |     |      |     |      |
| Turn-on time                                       | $I_{OUT} = 0$ , @ $V_{OUT} = 0.1 \text{ V up to } V_{OUTmin}$                                                                                 |     | 100  |     | μs   |
| Turn-on inrush current                             |                                                                                                                                               |     | 300  |     | mA   |
| Ripple rejection                                   | $V_{IN} = V_{INDC} + 100 \text{ mV}_{pp} \text{ tone, } V_{INDC+} = 3.8 \text{ V, } I_{OUT} = I_{OUTmax}/2$                                   |     |      |     |      |
|                                                    | f = 217 Hz                                                                                                                                    |     | 70   |     | dB   |
|                                                    | f = 50 kHz                                                                                                                                    |     | 40   |     | ub   |
| VDIG2 internal resistance                          | LDO off                                                                                                                                       |     | 600  |     | Ω    |
| Ground current                                     | On mode, I <sub>OUT</sub> = 0, VCC6 = VBAT, V <sub>OUT</sub> = 1.8 V                                                                          |     | 52   |     |      |
|                                                    | On mode, I <sub>OUT</sub> = 0, VCC6 = 1.8 V, V <sub>OUT</sub> = 1.0 V                                                                         |     | 67   |     |      |
|                                                    | On mode, $I_{OUT} = I_{OUTmax}$ , VCC6 = VBAT, $V_{OUT} = 1.8 \text{ V}$                                                                      |     | 1750 |     |      |
|                                                    | On mode, $I_{OUT} = I_{OUTmax}$ , VCC6 = 1.8 V, $V_{OUT} = 1.0 \text{ V}$                                                                     |     | 1300 |     | μΑ   |
|                                                    | Low-power mode, VCC6 = VBAT, V <sub>OUT</sub> = 1.8 V                                                                                         |     | 11   |     |      |
|                                                    | Low-power mode, VCC6 = 1.8 V, V <sub>OUT</sub> = 1.0 V                                                                                        |     | 10   |     |      |
|                                                    | Off mode                                                                                                                                      |     |      | 1   |      |

PS 55 101 TP 659 02 TPS655 103 TFS TPS659107 TPS659108 TPS659109



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **VAUX33 AND VMCC LDO**

| PARAMETER                                          | TEST CONDITIONS                                                                                                                                         | MIN | TYP  | MAX | UNIT                                                                        |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-----------------------------------------------------------------------------|
| Input voltage (VCC3) $V_{\rm IN}$                  | $V_{OUT}$ (VAUX33) = 1.8 V / 2 V and $V_{OUT}$ (VMMC) = 1.8 V                                                                                           | 2.7 |      | 5.5 |                                                                             |
|                                                    | V <sub>OUT</sub> (VAUX33) = 2.8 V                                                                                                                       | 3.2 |      | 5.5 |                                                                             |
|                                                    | V <sub>OUT</sub> (VAUX33) = 3.3 V                                                                                                                       | 3.6 |      | 5.5 | V                                                                           |
|                                                    | V <sub>OUT</sub> (VMMC) = 2.8 V @ 200 mA                                                                                                                | 3.2 |      | 5.5 |                                                                             |
|                                                    | $V_{OUT}$ (VMMC) = 3.0 V                                                                                                                                | 3.6 |      | 5.5 |                                                                             |
|                                                    | V <sub>OUT</sub> (VMMC) = 3.3 V @ 200 mA                                                                                                                | 3.6 |      | 5.5 |                                                                             |
|                                                    | VAUX33                                                                                                                                                  |     |      |     |                                                                             |
| DC output voltage V <sub>OUT</sub>                 | On and low-power mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$                                                                                              |     |      |     |                                                                             |
|                                                    | SEL = 11, $I_{OUT} = 0$ to $I_{OUTmax}$ , Default BOOT[1:0] = 01                                                                                        | -3% | 3.3  | +3% |                                                                             |
|                                                    | SEL = 10, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                                                                   | -3% | 2.8  | +3% | V                                                                           |
|                                                    | SEL = 01, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                                                                   | -3% | 2.0  | +3% | V                                                                           |
|                                                    | SEL = 00, $I_{OUT} = 0$ to $I_{OUTmax}$ , default BOOT[1:0] = 00                                                                                        | -3% | 1.8  | +3% |                                                                             |
| Rated output current I <sub>OUTmax</sub>           | On mode                                                                                                                                                 | 150 |      |     | mA                                                                          |
|                                                    | Low-power mode                                                                                                                                          | 1   |      |     | IIIA                                                                        |
| Load current limitation (short-circuit protection) | On mode, V <sub>OUT</sub> = V <sub>OUTmin</sub> – 100 mV                                                                                                | 350 | 500  |     | On mode,<br>$V_{OUTtyp} =$<br>2.8 $MAV_{DO}$<br>= $V_{IN}$ -<br>$V_{OUT}$ , |
| Dropout Voltage V <sub>DO</sub>                    | On mode, $V_{OUTtyp} = 2.8 \text{ V}$ , $V_{DO} = V_{IN} - V_{OUT}$ ,                                                                                   |     |      |     |                                                                             |
|                                                    | $V_{IN} = 2.9 \text{ V}, I_{OUT} = I_{OUTmax}, T = 25^{\circ}\text{C}$                                                                                  |     | 150  |     | mV                                                                          |
| DC load regulation                                 | On mode, $I_{OUT} = I_{OUTmax}$ to 0                                                                                                                    |     |      | 15  | mV                                                                          |
| DC line regulation                                 | On mode, I <sub>OUT</sub> = I <sub>OUTmax</sub>                                                                                                         |     |      | 1   | mV                                                                          |
| Transient load regulation                          | On mode, $V_{IN} = 3.8 \text{ V}$                                                                                                                       |     | 12   |     | mV                                                                          |
|                                                    | $I_{OUT} = 0.1 \times I_{OUTmax}$ to $0.9 \times I_{OUTmax}$ in 5 $\mu$ s and $I_{OUT} = 0.9 \times I_{OUTmax}$ to $0.1 \times I_{OUTmax}$ in 5 $\mu$ s |     |      |     |                                                                             |
| Transient line regulation                          | On mode, $I_{OUT} = I_{OUTmax}, V_{IN} = V_{INmin} + 0.5 \text{ V}$ to $V_{INmin}$ in 30 $\mu s$                                                        |     | 0.5  |     | mV                                                                          |
|                                                    | and $V_{IN} = V_{INmin}$ to $V_{INmin}$ + 0.5 V in 30 $\mu$ s, $I_{OUT} = I_{OUTmax}/2$                                                                 |     |      |     |                                                                             |
| Turn-on time                                       | $I_{OUT} = 0$ , @ $V_{OUT} = 0.1 \text{ V up to } V_{OUTmin}$                                                                                           |     | 100  |     | μs                                                                          |
| Turn-on inrush current                             |                                                                                                                                                         |     | 600  |     | mA                                                                          |
| Ripple Rejection                                   | $V_{IN} = V_{INDC} + 100 \text{ mV}_{pp} \text{ tone, } V_{INDC+} = 3.8 \text{ V, } I_{OUT} = I_{OUTmax}/2$                                             |     |      |     |                                                                             |
|                                                    | f = 217 Hz                                                                                                                                              |     | 70   |     | dB                                                                          |
|                                                    | f = 50 kHz                                                                                                                                              |     | 40   |     | ub.                                                                         |
| VAUX33 internal resistance                         | LDO off                                                                                                                                                 |     | 60   |     | Ω                                                                           |
| Ground current                                     | On mode, I <sub>OUT</sub> = 0                                                                                                                           |     | 55   |     |                                                                             |
|                                                    | On mode, $I_{OUT} = I_{OUTmax}$                                                                                                                         |     | 1600 |     | μA                                                                          |
|                                                    | f = 217 Hz                                                                                                                                              |     | 15   |     | P** '                                                                       |
|                                                    | f = 50 kHz                                                                                                                                              |     |      | 1   |                                                                             |
|                                                    | VMCC                                                                                                                                                    |     |      | T   |                                                                             |
|                                                    | On and low-power mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$                                                                                              |     |      |     |                                                                             |

Instruments

# RODUCT PREVIEW

#### **VAUX33 AND VMCC LDO (continued)**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                          | TEST CONDITIONS                                                                                             | MIN | TYP  | MAX | UNIT |  |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----|------|--|
|                                                    | SEL = 11, I <sub>OUT</sub> = 0 to 200 mA, default BOOT[1:0] = 00                                            | -3% | 3.3  | +3% |      |  |
|                                                    | SEL = 10, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                       | -3% | 3.0  | +3% | V    |  |
|                                                    | SEL = 01, I <sub>OUT</sub> = 0 to 200 mA                                                                    | -3% | 2.8  | +3% | V    |  |
|                                                    | SEL = 00, $I_{OUT} = 0$ to $I_{OUT_{max}}$ , default BOOT[1:0] = 01                                         | -3% | 1.8  | +3% |      |  |
| Rated output current I <sub>OUTmax</sub>           | On mode                                                                                                     | 300 |      |     | mA   |  |
|                                                    | Low-power mode                                                                                              | 1   |      |     | IIIA |  |
| Load current limitation (short-circuit protection) | On mode, V <sub>OUT</sub> = V <sub>OUTmin</sub> – 100 mV                                                    | 300 | 500  |     | mA   |  |
| Dropout voltage V <sub>DO</sub>                    | Dropout voltage V <sub>DO</sub>                                                                             |     |      |     |      |  |
|                                                    | $V_{IN} = 3.0 \text{ V}, I_{OUT} = 200 \text{ mA}, T = 25^{\circ}\text{C}$                                  |     | 200  |     | mV   |  |
| DC load regulation                                 | On mode, $I_{OUT} = I_{OUTmax}$ to 0                                                                        |     |      | 15  | mV   |  |
| DC line regulation                                 | On mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$ @ $I_{OUT} = I_{OUTmax}$                                       |     |      | 1   | mV   |  |
| Transient load regulation                          | On mode, V <sub>IN</sub> = 3.8 V                                                                            |     | 12   |     | mV   |  |
|                                                    | $I_{OUT}$ = 20 mA to 180 mA in 5 $\mu s$ and $I_{OUT}$ = 180 mA to 20 mA in 5 $\mu s$                       |     |      |     |      |  |
| Transient line regulation                          | On mode, $I_{OUT}$ = 200 mA, $V_{IN}$ = $V_{INmin}$ + 0.5 V to $V_{INmin}$ in 30 $\mu s$                    |     | 0.5  |     | mV   |  |
|                                                    | And $V_{IN}$ = $V_{INmin}$ to $V_{INmin}$ + 0.5 V in 30 $\mu$ s, $I_{OUT}$ = $I_{OUTmax}/2$                 |     |      |     |      |  |
| Turn-on time                                       | $I_{OUT} = 0$ , @ $V_{OUT} = 0.1 \text{ V up to } V_{OUTmin}$                                               |     | 100  |     | μs   |  |
| Ripple rejection                                   | $V_{IN} = V_{INDC} + 100 \text{ mV}_{pp} \text{ tone, } V_{INDC+} = 3.8 \text{ V, } I_{OUT} = I_{OUTmax}/2$ |     |      |     |      |  |
|                                                    | f = 217 Hz                                                                                                  |     | 70   |     | dB   |  |
|                                                    | f = 50 kHz                                                                                                  |     | 40   |     | uБ   |  |
| VMMC internal resistance                           | LDO Off                                                                                                     |     | 60   |     | Ω    |  |
| Ground current                                     | On mode, I <sub>OUT</sub> = 0                                                                               |     | 55   |     |      |  |
|                                                    | On mode, $I_{OUT} = I_{OUTmax}$                                                                             |     | 2700 |     |      |  |
|                                                    | Low-power mode                                                                                              |     | 15   |     | μΑ   |  |
|                                                    | Off mode                                                                                                    |     |      | 1   |      |  |

PS 55 101 TP 659 02 TPS655 103 TI TPS659107 TPS659108 TPS659109



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **VAUX1 AND VAUX2 LDO**

| PARAMETER                                          | TEST CONDITIONS                                                                                             | MIN | TYP  | MAX | UNIT  |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| Input voltage (VCC4) V <sub>IN</sub>               | $V_{OUT}$ (VAUX1) = 1.8 V and $V_{OUT}$ (AUX2) = 1.8 V                                                      | 2.7 |      | 5.5 |       |
|                                                    | V <sub>OUT</sub> (VAUX1) = 2.5 V                                                                            | 3.2 |      | 5.5 |       |
|                                                    | $\rm V_{OUT}$ (VAUX1) = 2.8 V @ $\rm I_{load}$ = 200 mA and 2.85 V @ $\rm I_{load}$ = 200mA                 | 3.2 |      | 5.5 | V     |
|                                                    | $V_{OUT}$ (VAUX2) = 2.8 V                                                                                   | 3.2 |      | 5.5 |       |
|                                                    | $V_{OUT}$ (VAUX2) = 2.9 V @ $I_{load}$ = 100mA                                                              | 3.2 |      | 5.5 |       |
|                                                    | $V_{OUT}$ (VAUX2) = 3.3 V                                                                                   | 3.6 |      | 5.5 |       |
|                                                    | VAUX1                                                                                                       |     |      |     |       |
| DC output voltage V <sub>OUT</sub>                 | On and low-power mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$                                                  |     |      |     |       |
|                                                    | SEL = 11, I <sub>OUT</sub> = 0 to 200 mA                                                                    | -3% | 3.3  | +3% |       |
|                                                    | SEL = 10, I <sub>OUT</sub> = 0 to 200 mA                                                                    | -3% | 2.8  | +3% |       |
|                                                    | SEL = 01, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                       | -3% | 2.0  | +3% | V     |
|                                                    | SEL = 00, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub> , default BOOT[1:0] = 00 or 01                        | -3% | 1.8  | +3% |       |
| Rated output current I <sub>OUTmax</sub>           | On mode                                                                                                     | 300 |      |     | m Λ   |
|                                                    | Low-power mode                                                                                              | 1   |      |     | mA    |
| Load current limitation (short-circuit protection) | On mode, V <sub>OUT</sub> = V <sub>OUTmin</sub> – 100 mV                                                    | 350 | 500  |     | mA    |
| Dropout voltage V <sub>DO</sub>                    | On mode, $V_{OUTtyp} = 2.8 \text{ V}$ , $V_{DO} = V_{IN} - V_{OUT}$ ,                                       |     |      |     |       |
|                                                    | $V_{IN} = 3.0 \text{ V}, I_{OUT} = 200 \text{ mA}, T = 25^{\circ}\text{C}$                                  |     | 200  |     | mV    |
| DC load regulation                                 | On mode, I <sub>OUT</sub> = 200 mA to 0                                                                     |     |      | 15  | mA    |
| DC line regulation                                 | On mode, I <sub>OUT</sub> = 200 mA                                                                          |     |      | 1   | V     |
| Transient load regulation                          | On mode, $V_{IN}$ = 3.8 V, $I_{OUT}$ = 20 mA to 180 mA in 5 $\mu$ s                                         |     | 12   |     | mV    |
|                                                    | and $I_{OUT}$ = 180 mA to 20 mA in 5µs                                                                      |     |      |     |       |
| Transient line regulation                          | On mode, $I_{OUT}$ = 200 mA, $V_{IN} \! = V_{INmin}$ + 0.5 V to $V_{INmin}$ in 30 $\mu s$                   |     | 0.5  |     | mV    |
|                                                    | and $V_{IN}$ = $V_{INmin}$ to $V_{INmin}$ + 0.5v in 30 $\mu$ s, $I_{OUT}$ = $I_{OUTmax}/2$                  |     |      |     |       |
| Turn-on time                                       | $I_{OUT} = 0$ , @ $V_{OUT} = 0.1 \text{ V up to } V_{OUTmin}$ , no load                                     |     | 100  |     | μs    |
| Turn-on inrush current                             |                                                                                                             |     | 600  |     | mA    |
| Ripple Rejection                                   | $V_{IN} = V_{INDC} + 100 \text{ mV}_{pp} \text{ tone, } V_{INDC+} = 3.8 \text{ V, } I_{OUT} = I_{OUTmax}/2$ |     |      |     |       |
|                                                    | f = 217 Hz                                                                                                  |     | 70   |     | dB    |
|                                                    | f = 50 kHz                                                                                                  |     | 40   |     |       |
| VAUX1 internal resistance                          | LDO Off                                                                                                     |     | 60   |     | Ω     |
| Ground current                                     | On mode, I <sub>OUT</sub> = 0                                                                               |     | 60   |     |       |
|                                                    | On mode, I <sub>OUT</sub> = I <sub>OUTmax</sub>                                                             |     | 2700 |     | μA    |
|                                                    | Low-power mode                                                                                              |     | 12   |     | μ     |
|                                                    | Off mode                                                                                                    |     |      | 1   |       |
|                                                    | VAUX2                                                                                                       |     |      | 1   | T     |
|                                                    | On and low-power mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$                                                  |     |      |     |       |
|                                                    | SEL = 11, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                       | -3% | 3.3  | +3% |       |
|                                                    | SEL = 10, I <sub>OUT</sub> = 0 to 100 mA                                                                    | -3% | 2.9  | +3% |       |
|                                                    | SEL = 01, $I_{OUT} = 0$ to $I_{OUTmax}$                                                                     | -3% | 2.8  | +3% | V     |
|                                                    | SEL = 00, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub> , default BOOT[1:0] = 00 or 01                        | -3% | 1.8  | +3% |       |
| Rated output current I <sub>OUTmax</sub>           | On mode                                                                                                     | 150 |      |     | mA    |
|                                                    | Low-power mode                                                                                              | 1   |      |     | 111/4 |

Instruments

# RODUCT PREVIEV

#### **VAUX1 AND VAUX2 LDO (continued)**

| PARAMETER                                          | TEST CONDITIONS                                                                                             | MIN | TYP  | MAX | UNIT |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Load current limitation (short-circuit protection) | On mode, V <sub>OUT</sub> = V <sub>OUTmin</sub> – 100 mV                                                    | 350 | 500  |     | mA   |
| Dropout voltage V <sub>DO</sub>                    | On mode, $V_{OUTtyp} = 2.8 \text{ V}$ , $V_{DO} = V_{IN} - V_{OUT}$                                         |     | 150  |     | mV   |
|                                                    | $V_{IN} = 2.9 \text{ V}, I_{OUT} = I_{OUTmax}, T = 25^{\circ}\text{C}$                                      |     |      |     |      |
| DC load regulation                                 | On mode, I <sub>OUT</sub> = I <sub>OUTmax</sub> to 0                                                        |     |      | 15  | mV   |
| DC line regulation                                 | On mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$ @ $I_{OUT} = I_{OUTmax}$                                       |     |      | 1   | mV   |
| Transient load regulation                          | On mode, $V_{IN}$ = 3.8 V, $I_{OUT}$ = 0.1 × $I_{OUTmax}$ to 0.9 × $I_{OUTmax}$ in 5 $\mu$ s                |     | 12   |     | mV   |
|                                                    | And I <sub>OUT</sub> = 0.9 × IOUTmax to 0.1 × IOUTmax in 5us                                                |     |      |     |      |
| Transient line regulation                          | On mode, $I_{OUT} = I_{OUTmax}$ , $V_{IN} = V_{INmin} + 0.5 \text{ V}$ to $V_{INmin}$ in 30 $\mu s$         |     | 0.5  |     | mV   |
|                                                    | And $V_{IN}$ = $V_{INmin}$ to $V_{INmin}$ + 0.5 V in 30 $\mu$ s, $I_{OUT}$ = $I_{OUTmax}/2$                 |     |      |     |      |
| Turn-on time                                       | $I_{OUT} = 0$ , @ $V_{OUT} = 0.1 \text{ V up to } V_{OUTmin}$                                               |     | 100  |     | μs   |
| Turn-on Inrush current                             |                                                                                                             |     | 600  |     | mA   |
| Ripple rejection                                   | $V_{IN} = V_{INDC} + 100 \text{ mV}_{pp} \text{ tone, } V_{INDC+} = 3.8 \text{ V, } I_{OUT} = I_{OUTmax}/2$ |     |      |     |      |
|                                                    | f = 217 Hz                                                                                                  |     | 70   |     | -ID  |
|                                                    | f = 50 kHz                                                                                                  |     | 40   |     | dB   |
| VAUX2 internal resistance                          | LDO off                                                                                                     |     | 60   |     | Ω    |
| Ground current                                     | On mode, I <sub>OUT</sub> = 0                                                                               |     | 60   |     |      |
|                                                    | On mode, I <sub>OUT</sub> = I <sub>OUTmax</sub>                                                             |     | 1600 |     |      |
|                                                    | Low-power mode                                                                                              |     | 12   |     | μA   |
|                                                    | Off mode                                                                                                    |     |      | 1   |      |



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **VDAC AND VPLL LDO**

| PARAMETER                                          | TEST CONDITIONS                                                                                                                                       | MIN | TYP  | MAX  | UNIT |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| Input voltage (VCC5) V <sub>IN</sub>               | $V_{OUT}(VDAC)$ = 1.8 V and $V_{OUT}(VPLL)$ = 1.8 V / 1.1 V / 1.0 V                                                                                   | 2.7 |      | 5.5  |      |
|                                                    | $V_{OUT}(VDAC) = 2.6 \text{ V}$ and $V_{OUT}(VPLL) = 2.5 \text{ V}$                                                                                   | 3.0 |      | 5.5  | V    |
|                                                    | $V_{OUT}(VDAC) = 2.8 \text{ V} / 2.85 \text{ V}$                                                                                                      | 3.2 |      | 5.5  |      |
|                                                    | VDAC                                                                                                                                                  |     |      |      |      |
| DC Output voltage V <sub>OUT</sub>                 | On and low-power mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$                                                                                            |     |      |      |      |
|                                                    | SEL = 11, $I_{OUT} = 0$ to $I_{OUTmax}$                                                                                                               | -3% | 2.85 | +3%  |      |
|                                                    | SEL = 10, $I_{OUT} = 0$ to $I_{OUTmax}$                                                                                                               | -3% | 2.8  | +3%  |      |
|                                                    | SEL = 01, $I_{OUT} = 0$ to $I_{OUTmax}$                                                                                                               | -3% | 2.6  | +3%  | V    |
|                                                    | SEL = 00, $I_{OUT}$ = 0 to $I_{OUTmax}$ , default BOOT[1:0] = 00 or 01                                                                                | -3% | 1.8  | +3%  |      |
| Rated output current I <sub>OUTmax</sub>           | On mode                                                                                                                                               | 150 |      |      | mA   |
|                                                    | Low-power mode                                                                                                                                        | 1   |      |      | 1177 |
| Load current limitation (short-circuit protection) | On mode, V <sub>OUT</sub> = V <sub>OUTmin</sub> – 100 mV                                                                                              | 350 | 500  |      | mA   |
| Dropout Voltage V <sub>DO</sub>                    | On mode, $V_{OUTtyp} = 2.8 \text{ V}$ , $V_{DO} = V_{IN} - V_{OUT}$ ,<br>$V_{IN} = 2.9 \text{ V}$ , $I_{OUT} = I_{OUTmax}$ , $T = 25^{\circ}\text{C}$ |     | 150  |      | mV   |
| DC load regulation                                 | On mode, V <sub>OUT</sub> = V <sub>OUTmin</sub> – 100 mV                                                                                              |     |      | 10   | mV   |
| DC line regulation                                 | On mode, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = I <sub>OUTmax</sub>                                                                             |     |      | 1    | mV   |
| Transient load regulation                          | On mode, $V_{IN}$ = 3.8 V, $I_{OUT}$ = 0.1 x $I_{OUTmax}$ to 0.9 x $I_{OUTmax}$ in 5 $\mu$ s                                                          |     | 12   |      | mV   |
|                                                    | And $I_{OUT} = 0.9 \times I_{OUT_{max}}$ to $0.1 \times I_{OUT_{max}}$ in 5 µs                                                                        |     |      |      |      |
| Transient line regulation                          | On mode, $I_{OUT} = I_{OUTmax}$ , $V_{IN} = V_{INmin} + 0.5 \text{ V}$ to $V_{INmin}$ in 30 $\mu s$                                                   |     | 0.5  |      | mV   |
|                                                    | And $V_{IN} = V_{INmin}$ to $V_{INmin}$ + 0.5 V in 30 $\mu$ s, $I_{OUT} = I_{OUTmax}/2$                                                               |     |      |      |      |
| Turn-on time                                       | $I_{OUT} = 0$ , @ $V_{OUT} = 0.1 \text{ V up to } V_{OUTmin}$                                                                                         |     | 100  |      | μs   |
| Turn-on Inrush current                             | W W 422 W 4 2 2 W 4                                                                                                                                   |     | 600  |      | mA   |
| Ripple Rejection                                   | $V_{IN} = V_{INDC} + 100 \text{ mV}_{pp} \text{ tone, } V_{INDC+} = 3.8 \text{ V, } I_{OUT} = I_{OUTmax}/2$                                           |     | 70   |      |      |
|                                                    | f = 217 Hz                                                                                                                                            |     | 70   |      | dB   |
| \/DAO '-1                                          | f = 50 kHz                                                                                                                                            |     | 40   |      | 1.0  |
| VDAC internal resistance                           | LDO off                                                                                                                                               |     | 500  |      | kΩ   |
| Ground current                                     | On mode, $I_{OUT} = 0$                                                                                                                                |     | 60   |      |      |
|                                                    | On mode, I <sub>OUT</sub> = I <sub>OUTmax</sub>                                                                                                       |     | 1600 |      | μA   |
|                                                    | Low-power mode                                                                                                                                        |     | 12   | 4    |      |
|                                                    | Off mode                                                                                                                                              |     |      | 1    |      |
| DC autaut valta as V                               | VPLL                                                                                                                                                  |     |      |      |      |
| DC output voltage V <sub>OUT</sub>                 | On and low-power mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$                                                                                            | 20/ | 2.5  | .00/ |      |
|                                                    | SEL = 11, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                                                                 | -3% | 2.5  | +3%  |      |
|                                                    | SEL = 10, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub> , default BOOT[1:0 = 00 or 01                                                                   | -3% | 1.8  | +3%  | V    |
|                                                    | SEL = 01, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                                                                 | -3% | 1.1  | +3%  |      |
| <b>D</b>                                           | SEL = 00, I <sub>OUT</sub> = 0 to I <sub>OUTmax</sub>                                                                                                 | -3% | 1.0  | +3%  |      |
| Rated output current I <sub>OUTmax</sub>           | On mode                                                                                                                                               | 50  |      |      | mA   |
|                                                    | Low-power mode                                                                                                                                        | 1   |      |      |      |
| Load current limitation (short-circuit protection) | On mode, V <sub>OUT</sub> = V <sub>OUTmin</sub> – 100 mV                                                                                              | 200 | 400  |      | mA   |
| Dropout voltage V <sub>DO</sub>                    | On mode, $V_{OUTtyp} = 2.5 \text{ V}$ , $V_{DO} = V_{IN} - V_{OUT}$ ,                                                                                 |     | 100  |      | mV   |



#### **VDAC AND VPLL LDO (continued)**

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                 | TEST CONDITIONS                                                                                             | MIN | TYP  | MAX | UNIT |
|---------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
|                           | $V_{IN} = 2.5 \text{ V}, I_{OUT} = I_{OUTmax}, T = 25^{\circ}\text{C}$                                      |     |      |     |      |
| DC load regulation        | On mode, $I_{OUT} = I_{OUTmax}$ to 0                                                                        |     |      | 10  | mV   |
| DC line regulation        | On mode, $V_{IN} = V_{INmin}$ to $V_{INmax}$ @ $I_{OUT} = I_{OUTmax}$                                       |     |      | 1   | mV   |
| Transient load regulation | On mode, $V_{IN}$ = 3.8v, $I_{OUT}$ = 0.1 × $I_{OUTmax}$ to 0.9 × $I_{OUTmax}$ in 5 $\mu s$                 |     | 6    |     | mV   |
|                           | And $I_{OUT} = 0.9 \times I_{OUTmax}$ to $0.1 \times I_{OUTmax}$ in 5 µs                                    |     |      |     |      |
| Transient line regulation | On mode, $V_{IN} = V_{INmin} + 0.5 V$ to $V_{INmin}$ in 30 $\mu$ s                                          |     | 0.5  |     | mV   |
|                           | And $V_{IN} = V_{INmin}$ to $V_{INmin}$ + 0.5 V in 30 $\mu$ s, $I_{OUT} = I_{OUTmax}/2$                     |     |      |     |      |
| Turn-on time              | $I_{OUT} = 0$ , @ $V_{OUT} = 0.1 \text{ V up to } V_{OUTmin}$                                               |     | 100  |     | μs   |
| Turn-on inrush current    |                                                                                                             |     | 300  |     | mA   |
| Ripple rejection          | $V_{IN} = V_{INDC} + 100 \text{ mV}_{pp} \text{ tone, } V_{INDC+} = 3.8 \text{ V, } I_{OUT} = I_{OUTmax}/2$ |     |      |     |      |
|                           | f = 217 Hz                                                                                                  |     | 70   |     | dB   |
|                           | f = 50 kHz                                                                                                  |     | 40   |     | иБ   |
| VPLL internal resistance  | LDO off                                                                                                     |     | 500  |     | kΩ   |
| Ground current            | On mode, I <sub>OUT</sub> = 0                                                                               |     | 60   |     |      |
|                           | On mode, I <sub>OUT</sub> = I <sub>OUTmax</sub>                                                             |     | 1600 |     |      |
|                           | Low-power mode                                                                                              |     | 12   |     | μA   |
|                           | Off mode                                                                                                    |     |      | 1   |      |

#### SWITCH-ON/-OFF SEQUENCES AND TIMING

#### BOOT1 = 0, BOOT0 = 0

Table 2 provides details about the EEPROM setting for the BOOT modes. The power-up sequence for this boot mode is provided in Figure 2.

Table 2. Fixed Boot Mode: 00

| Register                | Bit        | Description                           | TPS65910<br>Boot 00 |
|-------------------------|------------|---------------------------------------|---------------------|
| VDD1_OP_REG             | SEL        | VDD1 voltage level selection for boot | 1.2 V               |
| VDD1_REG                | VGAIN_SEL  | VDD1 Gain selection, x1 or x2         | x1                  |
| EEPROM                  |            | VDD1 time slot selection              | 3                   |
| DCDCCTRL_REG            | VDD1_PSKIP | VDD1 pulse skip mode enable           | skip enabled        |
| VDD2_OP_REG/VDD2_SR_REG | SEL        | VDD2 voltage level selection for boot | 1.1 V               |
| VDD2_REG                | VGAIN_SEL  | VDD2 Gain selection, x1 or x3         | x3                  |
| EEPROM                  |            | VDD2 time slot selection              | 2                   |
| DCDCCTRL_REG            | VDD2_PSKIP | VDD2 pulse skip mode enable           | skip enabled        |
| VIO_REG                 | SEL        | VIO voltage selection                 | 1.8 V               |
| EEPROM                  |            | VIO time slot selection               | 1                   |
| DCDCCTRL_REG            | VIO_PSKIP  | VIO pulse skip mode enable            | skip enabled        |
| EEPROM                  |            | VDD3 time slot                        | OFF                 |
| VDIG1_REG               | SEL        | LDO voltage selection                 | 1.2 V               |
| EEPROM                  |            | LDO time slot                         | OFF                 |
| VDIG2_REG               | SEL        | LDO voltage selection                 | 1.0 V               |
| EEPROM                  |            | LDO time slot                         | OFF                 |
| VDAC_REG                | SEL        | LDO voltage selection                 | 1.8 V               |
| EEPROM                  |            | LDO time slot                         | 5                   |



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

### SWITCH-ON/-OFF SEQUENCES AND TIMING (continued)

Table 2. Fixed Boot Mode: 00 (continued)

| VPLL_REG       | SEL            | LDO voltage selection                                                                 | 1.8 V                       |
|----------------|----------------|---------------------------------------------------------------------------------------|-----------------------------|
| EEPROM         |                | LDO time slot                                                                         | 4                           |
| VAUX1_REG      | SEL            | LDO voltage selection                                                                 | 1.8 V                       |
| EEPROM         |                | LDO time slot                                                                         | 1                           |
| VMMC_REG       | SEL            | LDO voltage selection                                                                 | 3.3 V                       |
| EEPROM         |                | LDO time slot                                                                         | 6                           |
| VAUX33_REG     | SEL            | LDO voltage selection                                                                 | 1.8 V                       |
| EEPROM         |                | LDO time slot                                                                         | OFF                         |
| VAUX2_REG      | SEL            | LDO voltage selection                                                                 | 1.8 V                       |
| EEPROM         |                | LDO time slot                                                                         | 5                           |
| CLK32KOUT pin  |                | CLK32KOUT time slot                                                                   | 7                           |
| NRESPWRON pin  |                | NRESPWRON time slot                                                                   | 7 + 1                       |
| VIDTO DEO      | VRTC_OFFMAS    | 0: VRTC LDO will be in low-power mode during OFF state                                |                             |
| VRTC_REG       | K              | 1: VRC LDO will be in full-power mode during OFF state                                | Low-power mode              |
| DEVICED DEC    | DTC DWDN       | 0: RTC in normal power mode                                                           | 4                           |
| DEVCTRL_REG    | RTC_PWDN       | 1: Clock gating of RTC register and logic, low-power mode                             | 1                           |
| DEVICTOL DEC   | CK20K CTDI     | 0: Clock source is crystal/external clock                                             | DC.                         |
| DEVCTRL_REG    | CK32K_CTRL     | 1: Clock source is internal RC oscillator                                             | RC                          |
|                |                | Boot sequence time slot duration:                                                     |                             |
| DEVCTRL2_REG   | TSLOT_LENGTH   | 0: 0.5 ms                                                                             | 2 ms                        |
|                |                | 1: 2 ms                                                                               |                             |
| DEVICTOL & DEC | IT DOI         | 0: INT1 signal will be active-low                                                     | A ativa Jawa                |
| DEVCTRL2_REG   | IT_POL         | 1: INT1 signal will be active-high                                                    | Active-low                  |
| INT_MSK_REG    | VMBHI_IT_MSK   | 0: Device will automatically switch-on at NOSUPPLY to OFF or BACKUP to OFF transition | 0: Automatic switch-on from |
| _              |                | 1: Startup reason required before switch-on                                           | supply insertion            |
| VMBCH_REG      | VMBCH_SEL[1:0] | Select threshold for main battery comparator threshold VMBCH.                         | 3 V                         |



Figure 2 shows the 00 Boot mode timing characteristics.



Figure 2. Boot Mode: BOOT1 = 0, BOOT0 = 0

Table 3 lists the 00 Boot mode timing characteristics.

Table 3. Boot Mode: BOOT1 = 0, BOOT0 = 0 Timing Characteristics

| PARAMETER            | TEST CONDITIONS                                              | MIN | TYP                          | MAX | UNIT |
|----------------------|--------------------------------------------------------------|-----|------------------------------|-----|------|
| t <sub>dSON1</sub>   | PWRHOLD rising edge to VIO, VAUX1 enable delay               |     | $66 \times t_{CK32k} = 2060$ |     | μs   |
| t <sub>dSON2</sub>   | VIO to VDD2 enable delay                                     |     | $64 \times t_{CK32k} = 2000$ |     | μs   |
| t <sub>dSON3</sub>   | VDD2 to VDD1 enable delay                                    |     | $64 \times t_{CK32k} = 2000$ |     | μs   |
| t <sub>dSON4</sub>   | VDD1 to VPLL enable delay                                    |     | $64 \times t_{CK32k} = 2000$ |     | μs   |
| t <sub>dSON5</sub>   | VPLL to VDAC, VAUX2 enable delay                             |     | $64 \times t_{CK32k} = 2000$ |     | μs   |
| t <sub>dSON6</sub>   | VDAC to VMMC enable delay                                    |     | $64 \times t_{CK32k} = 2000$ |     | μs   |
|                      | VMMC to CLK32KOUT rising edge delay                          |     | $64 \times t_{CK32k} = 2000$ |     | μs   |
| t <sub>dSON8</sub>   | CLK32KOUT to NRESPWON rising edge delay                      |     | $64 \times t_{CK32k} = 2000$ |     | μs   |
| t <sub>dSONT</sub>   | Total switch-on delay                                        |     | 16                           |     | ms   |
| t <sub>d</sub> SOFF1 | PWRHOLD falling edge to NRESPWON falling edge delay          |     | $2 \times t_{CK32k} = 62.5$  |     | μs   |
| t <sub>dSOFF1B</sub> | NRESPWON falling edge to CLK32KOUT low delay                 |     | 3 × t <sub>CK32k</sub> = 92  |     | μs   |
| t <sub>dSOFF2</sub>  | PWRHOLD falling edge to supplies and reference disable delay |     | 5 × t <sub>CK32k</sub> = 154 |     | μs   |

Registers default setting: CK32K\_CTRL = 1 (32-kHz RC oscillator is used), RTC\_PWDN = 1 (RTC domain off), IT\_POL = 0 (INt2 interrupt flag active low), VMBHI\_IT\_MSK = 0 (automatic switch-on on Battery plug), VMBCH\_SEL = 11.

#### BOOT1 = 0, BOOT0 = 1

Table 4 provides details about the EEPROM setting for the BOOT modes. The power-up sequence for this boot mode is provided in Figure 3.



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### Table 4. Fixed Boot Mode: 01

| Register                | Bit            | Description                                                                           | TPS65910                    |  |
|-------------------------|----------------|---------------------------------------------------------------------------------------|-----------------------------|--|
|                         | 051            | •                                                                                     | Boot 01                     |  |
| VDD1_OP_REG             | SEL VOAIN SEL  | VDD1 voltage level selection for boot                                                 | 1.2 V                       |  |
| VDD1_REG                | VGAIN_SEL      | VDD1 Gain selection, x1 or x2                                                         | x1                          |  |
| EEPROM                  |                | VDD1 time slot selection                                                              | 3                           |  |
| DCDCCTRL_REG            | VDD1_PSKIP     | VDD1 pulse skip mode enable                                                           | Skip enabled                |  |
| VDD2_OP_REG/VDD2_SR_REG | SEL            | VDD2 voltage level selection for boot                                                 | 1.2 V                       |  |
| VDD2_REG                | VGAIN_SEL      | VDD2 Gain selection, x1 or x3                                                         | x1                          |  |
| EEPROM                  |                | VDD2 time slot selection                                                              | 4                           |  |
| DCDCCTRL_REG            | VDD2_PSKIP     | VDD2 pulse skip mode enable                                                           | Skip enabled                |  |
| VIO_REG                 | SEL            | VIO voltage selection                                                                 | 1.8 V                       |  |
| EEPROM                  |                | VIO time slot selection                                                               | 1                           |  |
| DCDCCTRL_REG            | VIO_PSKIP      | VIO pulse skip mode enable                                                            | Skip enabled                |  |
| EEPROM                  |                | VDD3 time slot                                                                        | OFF                         |  |
| VDIG1_REG               | SEL            | LDO voltage selection                                                                 | 1.2 V                       |  |
| EEPROM                  |                | LDO time slot                                                                         | OFF                         |  |
| VDIG2_REG               | SEL            | LDO voltage selection                                                                 | 1.0 V                       |  |
| EEPROM                  |                | LDO time slot                                                                         | OFF                         |  |
| VDAC_REG                | SEL            | LDO voltage selection                                                                 | 1.8 V                       |  |
| EEPROM                  |                | LDO time slot                                                                         | OFF                         |  |
| VPLL REG                | SEL            | LDO voltage selection                                                                 | 1.8 V                       |  |
| EEPROM                  |                | LDO time slot                                                                         | 2                           |  |
| VAUX1_REG               | SEL            | LDO voltage selection                                                                 | 1.8 V                       |  |
| EEPROM                  | OLL            | LDO time slot                                                                         | OFF                         |  |
| VMMC_REG                | SEL            | LDO voltage selection                                                                 | 1.8 V                       |  |
| EEPROM                  | SLL            | LDO time slot                                                                         | OFF                         |  |
|                         | SEL            |                                                                                       |                             |  |
| VAUX33_REG              | SEL            | LDO voltage selection                                                                 | 3.3 V                       |  |
| EEPROM                  | 0=1            | LDO time slot                                                                         | 6                           |  |
| VAUX2_REG               | SEL            | LDO voltage selection                                                                 | 1.8 V                       |  |
| EEPROM                  |                | LDO time slot                                                                         | 5                           |  |
| CLK32KOUT pin           |                | CLK32KOUT time slot                                                                   | 7                           |  |
| NRESPWRON pin           |                | NRESPWRON time slot                                                                   | 7+1                         |  |
| VRTC_REG                | VRTC_OFFMAS    | 0: VRTC LDO will be in low-power mode during OFF state                                | low-power mode              |  |
|                         | K              | 1: VRC LDO will be in full-power mode during OFF state                                |                             |  |
| DEVCTRL_REG             | RTC_PWDN       | 0: RTC in normal power mode                                                           | 1                           |  |
| DE 101112_1120          | KIO_I WEIV     | 1: Clock gating of RTC register and logic, low-power mode                             | '                           |  |
| DEVCTRL_REG             | CK32K_CTRL     | 0: Clock source is crystal/external clock                                             | Crystal                     |  |
| DEVOIRE_REG             | CK32K_CTKL     | 1: Clock source is internal RC oscillator                                             | Crystai                     |  |
|                         |                | Boot sequence time slot duration:                                                     |                             |  |
| DEVCTRL2_REG            | TSLOT_LENGTH   | 0: 0.5 ms                                                                             | 2 ms                        |  |
|                         |                | 1: 2 ms                                                                               |                             |  |
| DELICITAL OF DEC        |                | 0: INT1 signal will be active-low                                                     | A -1 -2                     |  |
| DEVCTRL2_REG            | IT_POL         | 1: INT1 signal will be active-high                                                    | Active-low                  |  |
| INT_MSK_REG             | VMBHI_IT_MSK   | 0: Device will automatically switch-on at NOSUPPLY to OFF or BACKUP to OFF transition | 0: Automatic switch-on from |  |
|                         |                | 1: Startup reason required before switch-on                                           | supply insertion            |  |
| VMBCH_REG               | VMBCH_SEL[1:0] | Select threshold for main battery comparator threshold VMBCH.                         | 3 V                         |  |

PS 55 101 TP 659 02 TPS65 103 TI TPS659107 TPS659108 TPS659109



Figure 3 shows the 01 Boot mode timing characteristics.



Figure 3. Boot Mode: BOOT1 = 0, BOOT0 = 1

Table 5 lists the 01 Boot mode timing characteristics.

Table 5. Boot Mode: BOOT1 = 0, BOOT0 = 1 Timing Characteristics

| PARAMETER            | TEST CONDITIONS                                | MIN | TYP                           | MAX | UNIT |
|----------------------|------------------------------------------------|-----|-------------------------------|-----|------|
| t <sub>dSON1</sub>   | PWRHOLD rising edge to VIO enable delay        |     | $66 \times t_{CK32k} = 2060$  |     | μs   |
| t <sub>dSON2</sub>   | VIO to VPLL enable delay                       |     | $64 \times t_{CK32k} = 2000$  |     | μs   |
| t <sub>dSON3</sub>   | VPLL to VDD1 enable delay                      |     | $64 \times t_{CK32k} = 2000$  |     | μs   |
| t <sub>dSON4</sub>   | VDD1 to VDD2 enable delay                      |     | $64 \times t_{CK32k} = 2000$  |     | μs   |
| t <sub>dSON5</sub>   | VDD2 to VAUX2 enable delay                     |     | $64 \times t_{CK32k} = 2000$  |     | μs   |
|                      | VAUX2 to VAUX33 enable delay                   |     | $64 \times t_{CK32k} = 2000$  |     | μs   |
| t <sub>dSON7</sub>   | VAUX33 to CLK32KOUT enable delay               |     | $64 \times t_{CK32k} = 2000$  |     | μs   |
| t <sub>dSON8</sub>   | CLK32KOUT to NRESPWON enable delay             |     | $64 \times t_{CK32k} = 2000$  |     | μs   |
| t <sub>dSONT</sub>   | Total switch-on delay                          |     | 16                            |     | ms   |
| t <sub>dSOFF1</sub>  | PWRHOLD falling edge to NRESPWON falling edge  |     | 2 × t <sub>CK32k</sub> = 62.5 |     | μs   |
| t <sub>dSOFF1B</sub> | NRESPWON falling edge to CLK32KOUT low delay   |     | $3 \times t_{CK32k} = 92$     |     | μs   |
| t <sub>dSOFF2</sub>  | PWRHOLD falling edge to supplies disable delay |     | $5 \times t_{CK32k} = 154$    |     | μs   |

Registers default setting: CK32K\_CTRL = 0 (32-kHz quartz or external bypass clock is used), RTC\_PWDN = 1 (RTC domain off), IT\_POL = 0 (INt2 interrupt flag active low), VMBHI\_IT\_MSK = 0 (automatic switch-on on battery plug), VMBCH\_SEL = 11.

SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

#### **POWER CONTROL TIMING**

Figure 4 shows the device state control through PWRON signal.



Figure 4. PWRON Turn-On/Turn-Off

Note: The DEV\_ON control bit can be used instead of the PWRHOLD signal to maintain supplies on after the switch-on sequence.

Figure 5 shows the long-press turn-off timing characteristics.



Figure 5. PWRON Long-Press Turn-Off

Table 6 lists the power control timing characteristics.

32

PRODUCT PREVIEW



#### **POWER CONTROL TIMING (continued)**

#### **Table 6. Power Control Timing Characteristics**

| PARAMETER                                                                                                                       | TEST CONDITIONS                            | MIN                               | TYP | MAX                                | UNIT |
|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------|-----|------------------------------------|------|
| t <sub>dbPWRONF</sub> : PWRON falling-edge debouncing delay                                                                     |                                            | 500                               |     | 550                                | μs   |
| t <sub>dbPWRONR</sub> : PWRON rising-edge debouncing delay                                                                      |                                            | 3 x<br>t <sub>CK32k</sub><br>= 94 |     | 4 ×<br>t <sub>CK32k</sub> =<br>125 | μs   |
| t <sub>dbPWRHOLD</sub> : PWRON rising-edge debouncing delay                                                                     |                                            | 2 x<br>t <sub>CK32k</sub><br>= 63 |     | 3 ×<br>t <sub>CK32k</sub> =<br>94  | μs   |
| t <sub>dOINT</sub> : INT1 (internal) Power-on pulse duration after PWRON low-level (debounced) event                            |                                            |                                   | 1   |                                    | s    |
| t <sub>dONPWHOLD</sub> : delay to set high PWRHOLD signal or DEV_ON control bit after NRESPWON released to keep on the supplies |                                            |                                   | 984 |                                    | ms   |
| t <sub>dPWRONLP</sub> : PWRON long-press delay (disabling power-on condition) to INT1 falling edge                              | PWON falling edge to INT1 falling edge     |                                   | 6   |                                    | s    |
| t <sub>dPWRONLPTO</sub> : PWROW long-press interrupt (PWRON_LP_IT) to supplies switch-off                                       | INT1 falling edge to NRESPWON falling edge |                                   | 2   |                                    | s    |

#### Device turn-on with rising input voltage



Figure 6. Device Turn-On/Off with Rising/Falling Input Voltage

Note: The DEV\_ON control bit can be used instead of the PWRHOLD signal to maintain supplies on after the switch-on sequence.

Table 7. Device Turn-on/off with Rising/Falling Input Voltage, Timing Characteristics

| PARAMETER                                                                                  | TEST CONDITIONS                   | MIN                            | TYP | MAX                             | UNIT |
|--------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------|-----|---------------------------------|------|
|                                                                                            | BOOT[1:0] = 00, RC oscillator     | 0.1                            |     |                                 |      |
| t <sub>d32KON</sub> : 32-kHz oscillator turn on time                                       | BOOT[1:0] = 01, quartz oscillator | 200                            |     |                                 | ms   |
|                                                                                            | BOOT[1:0] = 01, bypass clock      | 0.1                            |     |                                 |      |
| t <sub>dbVMBHI</sub> : VMBHI rising-edge debouncing delay                                  |                                   | 3 × t <sub>CK32k</sub><br>= 94 |     | 4 × t <sub>CK32k</sub><br>= 125 | μs   |
| t <sub>dOINT</sub> : INT1 Power On pulse duration after VMBHI high-level (debounced) event |                                   |                                | 1   |                                 | s    |

PS659107 TPS659108 TPS659109

TEXAS INSTRUMENTS

SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

Table 7. Device Turn-on/off with Rising/Falling Input Voltage, Timing Characteristics (continued)

| PARAMETER                                                                                                                | TEST CONDITIONS | MIN                            | TYP                            | MAX                             | UNIT |
|--------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------|--------------------------------|---------------------------------|------|
| $t_{dONPWHOLD}$ : delay to set high PWRHOLD signal or DEV_ON control bit after NRESPWON released to keep on the supplies |                 |                                | $t_{PDINT1} - t_{DSONT} = 984$ |                                 | ms   |
| T <sub>dbVMBDCH</sub> : Main Battery voltage = VMBDCH threshold to INT1 falling edge delay                               |                 | 3 × t <sub>CK32k</sub><br>= 94 |                                | 4 x t <sub>CK32k</sub><br>= 125 | s    |
| T <sub>dbVMBLO</sub> : Main Battery voltage = VMBLO threshold to NRESPWON falling edge delay                             |                 | 3 × t <sub>CK32k</sub><br>= 94 |                                | 4 x t <sub>CK32k</sub><br>= 125 | s    |

Power supplies state control though the SCLSR\_EN1 and SDASR\_EN2 signals.



Figure 7. LDO Type Supplies State Control Though SCLSR\_EN1 and SCLSR\_EN2

Note: Register setting: VDIG1\_EN1 = 1, VPLL\_EN2 = 1, and VPLL\_KEEPON = 1



Figure 8. VDD1 and VDD2 Supplies State Control Though SCLSR\_EN1 and SCLSR\_EN2

Note: Register setting: VDD2\_EN2 = 1, VDD1\_EN1 = 1, VDD1\_KEEPON = 1, VDD1\_PSKIP = 0, and SEL[6:0] = hex00 in VDD2\_SR\_REG

Table 8. Supplies State Control Though SCLSR\_EN1 and SCLSR\_EN2 Timing Characteristics

| Parameter                                                                                     | TEST CONDITIONS | MIN | TYP                         | MAX | UNIT |
|-----------------------------------------------------------------------------------------------|-----------------|-----|-----------------------------|-----|------|
| t <sub>dEN</sub> : NREPSWON to supply state<br>change delay, SCLSR_EN1 or<br>SCLSR_EN2 driven |                 |     | 0                           |     | ms   |
| t <sub>dEN</sub> : SCLSR_EN1 or<br>SCLSR_EN2 edge to supply state<br>change delay             |                 |     | 1 × t <sub>CK32k</sub> = 31 |     | μs   |

<sup>2</sup>S 59 101 TP 659 02 TPS659 103 1 TPS659107 TPS659108 TPS659109

PRODUCT PREVIEW



# Table 8. Supplies State Control Though SCLSR\_EN1 and SCLSR\_EN2 Timing Characteristics (continued)

| Parameter                                                                                   | TEST CONDITIONS | MIN | TYP                       | MAX | UNIT |
|---------------------------------------------------------------------------------------------|-----------------|-----|---------------------------|-----|------|
| t <sub>dVDDEN</sub> : SCLSR_EN1 or<br>SCLSR_EN2 edge to VDD1 or<br>VDD2 dc-dc turn on delay |                 |     | $3 \times t_{CK32k} = 63$ |     | μѕ   |



Figure 9. VDD1 Supply Voltage Control Though SCLSR\_EN1

Note: Register setting: VDD1 EN1 = 1, SEL[6:0] = hex13 in VDD1 SR REG

Table 9. VDD1 Supply Voltage Control Through SCLSR\_EN1 Timing Characteristics

| PARAMETER                                                                              | TEST CONDITIONS            | MIN | TYP                         | MAX | UNIT |
|----------------------------------------------------------------------------------------|----------------------------|-----|-----------------------------|-----|------|
| t <sub>dDVSEN</sub> : SCLSR_EN1 or SCLSR_EN2 edge to VDD1 or VDD2 voltage change delay |                            |     | 2 × t <sub>CK32k</sub> = 62 |     | μs   |
| t <sub>dDVSENL</sub> : VDD1 or VDD2 voltage settling delay                             | TSTEP[2:0] = 001           |     | 32                          |     | μs   |
|                                                                                        | TSTEP[2:0] = 011 (default) |     | 0.4/7.5 = 53                |     |      |
|                                                                                        | TSTEP[2:0] = 111           |     | 160                         |     |      |

www.ti.com

#### **DEVICE INFORMATION**

#### **Table 10. Terminal Functions**

| NAME        | QFN PIN | SUPPLIES     | TYPE    | I/O | DESCRIPTION                                                                                       | PU/PD                                     |
|-------------|---------|--------------|---------|-----|---------------------------------------------------------------------------------------------------|-------------------------------------------|
| VDDIO       |         | VDDIO/DGND   | Power   | ı   | Digital I/Os supply                                                                               | No                                        |
| SDA_SDI     |         | VDDIO/DGND   | Digital | I/O | I <sup>2</sup> C bidirectional data signal/serial peripheral interface data input (multiplexed)   | External PU                               |
| SCL_SCK     |         | VDDIO/DGND   | Digital | I/O | I <sup>2</sup> C bidirectional clock signal/serial peripheral interface Clock Input (multiplexed) | External PU                               |
| SDASR_EN2   |         | VDDIO/DGND   | Digital | I/O | I <sup>2</sup> C SmartReflex bidirectional data signal/enable of supplies (multiplexed)           | External PU                               |
| SCLSR_EN1   |         | VDDIO/DGND   | Digital | I/O | I <sup>2</sup> C SmartReflex bidirectional clock signal/enable of supplies (multiplexed)          | External PU                               |
| SLEEP       |         | VDDIO/DGND   | Digital | I   | Active-sleep state transition control signal                                                      | Programmable PD (default active)          |
| GPIO_CKSYNC |         | VDDIO/DGND   | Digital | I/O | Configurable general-purpose I/O or DC-DCs synchronization clock input signal                     | Programmable PD (default active)          |
| PWRHOLD     |         | VRTC/DGND    | Digital | I   | Switch-on/-off control signal                                                                     | Programmable PD (default active)          |
| PWRON       |         | VBAT/DGND    | Digital | I   | External switch-on control (ON button)                                                            | Programmable PU (default active)          |
| NRESPWRON   |         | VDDIO/DGND   | Digital | 0   | Power off reset                                                                                   | PD active during device OFF state         |
| INT1        |         | VDDIO/DGND   | Digital | 0   | Interrupt flag                                                                                    | No                                        |
| воото       |         | VRTC/DGND    | Digital | I   | Power-up sequence selection                                                                       | Programmable PD (default active)          |
| BOOT1       |         | VRTC/DGND    | Digital | I   | Power-up sequence selection                                                                       | Programmable PD (default active)          |
| CLK32KOUT   |         | VDDIO/DGND   | Digital | 0   | 32-kHz clock output                                                                               | PD disable in<br>ACTIVE or SLEEP<br>state |
| OSC32KIN    |         | VRTC/REFGND  | Analog  | I   | 32-kHz crystal oscillator                                                                         | No                                        |
| OSC32KOUT   |         | VRTC/REFGND  | Analog  | I   | 32-kHz crystal oscillator                                                                         | No                                        |
| VREF        |         | VCC7/REFGND  | Analog  | 0   | Bandgap voltage                                                                                   | No                                        |
| REFGND      |         | REFGND       | Analog  | I/O | Reference ground                                                                                  | No                                        |
| TESTV       |         | VCC7/AGND    | Analog  | 0   | Analog test output (DFT)                                                                          | No                                        |
| VBACKUP     |         | VBACKUP/AGND | Power   | 1   | Backup battery input (short to VCC5 if not used)                                                  | No                                        |
| VCC1        |         | VCC1/GND1    | Power   | 1   | VDD1 dc-dc power input                                                                            | No                                        |
| GND1        |         | VCC1/GND1    | Power   | I/O | VDD1 dc-dc power ground                                                                           | No                                        |
| SW1         |         | VCC1/GND1    | Power   | 0   | VDD1 dc-dc switched output                                                                        | No                                        |
| VFB1        |         | VCC7/AGND    | Analog  | ı   | VDD1 feedback voltage                                                                             | PD                                        |
| VCC2        |         | VCC2/GND2    | Power   | ı   | VDD2 dc-dc power input                                                                            | No                                        |
| GND2        |         | VCC2/GND2    | Power   | I/O | VDD2 dc-dc power ground                                                                           | No                                        |
| SW2         |         | VCC2/GND2    | Power   | 0   | VDD2 dc-dc switched output                                                                        | No                                        |
| VFB2        |         | VCC4/AGND2   | Analog  | I   | VDD2 dc-dc feedback voltage                                                                       | PD                                        |
| VCCIO       |         | VCCIO/GNDIO  | Power   | I   | VIO dc-dc power input                                                                             | No                                        |
| GNDIO       |         | VCCIO/GNDIO  | Power   | I/O | VIO dc-dc power ground                                                                            | No                                        |
| SWIO        |         | VCCIO/GNDIO  | Power   | 0   | VIO dc-dc switched output                                                                         | No                                        |
| VFBIO       |         | VCC7/AGND    | Analog  | I   | VIO feedback voltage                                                                              | PD                                        |
| VCC3        |         | VCC3/AGND2   | Power   | 1   | VMMC VAUX33 power input                                                                           | No                                        |
| VMMC        |         | VCC3/REFGND  | Power   | 0   | LDO regulator output                                                                              | PD                                        |

Instruments

# **Table 10. Terminal Functions (continued)**

| NAME   | QFN PIN      | SUPPLIES    | TYPE   | I/O | DESCRIPTION                                                  | PU/PD |
|--------|--------------|-------------|--------|-----|--------------------------------------------------------------|-------|
| VAUX33 |              | VCC3/REFGND | Power  | 0   | LDO regulator output, VDD3 internal regulated supply         | PD    |
| VCC4   |              | VCC4/AGND2  | Power  | I   | VAUX1, VAUX2 power input                                     | No    |
| VAUX1  |              | VCC4/REFGND | Power  | 0   | LDO regulator output                                         | PD    |
| VAUX2  |              | VCC4/REFGND | Power  | 0   | LDO regulator output                                         | PD    |
| VCC5   |              | VCC5/AGND   | Power  | I   | VDAC, VPLL power input                                       | No    |
| VDAC   |              | VCC5/REFGND | Power  | 0   | LDO regulator output                                         | PD    |
| VPLL   |              | VCC5/REFGND | Power  | 0   | LDO regulator output                                         | PD    |
| VRTC   |              | VCC7/REFGND | Power  | 0   | LDO regulator output                                         | PD    |
| VCC6   |              | VCC6/AGND2  | Power  | I   | VDIG1, VDIG2 power input                                     | No    |
| VDIG1  |              | VCC6/REFGND | Power  | 0   | LDO regulator output                                         | No    |
| VDIG2  |              | VCC6/REFGND | Power  | 0   | LDO regulator output                                         | No    |
| VCC7   |              | VCC7/REFGND | Power  | I   | VRTC power input, VDD3 internal and analog references supply | No    |
| VFB3   |              | VCC7/AGND   | Analog | I   | VDD3 feedback voltage                                        | No    |
| SW3    |              | VCC7/GND3   | Power  | 0   | VDD3 dc-dc switched output                                   | No    |
| GND3   | Power<br>PAD | AGND        | Power  | I/O | VDD3 dc-dc power ground                                      | No    |
| AGND   | Power<br>PAD | AGND        | Power  | I/O | Analog ground                                                | No    |
| AGND2  | Power<br>PAD | AGND        | Power  | I/O | Analog ground                                                | No    |
| DGND   | Power<br>PAD | DGND        | Power  | I/O | Digital ground                                               | No    |



# PIN ASSIGNMENT (TOP VIEW)



Figure 10. 48-QFN Top View Pin Assignment

TPS659106

# PRODUCT PREVIEW

# **DETAILED DESCRIPTION**

### **POWER REFERENCE**

INSTRUMENTS

The bandgap voltage reference is filtered by using an external capacitor connected across the VREF output and the analog ground REFGND (see RECOMMENDED OPERATING CONDITIONS, Recommended Operating Conditions). The VREF voltage is distributed and buffered inside the device.

### **POWER SOURCES**

The power resources provided by the TPS65910 device include inductor-based switched mode power supplies (SMPS) and linear low drop-out voltage regulators (LDOs). These supply resources provide the required power to the external processor cores and external components, and to modules embedded in the TPS65910 device.

Two of these SMPS have DVS capability SmartReflex Class 3 compatible. These SMPS provide independent core voltage domains to the host processor. The remaining SMPS provides supply voltage for the host processor I/Os.

Table 11 lists the power sources provided by the TPS65910 device.

Table 11. Power Sources

| RESOURCE | TYPE | VOLTAGES                                   | POWER   |
|----------|------|--------------------------------------------|---------|
| VIO      | SMPS | 1.5 V / 1.8 V / 2.5 V / 3.3 V              | 1000 mA |
| VDD1     | SMPS | 0.6 1.5 in 12.5-mV steps                   | 1500 mA |
|          |      | Programmable multiplication factor: x2, x3 |         |
| VDD2     | SMPS | 0.6 1.5 in 12.5-mV steps                   | 1500 mA |
|          |      | Programmable multiplication factor: x2, x3 |         |
| VDD3     | SMPS | 5 V                                        | 100 mA  |
| VDIG1    | LDO  | 1.2 V, 1.5 V, 1.8 V, 2.7 V                 | 300 mA  |
| VDIG2    | LDO  | 1 V, 1.1 V, 1.2 V, 1.8 V                   | 300 mA  |
| VPLL     | LDO  | 1.0 V, 1.1 V, 1.8 V, 2.5 V                 | 50 mA   |
| VDAC     | LDO  | 1.8 V, 2.6 V, 2.8 V, 2.85 V                | 150 mA  |
| VAUX1    | LDO  | 1.8 V, 2.5 V, 2.8 V, 2.85 V                | 300 mA  |
| VAUX2    | LDO  | 1.8 V, 2.8 V, 2.9 V, 3.3 V                 | 150 mA  |
| VAUX33   | LDO  | 1.8 V, 2.0 V, 2.8 V, 3.3 V                 | 150 mA  |
| VMMC     | LDO  | 1.8 V, 2.8 V, 3.0 V, 3.3 V                 | 300 mA  |

# **EMBEDED POWER CONTROLLER**

The embedded power controller manages the state of the device and controls the power-up sequence.

### STATE-MACHINE

The EPC supports the following states:

**No supply:** The main battery supply voltage is not high enough to power the VRTC regulator. A global reset is asserted in this case. Everything on the device is off.

**Backup:** The main battery supply voltage is high enough to enable the VRTC domain but not enough to switch on all the resources. In this state, the VRTC regulator is in backup mode and only the 32-K oscillator and RTC module are operating (if enabled). All other resources are off or under reset.

**Off:** The main battery supply voltage is high enough to start the power-up sequence but device power on is not enabled. All power supplies are in OFF state except VRTC.

**Active:** Device power-on enable conditions are met and regulated power supplies are on or can be enabled with full current capability.

**Sleep:** Device SLEEP enable conditions are met and some selected regulated power supplies are in low-power mode.

INSTRUMENTS

# TPS659104, TPS659105, TPS659106, TPS659107, TPS659108, TPS659109

Figure 11 shows the transitions for the state-machine.

SWCS046C -MARCH 2010-REVISED JUNE 2010



Figure 11. Embebded Power Control State-Machine

# Device power-on enable conditions:

- None of the device POWER ON disable conditions is met.
- PWRON signal low level.
- Or PWRHOLD signal high level.
- Or DEV\_ON control bit set to 1 (default inactive).



www.ti.com SWCS046C -MARCH 2010 - REVISED JUNE 2010

- Or interrupt flag active (default INT1 low) generates a power-on enable condition during a fixed delay (T<sub>DOINT1</sub> pulse duration defined in section: power control timmings). interrupt sources expected (if enabled), when the device is off:
  - RTC Alarm interrupt
  - First-time input voltage rising above VMBHI threshold (depending on the Boot mode used) and input voltage > VMBCH threshold. The interrupt corresponding to this last condtion is the VMBCH\_IT in INT\_STS\_REG register.

Interrupt flag active generates a POWER ON enable condition during a fixed delay only when the device is in OFF state (when NRESPWON signal is low). interrupt status register must be cleared first to allow device power off during the  $t_{\text{DOINT1}}$  pulse duration.

GPIO\_CKSYNC cannot be used to turn on the device, even if its associated interrupt is not masked.

# Device power-on disable conditions:

- PWRON signal low level during more than the long-press delay: PWON\_LP\_DELAY (can be disabled though register programming). The interrupt corresponding to this condtion is PWRON\_LP\_IT in the INT\_STS\_REG register.
- Or Die temperature has reached the thermal shutdown threshold.
- Or DEV\_OFF or DEV\_OFF\_RST control bit set to 1 (value of DEV\_OFF is cleared when the device is in OFF state).

### **Device SLEEP enable conditions:**

- SLEEP signal low level (default, or high level depending on the programmed polarity)
- And DEV\_SLP control bit set to 1
- And interrupt flag inactive (default INT1 high): no nonmasked interrupt pending

SLEEP state can be controlled by programming DEV\_SLP and keeping the SLEEP signal floating, or it can be controlled through the SLEEP signal setting DEV\_SLP = 1 once after device turn-on.

### SWITCH-ON/-OFF SEQUENCES

The power sequence is the automated switching on of the device resources when an off-to-active transition takes place.

The device supports three embedded power sequences selectable by the device BOOT pins.

| воото | BOOT1 | Processor Supported                |  |
|-------|-------|------------------------------------|--|
| 0     | 0     | AM3517, AM3505                     |  |
| 1     | 0     | OMAP3 Family, AM3715/03, DM3730/25 |  |
| 0     | 1     | EEPROM sequence                    |  |

Details of the boot sequence timing are given in SWITCH-ON/-OFF SEQUENCES AND TIMING. EEPROM sequences can be used for specific power up sequence for corresponding application processor. For details of EEPROM sequence refer to the user guides on the product folder: http://focus.ti.com/docs/prod/folders/print/tps65910.html.

### **CONTROL SIGNALS**

# **SLEEP**

When none of the device sleep-disable conditions are met, a falling edge (default, or rising edge, depending on the programmed polarity) of this signal causes an ACTIVE-to-SLEEP state transition of the device. A rising edge (default, or falling edge, depending on the programmed polarity) causes a transition back to ACTIVE state. This input signal is level sensitive and no debouncing is applied.

While the device is in SLEEP state, predefined resources are automatically set in their low-power mode or off.



SWCS046C - MARCH 2010 - REVISED JUNE 2010

www.ti.com

Resources can be kept in their active mode: (full-load capability), programming the SLEEP\_KEEP\_LDO\_ON and the SLEEP\_KEEP\_RES\_ON registers. These registers contain 1 bit per power resource. If the bit is set to 1, then that resource stays in active mode when the device is in SLEEP state. 32KCLKOUT is also included in the SLEEP\_KEEP\_RES\_ON register and the 32-kHz clock output is maintained in SLEEP state if the corresponding mask bit is set.

### **PWRHOLD**

When none of the device power-on disable conditions are met, a rising edge of this signal causes an OFF-to-ACTIVE state transition of the device and a falling edge causes a transition back to OFF state. Typically, this signal is used to control the device in a slave configuration. It can be connected to the SYSEN output signal from other TPS659xx devices, or the NRESPWRON signal of another TPS65910 device. This input signal is level sensitive and no debouncing is applied.

A rising edge of PWRHOLD is highlighted though an associated interrupt.

# BOOT0/BOOT1

These signals determine which processor the device is working with and hence which power-up sequence is needed. See SWITCH-ON/-OFF SEQUENCES AND TIMING for more details. There is no debouncing on this input signal.

# **NRESPWRON**

This signal is used as the reset to the processor. It is held low until the ACTIVE state is reached. See POWER CONTROL TIMING to get detailed timing.

### **CLK32KOUT**

This signal is the output of the 32-K oscillator, which can be enabled or not during the power-on sequence, depending on the Boot mode. It can be enabled and disabled by register bit, during ACTIVE state of the device. CLK32KOUT output can also be enabled or not during SLEEP state of the device depending on the SLEEPMASK register programming.

# **PWRON**

The PWRON input is connected to an external button. A debounced falling edge on this signal causes an OFF-to-ACTIVE state or SLEEP-to-ACTIVE state transition of the device. If the device is in Active mode then a low level on this signal generates an interrupt.

If the PWRON signal is low for more than the PWON\_TO\_OFF\_DELAY delay and the corresponding interrupt is not acknowledged by the external processor, the device goes into OFF state.

### INT1

INT1 signal (default active low) warns the host processor of any event that occurred on the TPS65910 device. The host processor can then poll the interrupt from the interrupt status register through  $I^2C$  to identify the interrupt source. A low level (default setting) indicates an active interrupt, highlighted in the INT\_STS\_REG register. The polarity of INT1 can be set by programming the IT\_POL control bit. INT1 flag active is a POWER ON enable condition during a fixed delay  $t_{DOINT1}$  (only) when the device is in OFF state (when NRESPWON signal is low). Any of the interrupt sources can be masked by programming the INT\_MSK\_REG register. When an interrupt is masked, its corresponding interrupt status bit is still updated, but the INT1 flag is not activated. interrupt source masking can be used to mask a device switch-on event. Because interrupt flag active is a POWER ON enable condition during  $t_{DOINT1}$  delay, any interrupt not masked must be cleared to allow immediate turn off of the device. See section: Interrupts, for interrupt sources definition.

### SDASR EN2 and SCLSR EN1

SDASR\_EN2 and SCLSR\_EN1 are the data and clock signals of the serial control interface (SR-I<sup>2</sup>C) dedicated to SmartReflex applications. These signals can also be programmed to be used as enable signals of one or several supplies, when the device is on (NRESPWON high). A resource assigned to SDASR\_EN2 or SCLSR\_EN1 control automatically disables the serial control interface.



www.ti.com SWCS046C -MARCH 2010 - REVISED JUNE 2010

Programming EN1\_LDO\_ASS\_REG, EN2\_LDO\_REG, and SLEEP\_KEEP\_LDO\_ON\_REG registers: SCLSR\_EN1 and SDASR\_EN2 signals can be used to control the turn on/off or sleep state of any LDO type supplies.

Programming EN1\_SMPS\_ASS\_REG, EN2\_SMPS\_ASS\_REG, and SLEEP\_KEEP\_RES\_ON registers: SCLSR\_EN1 and SDASR\_EN2 signals can be used to control the turn on/off or low-power state (PFM mode) of SMPS type supplies.

SDASR\_EN2 and SCLSR\_EN1 can be used to set output voltage of VDD1 and VDD2 SMPS from a roof to a floor value, preprogrammed in the VDD1\_OP\_REG, VDD2\_OP\_REG, and teh VDD1\_SR\_REG, VDD2\_SR\_REG registers. Tun-off of VDD1 and VDD2 can also be programmed either in VDD1\_OP\_REG, VDD2\_OP\_REG or in VDD1\_SR\_REG, VDD2\_SR\_REG registers.

When a supply is controlled through SCLSR\_EN1 or SCLSR\_EN2 signals, its state is no longer driven by the device SLEEP state.

# **GPIO CKSYNC**

GPIO\_CKSYNC is a configurable open-drain digital I/O: directivity, debouncing delay and internal pullup can be programmed in the GPIOO\_REG register. GPIO\_CKSYNC cannot be used to turn on the device, even if its associated interrupt is not masked.

Programming DCDCCKEXT = 1, VDD1, VDD2, VIO, and VDD3 dc-dc switching can be synchronized using a 3-MHz clock set though the GPIO\_CKSYNC pin.

### DYNAMIC VOLTAGE FREQUENCY SCALING AND ADAPTIVE VOLTAGE SCALING OPERATION

Dynamic voltage frequency scaling (DVFS) operation: a supply voltage value corresponding to a targeted frequency of the digital core supplied is programmed in VDD1 OP REG or VDD2 OP REG registers.

The slew rate of the voltage supply reaching a new VDD1\_OP\_REG or VDD2\_OP\_REG programmed value is limited to 12.5 mV/µs, fixed value. Adaptative voltage scaling (AVS) operation: a supply voltage value corresponding to a supply voltage adjustment is programmed in VDD1\_SR\_REG or VDD2\_SR\_REG registers. The supply voltage is then intended to be tuned by the digital core supplied, based its performance self-evaluation. The slew rate of VDD1 or VDD2 voltage supply reaching a new programmed value is programmable though the VDD1 REG or VDD2 REG register, respectively.

A serial control interface (SR-I<sup>2</sup>C) is dedicated to SmartReflex applications such as DVFS and class 3 AVS, and thus gives access to the VDD1 OP REG, VDD1 SR REG, and VDD2 OP REG, VDD2 SR REG register.

A general-purpose serial control interface (CTL-I<sup>2</sup>C) also gives access to these registers, if SR\_CTL\_I2C\_SEL control bit is set to 1 in the DEVCTRL\_REG register (default inactive).

Both control interfaces are compliant with HS-I<sup>2</sup>C specification (100 kbps, 400 kbps, or 3.4 Mbps).

Figure 12 shows an example of a SmartReflex operation. To optimize power efficiency, the voltage domains of the host processor uses the DVFS and AVS features provided by SmartReflex.





- (1) T<sub>SR</sub>: Time used by the SmartReflex controller
- (2) T<sub>I2C</sub>: Time used for data transfer through the I<sup>2</sup>C interface
- (3) T<sub>SMPS</sub>: Time required by the SMPS to converge to new voltage value

Figure 12. SmartReflex Operation Example

# 32-kHz RTC CLOCK

The TPS65910 device can provide a 32-kHz clock to the platform through the CLK32KOUT output, when crystal is connected.

Alternatively, the device can accept a square-wave 32-kHz clock signal applied to OSC32IN input (OSC32KOUT kept floating) and gate the clock to CLK32OUT. This clock must be present for any state of the EPC except the NO SUPPLY state. TPS65910 also has an internal 32-kHz RC oscillator, to reduce the BOM, if an accurate clock is not needed by the system.

Default selection of a 32-kHz RC oscillator versus 32-kHz crystal oscillator or external square-wave 32-kHz clock depends of the Boot mode:

BOOT1 = 0, BOOT0 = 1: quartz oscillator or external square wave 32-kHz clock default

BOOT1 = 0, BOOT0 = 0: 32-kHz RC oscillator default

Switching from the 32-kHz RC oscillator to the 32-kHz crystal oscillator or external square-wave 32-kHz clock can also be programmed though DEVCTRL\_REG register.

TPS659107 TPS659108 TPS65910





Figure 13. Crystal Oscillator 32-kHz Clock

### **RTC**

The RTC, which is driven by the 32-kHz clock, provides the alarm and timekeeping functions. The RTC is kept supplied when the device is in the OFF or the BACKUP state.

The main functionalities of the RTC block are:

- Time information (seconds/minutes/hours) directly in binary-coded decimal (BCD) format
- Calendar information (Day/Month/Year/Day of the week) directly in BCD code up to year 2099
- Programmable interrupts generation: The RTC can generate two interrupts: a timer interrupt RTC\_PERIOD\_IT periodically (1s/1m/1h/1d period) and an alarm interrupt RTC\_ALARM\_IT at a precise time of the day (alarm function). These interrupts are enabled using IT\_ALARM and IT\_TIMER control bits. Periodically interrupts can be masked during the SLEEP period to avoid host interruption and are automatically unmasked after SLEEP wakeup (using the IT\_SLEEP\_MASK\_EN control bit).
- Oscillator frequency calibration and time correction

SWCS046C - MARCH 2010 - REVISED JUNE 2010

www.ti.com





Figure 14. RTC Digital Section Block Diagram

### NOTE

INT\_ALARM can generate a wakeup of the platform.

INT\_TIMER cannot generate a wakeup of the platform.

# **TIME CALENDAR REGISTERS**

All the time and calendar information are available in these dedicated registers, called TC registers. Values of the TC registers are written in BCD format.

- 1. Year data ranges from 00 to 99
  - Leap year = Year divisible by four (2000, 2004, 2008, 2012...)
  - Common year = other years
- 2. Month data ranges from 01 to 12
- 3. Day value ranges from:
  - 1 to 31 when months are 1, 3, 5, 7, 8, 10, 12
  - 1 to 30 when months are 4, 6, 9, 11
  - 1 to 29 when month is 2 and year is a leap year
  - 1 to 28 when month is 2 and year is a common year
- 4. Week value ranges from 0 to 6
- 5. Hour value ranges from 00 to 23 in 24-hour mode and ranges from 1 to 12 in AM/PM mode
- 6. Minutes value ranges from 0 to 59
- 7. Seconds value ranges from 0 to 59

To modify the current time, software writes the new time into TC registers to fix the time/calendar information. The DBB can write into TC registers without stopping the RTC. In addition, software can stop the RTC by clearing the STOP\_RTC bit of the control register and check the RUN bit of the status to be sure that the RTC is frozen. Then update TC values, and then restart the RTC by setting the STOP\_RTC bit.

Example: Time is 10H54M36S PM (PM\_AM mode set), 2008 September 5, previous register values are:



# TPS659104, TPS659105, TPS659106, TPS659107, TPS659108, TPS659109 SWCS046C - MARCH 2010-REVISED JUNE 2010

| Register    | Value |
|-------------|-------|
| SECONDS_REG | 0x36  |
| MINUTES_REG | 0x54  |
| HOURS_REG   | 0x90  |
| DAYS_REG    | 0x05  |
| MONTHS_REG  | 0x09  |
| YEARS_REG   | 0x08  |

The user can round to the closest minute, by setting the ROUND 30S register bit. TC values are set to the closest minute value at the next second. The ROUND 30S bit is automatically cleared when the rounding time is performed.

### **Example:**

- If current time is 10H59M45S, a round operation changes time to 11H00M00S.
- if current time is 10H59M29S, a round operation changes time to 10H59M00S.

### **GENERAL REGISTERS**

Software can access the RTC STATUS REG and RTC CTRL REG registers at any time (except for the RTC CTRL REG[5] bit, which must be changed only when the RTC is stopped).

### COMPENSATION REGISTERS

The RTC\_COMP\_MSB\_REG and RTC\_COMP\_LSB\_REG registers must respect the available access period. These registers must be updated before each compensation process. For example, software can load the compensation value into these registers after each hour event, during an available access period.



Figure 15. RTC Compensation Scheduling

This drift can be balanced to compensate for any inaccuracy of the 32-kHz oscillator. Software must calibrate the oscillator frequency, calculate the drift compensation versus one time hour period; and then load the



SWCS046C - MARCH 2010 - REVISED JUNE 2010

www.ti.com

compensation registers with the drift compensation value. Indeed, if the AUTO\_COMP\_EN bit in the RTC\_CTRL\_REG is enabled, the value of COMP\_REG (in twos-complement) is added to the RTC 32-kHz counter at each hour and one second. When COMP\_REG is added to the RTC 32-kHz counter, the duration of the current second becomes (32768 - COMP\_REG)/32768s; so, the RTC can be compensated with a 1/32768 s/hour time unit accuracy.

### NOTE

The compensation is considered once written into the registers.

### **BACKUP BATTERY MANAGEMENT**

The device includes a back-up battery switch connecting the VRTC regulator input to a main battery (VCC7) or to a back-up battery (VBACKUP), depending on the batteries voltage value.

The VRTC supply can then be maintained during a BACKUP state as far as the input voltage is high enough (>VBNPR threshold). Below the VBNPR voltage threshold the digital core of the device is set under reset by internal signal POR (PowerOnReset).

The back-up domain functions which are always supplied from VRTC comprehend:

- The internal 32-kHz oscillator
- Backup registers

The back-up battery can be charged from the main battery through an embedded charger. The back-up battery charge voltage and enable is controlled through BBCH\_REG register programming. This register content is maintained during the device Backup state.

Hence enabled the back-up battery charge is maintained as far as the main battery voltage is higher than the VMBLO threshold and the back-up battery voltage.

### **BACKUP REGISTERS**

As part of the RTC the device contains five 8-bit registers which can be used for storage by the application firmware when the external host is powered down. These registers retain their content as long as the VRTC is active.

# I<sup>2</sup>C INTERFACE

A general-purpose serial control interface (CTL-I<sup>2</sup>C) allows read and write access to the configuration registers of all resources of the system.

A second serial control interface (SR-I<sup>2</sup>C) is dedicated to SmartReflex applications such as DVFS or AVS.

Both control interfaces are compliant with HS-I<sup>2</sup>C specification.

These interfaces support the standard slave mode (100 Kbps), Fast mode (400 Kbps), and high-speed mode (3.4 Mbps). The general-purpose  $I^2C$  module using one slave hard-coded addresse (ID1 = 2Dh). The SmartReflex  $I^2C$  module uses one slave hard-coded address (ID0 = 12h). The master mode is not supported.

Addressing: Seven-bit mode addressing device

They do not support the following features:

- 10-bit addressing
- General call

### THERMAL MONITORING AND SHUTDOWN

A thermal protection module monitors the junction temperature of the device versus two thesholds:

- Hot-die temperature threshold
- Thermal shutdown temperature theshold

When the hot-die temperature threshold is reached an interrupt is sent to software to close the noncritical running tasks.



www.ti.com SWCS046C -MARCH 2010 - REVISED JUNE 2010

When the thermal shutdown temperature the shold is reached, the TPS65910 device is set under reset and a transition to OFF state is initiated. Then the power-on enable conditions of the device is not considered until the die temperature has decreased below the hot-die threshold. An hysteresis is applied to the hot-die and shutdown threshold, when detecting a falling edge of temperature, and both detection are debounced to avoid any parasitic detection. The TPS65910 device allows programming of four hot-die temperature thresholds to increase the flexibility of the system.

By default, the thermal protection is enabled in ACTIVE state, but can be disabled through programming register THERM\_REG. The thermal protection can be enabled in SLEEP state programming register SLEEP\_KEEP\_RES\_ON. The thermal protection is automatically enabled during an OFF-to-ACTIVE state transition and is kept enabled in OFF state after a switch-off sequence caused by a thermal shutdown event. Transition to OFF state sequence caused by a thermal shutdown event is highlighted in the INT\_STS\_REG status register. Recovery from this OFF state is initiated (switch-on sequence) when the die temperature falls below the hot-die temperature threshold.

Hot-die and thermal shutdown temperature threshold detections state can be monitored or masked by reading or programming the THERM\_REG register. Hot-die interrupt can be masked by programming the INT\_MSK\_REG register.

# **INTERRUPTS**

# **Table 12. Interrupt Sources**

| Interrupt     | Description                                                                                                                                                            |  |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| RTC_ALARM_IT  | RTC alarm event: Occurs at programmed determinate date and time                                                                                                        |  |  |  |
|               | (running in ACTIVE, OFF, and SLEEP state, default inactive)                                                                                                            |  |  |  |
| RTC_PERIOD_IT | RTC periodic event: Occurs at programmed regular period of time (every second or minute) (running in ACTIVE, OFF, and SLEEP state, default inactive)                   |  |  |  |
| HOT_DIE_IT    | The embedded thermal monitoring module has detected a die temperature above the hot-die detection threshold (running in ACTIVE and SLEEP state)                        |  |  |  |
|               | Level sensitive interrupt.                                                                                                                                             |  |  |  |
| PWRHOLD_IT    | PWRHOLD signal rising edge                                                                                                                                             |  |  |  |
| PWRON_LP_IT   | PWRON is low during more than the long-press delay: PWON_TO_OFF_DELAY (can be disable though register programming).                                                    |  |  |  |
| PWRON_IT      | PWRON is low while the device is on (running in ACTIVE and SLEEP state), Level-sensitive interrupt                                                                     |  |  |  |
| VMBHI_IT      | The battery voltage rise above the VMBHI threshold: NOSUPPLY to Off or Backup-to-Off device states transition (first battery plug or battery voltage bounce detection) |  |  |  |
| VMBDCH_IT     | The battery voltage fall down below the VMBDCH threshold: the minimum operating voltage of power supplies.                                                             |  |  |  |
| GPIO0_R_IT    | GPIO_CKSYNC rising-edge detection                                                                                                                                      |  |  |  |
| GPIO0_F_IT    | GPIO_CKSYNC falling-edge detection                                                                                                                                     |  |  |  |

INT1 signal (active low) warns the host processor of any event that occurred on the TPS65910 device. The host processor can then poll the interrupt from the interrupt status register via I<sup>2</sup>C to identify the interrupt source. Each interrupt source can be individually masked via the interrupt mask register.

TPS659107 TPS659108 TPS659109

Product Folde Lok(

TEXAS INSTRUMENTS

SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

# PAKCAGE DESCRIPTION

The following are the package descriptions of the TPS65910 PMU devices:

· Package type:

| Package                                      | TPS65910                    |
|----------------------------------------------|-----------------------------|
| Туре                                         | RSL QFN-N48                 |
| Size (mm)                                    | 6x6                         |
| Substrate layers                             | 1 layer                     |
| Pitch ball array (mm)                        | 0.4 mm                      |
| ViP (via-in-pad)                             | No                          |
| Number of balls                              | 48                          |
| Thickness (mm) (max. height including balls) | 1                           |
| Others                                       | Green, ROHS-compliant (TBC) |

Moisture sensitivity level target: JEDEC MSL3 @ 260°C

### **APPENDIX A: FUNCTIONAL REGISTERS**

# TPS65910\_FUNC\_REG REGISTERS MAPPING SUMMARY

Table 13. TPS65910\_FUNC\_REG Register Summary

| Register Name            | Туре | Register Width (Bits) | Register Reset | Address Offset |
|--------------------------|------|-----------------------|----------------|----------------|
| SECONDS_REG              | RW   | 8                     | 0x00           | 0x00           |
| MINUTES_REG              | RW   | 8                     | 0x00           | 0x01           |
| HOURS_REG                | RW   | 8                     | 0x00           | 0x02           |
| DAYS_REG                 | RW   | 8                     | 0x01           | 0x03           |
| MONTHS_REG               | RW   | 8                     | 0x01           | 0x04           |
| YEARS_REG                | RW   | 8                     | 0x00           | 0x05           |
| WEEKS_REG                | RW   | 8                     | 0x00           | 0x06           |
| ALARM_SECONDS_REG        | RW   | 8                     | 0x00           | 0x08           |
| ALARM_MINUTES_REG        | RW   | 8                     | 0x00           | 0x09           |
| ALARM_HOURS_REG          | RW   | 8                     | 0x00           | 0x0A           |
| ALARM_DAYS_REG           | RW   | 8                     | 0x01           | 0x0B           |
| ALARM_MONTHS_REG         | RW   | 8                     | 0x01           | 0x0C           |
| ALARM_YEARS_REG          | RW   | 8                     | 0x00           | 0x0D           |
| RTC_CTRL_REG             | RW   | 8                     | 0x00           | 0x10           |
| RTC_STATUS_REG           | RW   | 8                     | 0x80           | 0x11           |
| RTC_INTERRUPTS_REG       | RW   | 8                     | 0x00           | 0x12           |
| RTC_COMP_LSB_REG         | RW   | 8                     | 0x00           | 0x13           |
| RTC_COMP_MSB_REG         | RW   | 8                     | 0x00           | 0x14           |
| RTC_RES_PROG_REG         | RW   | 8                     | 0x27           | 0x15           |
| RTC_RESET_STATUS_R<br>EG | RW   | 8                     | 0x00           | 0x16           |
| BCK1_REG                 | RW   | 8                     | 0x00           | 0x17           |
| BCK2_REG                 | RW   | 8                     | 0x00           | 0x18           |
| BCK3_REG                 | RW   | 8                     | 0x00           | 0x19           |
| BCK4_REG                 | RW   | 8                     | 0x00           | 0x1A           |
| BCK5_REG                 | RW   | 8                     | 0x00           | 0x1B           |
| PUADEN_REG               | RW   | 8                     | 0x9F           | 0x1C           |
| REF_REG                  | RW   | 8                     | 0x01           | 0x1D           |
| VRTC_REG                 | RW   | 8                     | 0x01           | 0x1E           |



# Table 13. TPS65910\_FUNC\_REG Register Summary (continued)

|                           | _  | TOTO_ILEO ILEGISTEI | , , , |      |
|---------------------------|----|---------------------|-------|------|
| VIO_REG                   | RW | 8                   | 0x00  | 0x20 |
| VDD1_REG                  | RW | 8                   | 0x0C  | 0x21 |
| VDD1_OP_REG               | RW | 8                   | 0x00  | 0x22 |
| VDD1_SR_REG               | RW | 8                   | 0x00  | 0x23 |
| VDD2_REG                  | RW | 8                   | 0x04  | 0x24 |
| VDD2_OP_REG               | RW | 8                   | 0x00  | 0x25 |
| VDD2_SR_REG               | RW | 8                   | 0x00  | 0x26 |
| VDD3_REG                  | RW | 8                   | 0x04  | 0x27 |
| VDIG1_REG                 | RW | 8                   | 0x00  | 0x30 |
| VDIG2_REG                 | RW | 8                   | 0x00  | 0x31 |
| VAUX1_REG                 | RW | 8                   | 0x00  | 0x32 |
| VAUX2_REG                 | RW | 8                   | 0x00  | 0x33 |
| VAUX33_REG                | RW | 8                   | 0x00  | 0x34 |
| VMMC_REG                  | RW | 8                   | 0x00  | 0x35 |
| VPLL_REG                  | RW | 8                   | 0x00  | 0x36 |
| VDAC_REG                  | RW | 8                   | 0x00  | 0x37 |
| THERM_REG                 | RW | 8                   | 0x0D  | 0x38 |
| BBCH_REG                  | RW | 8                   | 0x00  | 0x39 |
| DCDCCTRL_REG              | RW | 8                   | 0x3B  | 0x3E |
| DEVCTRL_REG               | RW | 8                   | 0x40  | 0x3F |
| DEVCTRL2_REG              | RW | 8                   | 0x34  | 0x40 |
| SLEEP_KEEP_LDO_ON_<br>REG | RW | 8                   | 0x00  | 0x41 |
| SLEEP_KEEP_RES_ON_<br>REG | RW | 8                   | 0x00  | 0x42 |
| SLEEP_SET_LDO_OFF_<br>REG | RW | 8                   | 0x00  | 0x43 |
| SLEEP_SET_RES_OFF_<br>REG | RW | 8                   | 0x00  | 0x44 |
| EN1_LDO_ASS_REG           | RW | 8                   | 0x00  | 0x45 |
| EN1_SMPS_ASS_REG          | RW | 8                   | 0x00  | 0x46 |
| EN2_LDO_ASS_REG           | RW | 8                   | 0x00  | 0x47 |
| EN2_SMPS_ASS_REG          | RW | 8                   | 0x00  | 0x48 |
| EN3_LDO_ASS_REG           | RW | 8                   | 0x00  | 0x49 |
| SPARE_REG                 | RW | 8                   | 0x00  | 0x4A |
| INT_STS_REG               | RW | 8                   | 0x00  | 0x50 |
| INT_MSK_REG               | RW | 8                   | 0x02  | 0x51 |
| INT_STS2_REG              | RW | 8                   | 0x00  | 0x52 |
| INT_MSK2_REG              | RW | 8                   | 0x00  | 0x53 |
| INT_STS3_REG              | RW | 8                   | 0x00  | 0x54 |
| INT_MSK3_REG              | RW | 8                   | 0x00  | 0x55 |
| GPIO0_REG                 | RW | 8                   | 0x0A  | 0x60 |
| JTAGVERNUM_REG            | RO | 8                   | 0x00  | 0x80 |

# TPS65910\_FUNC\_REG REGISTER DESCRIPTIONS



SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

| Table | 14. | SEC | OND | S REG |
|-------|-----|-----|-----|-------|
|-------|-----|-----|-----|-------|

| Address Offset   | 0x00                     |
|------------------|--------------------------|
| Physical Address | Instance                 |
| Description      | RTC register for seconds |
| Туре             | RW                       |

| 7        | 6 | 5    | 4 | 3 | 2  | 1  | 0 |
|----------|---|------|---|---|----|----|---|
| Reserved |   | SEC1 |   |   | SE | C0 |   |

| Bits | Field Name | Description                                  | Туре                  | Reset |
|------|------------|----------------------------------------------|-----------------------|-------|
| 7    | Reserved   | Reserved bit                                 | RO<br>R returns<br>0s | 0     |
| 6:4  | SEC1       | Second digit of seconds (range is 0 up to 5) | RW                    | 0x0   |
| 3:0  | SEC0       | First digit of seconds (range is 0 up to 9)  | RW                    | 0x0   |

# Table 15. MINUTES\_REG

| Address Offset   | 0x01                     |          |
|------------------|--------------------------|----------|
| Physical Address |                          | Instance |
| Description      | RTC register for minutes |          |
| Type             | RW                       |          |

| Reserved MIN1 MIN0 | 7        | 6 | 5    | 4 | 3 | 2   | 1  | 0 |
|--------------------|----------|---|------|---|---|-----|----|---|
|                    | Reserved |   | MIN1 |   |   | MII | ٧٥ |   |

| Bits | Field Name | Description                                  | Туре                  | Reset |
|------|------------|----------------------------------------------|-----------------------|-------|
| 7    | Reserved   | Reserved bit                                 | RO<br>R returns<br>0s | 0     |
| 6:4  | MIN1       | Second digit of minutes (range is 0 up to 5) | RW                    | 0x0   |
| 3:0  | MIN0       | First digit of minutes (range is 0 up to 9)  | RW                    | 0x0   |

# Table 16. HOURS\_REG

| Address Offset   | 0x02                   |          |
|------------------|------------------------|----------|
| Physical Address |                        | Instance |
| Description      | RTC register for hours |          |
| Туре             | RW                     |          |

| 7      | 6        | 5  | 4   | 3 | 2   | 1   | 0 |
|--------|----------|----|-----|---|-----|-----|---|
| PM_NAM | Reserved | НО | UR1 |   | HOL | JR0 |   |

| Bits | Field Name | Description                                                        | Туре                  | Reset |
|------|------------|--------------------------------------------------------------------|-----------------------|-------|
| 7    | PM_NAM     | Only used in PM_AM mode (otherwise it is set to 0) 0 is AM 1 is PM | RW                    | 0     |
| 6    | Reserved   | Reserved bit                                                       | RO<br>R returns<br>0s | 0     |
| 5:4  | HOUR1      | Second digit of hours(range is 0 up to 2)                          | RW                    | 0x0   |
| 3:0  | HOUR0      | First digit of hours (range is 0 up to 9)                          | RW                    | 0x0   |

# PRODUCT PREVIEW



# Table 17. DAYS\_REG

Address Offset 0x03

Physical Address Instance

**Description** RTC register for days

**Type** RW

| 7        | 6 | 5 | 4   | 3 | 2  | 1   | 0 |
|----------|---|---|-----|---|----|-----|---|
| Reserved |   | D | AY1 |   | DA | .Y0 |   |

| Bits | Field Name | Description                               | Туре                  | Reset |
|------|------------|-------------------------------------------|-----------------------|-------|
| 7:6  | Reserved   | Reserved bit                              | RO<br>R returns<br>0s | 0x0   |
| 5:4  | DAY1       | Second digit of days (range is 0 up to 3) | RW                    | 0x0   |
| 3:0  | DAY0       | First digit of days (range is 0 up to 9)  | RW                    | 0x1   |

# Table 18. MONTHS\_REG

Address Offset 0x04

Physical Address Instance

**Description** RTC register for months

Type RW

| 7        | 6 | 5 | 4      | 3 | 2   | 1   | 0 |
|----------|---|---|--------|---|-----|-----|---|
| Reserved |   |   | MONTH1 |   | MON | TH0 |   |

| Bits | Field Name | Description                                 | Туре                  | Reset |
|------|------------|---------------------------------------------|-----------------------|-------|
| 7:5  | Reserved   | Reserved bit                                | RO<br>R returns<br>0s | 0x0   |
| 4    | MONTH1     | Second digit of months (range is 0 up to 1) | RW                    | 0     |
| 3:0  | MONTH0     | First digit of months (range is 0 up to 9)  | RW                    | 0x1   |

# Table 19. YEARS\_REG

Address Offset 0x05

Physical Address Instance

**Description** RTC register for day of the week

**Type** RW

| 7 | 6  | 5   | 4 | 3 | 2   | 1   | 0 |
|---|----|-----|---|---|-----|-----|---|
|   | YE | AR1 |   |   | YEA | AR0 |   |

| Bits | Field Name | Description                                | Туре | Reset |
|------|------------|--------------------------------------------|------|-------|
| 7:4  | YEAR1      | Second digit of years (range is 0 up to 9) | RW   | 0x0   |
| 3:0  | YEAR0      | First digit of years (range is 0 up to 9)  | RW   | 0x0   |

# Table 20. WEEKS\_REG

Address Offset 0x06

Physical Address Instance

**Description** RTC register for day of the week

**Type** RW

| WCS046C   | -MARCH 2010-REVIS | ED JUNE 2010             |                |                      |                    |                       | www.  |
|-----------|-------------------|--------------------------|----------------|----------------------|--------------------|-----------------------|-------|
| 7         | 6                 | 5                        | 4              | 3                    | 2                  | 1                     | 0     |
|           |                   | Reserved                 |                |                      |                    | WEEK                  |       |
| Bits      | Field Name        | Description              |                |                      |                    | Туре                  | Reset |
| 7:3       | Reserved          | Reserved bit             |                |                      |                    | RO<br>R returns<br>0s | 0x00  |
| 2:0       | WEEK              | First digit of day of    | the week (rang | ge is 0 up to 6)     |                    | RW                    | 0     |
|           |                   | Table                    | 21. ALARN      | _SECONDS_F           | REG                |                       |       |
| Address   | Offset            | 0x08                     |                |                      |                    |                       |       |
| Physical  | Address           |                          |                | Instance             |                    |                       |       |
| Descripti | on                | RTC register for ala     | arm programma  | ation for seconds    |                    |                       |       |
| Туре      |                   | RW                       |                |                      |                    |                       |       |
| 7         | 6                 | 5                        | 4              | 3                    | 2                  | 1                     | 0     |
| Reserv    | /ed               | ALARM_SEC1               |                |                      | ALARM_S            | SEC0                  |       |
| Bits      | Field Name        | Description              |                |                      |                    | Type                  | Reset |
| 7         | Reserved          | Description Reserved bit |                |                      |                    | <b>Type</b><br>RO     | 0     |
| ,         | Reserved          | Neserveu bit             |                |                      |                    | R returns<br>0s       | O     |
| 6:4       | ALARM_SEC1        | Second digit of alar     | rm programma   | tion for seconds (ra | inge is 0 up to 5) | RW                    | 0x0   |
| 3:0       | ALARM_SEC0        | First digit of alarm     | programmation  | for seconds (range   | e is 0 up to 9)    | RW                    | 0x0   |
|           |                   | Table                    | 22. ALARI      | M_MINUTES_R          | EG                 |                       |       |
| Address   | Offset            | 0x09                     |                |                      |                    |                       |       |
| Physical  | Address           |                          |                | Instance             |                    |                       |       |
| Descripti | on                | RTC register for ala     | arm programma  | ation for minutes    |                    |                       |       |
| Туре      |                   | RW                       |                |                      |                    |                       |       |
| 7         | 6                 | 5                        | 4              | 3                    | 2                  | 1                     | 0     |
| Reserv    | /ed               | ALARM_MIN1               |                |                      | ALARM_I            | MIN0                  |       |
| Bits      | Field Name        | Description              |                |                      |                    | Туре                  | Reset |
| 7         | Reserved          | Reserved bit             |                |                      |                    | RO<br>R returns<br>0s | 0     |
| 6:4       | ALARM_MIN1        | Second digit of alar     | rm programma   | tion for minutes (ra | nge is 0 up to 5)  | RW                    | 0x0   |
| 3:0       | ALARM_MIN0        | First digit of alarm     | programmation  | for minutes (range   | e is 0 up to 9)    | RW                    | 0x0   |
|           |                   | Tabl                     | e 23. ALAR     | M_HOURS_RE           | EG                 |                       |       |
| Address   | Offset            | 0x0A                     |                |                      |                    |                       |       |
| Physical  | Address           |                          |                | Instance             |                    |                       |       |

RTC register for alarm programmation for hours

RW

Description

Type

| 7            | 6        | 5      | 4      | 3 | 2      | 1      | 0 |
|--------------|----------|--------|--------|---|--------|--------|---|
| ALARM_PM_NAM | Reserved | ALARM, | _HOUR1 |   | ALARM_ | _HOUR0 |   |

| Bits | Field Name   | Description                                                                                | Туре                  | Reset |
|------|--------------|--------------------------------------------------------------------------------------------|-----------------------|-------|
| 7    | ALARM_PM_NAM | Only used in PM_AM mode for alarm programmation (otherwise it is set to 0) 0 is AM 1 is PM | RW                    | 0     |
| 6    | Reserved     | Reserved bit                                                                               | RO<br>R returns<br>0s | 0     |
| 5:4  | ALARM_HOUR1  | Second digit of alarm programmation for hours(range is 0 up to 2)                          | RW                    | 0x0   |
| 3:0  | ALARM_HOUR0  | First digitof alarm programmation for hours (range is 0 up to 9)                           | RW                    | 0x0   |

# Table 24. ALARM\_DAYS\_REG

| Address Offset   | 0x0B                                          |
|------------------|-----------------------------------------------|
| Physical Address | Instance                                      |
| Description      | RTC register for alarm programmation for days |
| Туре             | RW                                            |

|                     | •          | 1            | •          |  | •    | Ü     |
|---------------------|------------|--------------|------------|--|------|-------|
| Reserved ALARM_DAY1 |            |              | ALARM_DAY0 |  |      |       |
| ·<br>               |            | •            | •          |  |      |       |
| Bits                | Field Name | Description  |            |  | Туре | Reset |
| 7:6                 | Reserved   | Reserved bit |            |  | RO   | 0x0   |

| Bits | Field Name | Description                                                       | туре      | Reset |  |
|------|------------|-------------------------------------------------------------------|-----------|-------|--|
| 7:6  | Reserved   | Reserved bit                                                      | RO        | 0x0   |  |
|      |            |                                                                   | R Special |       |  |
| 5:4  | ALARM_DAY1 | Second digit of alarm programmation for days (range is 0 up to 3) | RW        | 0x0   |  |
| 3:0  | ALARM_DAY0 | First digit of alarm programmation for days (range is 0 up to 9)  | RW        | 0x1   |  |
|      |            |                                                                   |           |       |  |

# Table 25. ALARM\_MONTHS\_REG

| Address Offset   | 0x0C                                            |
|------------------|-------------------------------------------------|
| Physical Address | Instance                                        |
| Description      | RTC register for alarm programmation for months |
| Туре             | RW                                              |
|                  |                                                 |

| 7 | 6        | 5 | 4            | 3 | 2      | 1      | 0 |
|---|----------|---|--------------|---|--------|--------|---|
|   | Reserved |   | ALARM_MONTH1 |   | ALARM_ | MONTH0 |   |

| Bits | Field Name   | Description                                                         | Type                  | Reset |
|------|--------------|---------------------------------------------------------------------|-----------------------|-------|
| 7:5  | Reserved     | Reserved bit                                                        | RO<br>R returns<br>0s | 0x0   |
| 4    | ALARM_MONTH1 | Second digit of alarm programmation for months (range is 0 up to 1) | RW                    | 0     |

Bits Field Name Description Type Reset

3:0 ALARM\_MONTH0 First digit of alarm programmation for months (range is 0 up to 9) RW 0x1

# Table 26. ALARM\_YEARS\_REG

Instance

| Address Offset   | 0x0D |
|------------------|------|
| Physical Address |      |

**Description** RTC register for alarm programmation for years

Type RW

| 7           | 6 | 5 | 4 | 3 | 2      | 1      | 0 |
|-------------|---|---|---|---|--------|--------|---|
| ALARM_YEAR1 |   |   |   |   | ALARM_ | _YEAR0 |   |

| Bits | Field Name  | Description                                                        | Туре | Reset |
|------|-------------|--------------------------------------------------------------------|------|-------|
| 7:4  | ALARM_YEAR1 | Second digit of alarm programmation for years (range is 0 up to 9) | RW   | 0x0   |
| 3:0  | ALARM_YEAR0 | First digit of alarm programmation for years (range is 0 up to 9)  | RW   | 0x0   |

# Table 27. RTC\_CTRL\_REG

Address Offset 0x10

Physical Address Instance

**Description** RTC control register:

NOTES: A dummy read of this register is necessary before each I<sup>2</sup>C read in order to update the

ROUND\_30S bit value.

Type RW

| 7         | 6        | 5              | 4         | 3          | 2         | 1         | 0        |
|-----------|----------|----------------|-----------|------------|-----------|-----------|----------|
| RTC_V_OPT | GET_TIME | SET_32_COUNTER | TEST_MODE | MODE_12_24 | AUTO_COMP | ROUND_30S | STOP_RTC |

| Bits | Field Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Туре | Reset |
|------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 7    | RTC_V_OPT      | RTC date / time register selection: 0: Read access directly to dynamic registers (SECONDS_REG, MINUTES_REG, HOURS_REG, DAYS_REG, MONTHS_REG, YEAR_REG, WEEKS_REG) 1: Read access to static shadowed registers: (see GET_TIME bit).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW   | 0     |
| 6    | GET_TIME       | When writing a 1 into this register, the content of the dynamic registers (SECONDS_REG, MINUTES_REG, HOURS_REG, DAYS_REG, MONTHS_REG, YEAR_REG and WEEKS_REG) is transferred into static shadowed registers. Each update of the shadowed registers needs to be done by re-asserting GET_TIME bit to 1 (i.e.: reset it to 0 and then re-write it to 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RW   | 0     |
| 5    | SET_32_COUNTER | 0: No action 1: set the 32-kHz counter with COMP_REG value. It must only be used when the RTC is frozen.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RW   | 0     |
| 4    | TEST_MODE      | Structional mode     stru | RW   | 0     |
| 3    | MODE_12_24     | 0: 24 hours mode 1: 12 hours mode (PM-AM mode) It is possible to switch between the two modes at any time without disturbed the RTC, read or write are always performed with the current mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RW   | 0     |

SWCS046C -MARCH 2010-REVISED JUNE 2010 www.ti.com

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                 | Туре | Reset |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 2    | AUTO_COMP  | No auto compensation     Auto compensation enabled                                                                                                                                                                                                                                                          | RW   | 0     |
| 1    | ROUND_30S  | O: No update 1: When a one is written, the time is rounded to the closest minute. This bit is a toggle bit, the micro-controller can only write one and RTC clears it. If the micro-controller sets the ROUND_30S bit and then read it, the micro-controller will read one until the rounded to the closet. | RW   | 0     |
| 0    | STOP_RTC   | 0: RTC is frozen<br>1: RTC is running                                                                                                                                                                                                                                                                       | RW   | 0     |

# Table 28. RTC\_STATUS\_REG

| Address Offset   | 0x11                                                                                                                                                   |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                               |
| Description      | RTC status register: NOTES: A dummy read of this register is necessary before each I <sup>2</sup> C read in order to update the status register value. |
| Туре             | RW                                                                                                                                                     |

| 7        | 6     | 5        | 4        | 3        | 2        | 1   | 0        |
|----------|-------|----------|----------|----------|----------|-----|----------|
| POWER_UP | ALARM | EVENT_1D | EVENT_1H | EVENT_1M | EVENT_1S | RUN | Reserved |

| Bits | Field Name | Description                                                                                                                                                                                                                                                              | Туре                  | Reset |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7    | POWER_UP   | Indicates that a reset occurred (bit cleared to 0 by writing 1). POWER_UP is set by a reset, is cleared by writing one in this bit.                                                                                                                                      | RW                    | 1     |
| 6    | ALARM      | Indicates that an alarm interrupt has been generated (bit clear by writing 1).  The alarm interrupt keeps its low level, until the micro-controller write 1 in the ALARM bit of the RTC_STATUS_REG register.  The timer interrupt is a low-level pulse (15 µs duration). | RW                    | 0     |
| 5    | EVENT_1D   | One day has occurred                                                                                                                                                                                                                                                     | RO                    | 0     |
| 4    | EVENT_1H   | One hour has occurred                                                                                                                                                                                                                                                    | RO                    | 0     |
| 3    | EVENT_1M   | One minute has occurred                                                                                                                                                                                                                                                  | RO                    | 0     |
| 2    | EVENT_1S   | One second has occurred                                                                                                                                                                                                                                                  | RO                    | 0     |
| 1    | RUN        | O: RTC is frozen I: RTC is running This bit shows the real state of the RTC, indeed because of STOP_RTC signal was resynchronized on 32-kHz clock, the action of this bit is delayed.                                                                                    | RO                    | 0     |
| 0    | Reserved   | Reserved bit                                                                                                                                                                                                                                                             | RO<br>R returns<br>0s | 0     |

# Table 29. RTC\_INTERRUPTS\_REG

| Address Offset   | 0x12                           |
|------------------|--------------------------------|
| Physical Address | Instance                       |
| Description      | RTC interrupt control register |
| Туре             | RW                             |

SWCS046C -MARCH 2010 - REVISED JUNE 2010 www.ti.com

| 7 | 6       | 5  | 4                | 3        | 2        | 1   | 0   |
|---|---------|----|------------------|----------|----------|-----|-----|
|   | Reserve | ed | IT_SLEEP_MASK_EN | IT_ALARM | IT_TIMER | EVE | ERY |

| Bits | Field Name           | Description                                                                                                                                                                                                                | Туре                  | Reset |
|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7:5  | Reserved             | Reserved bit                                                                                                                                                                                                               | RO<br>R returns<br>0s | 0x0   |
| 4    | IT_SLEEP_MASK_E<br>N | 1: Mask periodic interrupt while the TPS65910 device is in SLEEP mode. Interrupt event is back up in a register and occurred as soon as the TPS65910 device is no more in SLEEP mode.  0: Normal mode, no interrupt masked | RW                    | 0     |
| 3    | IT_ALARM             | Enable one interrupt when the alarm value is reached (TC ALARM registers) by the TC registers                                                                                                                              | RW                    | 0     |
| 2    | IT_TIMER             | Enable periodic interrupt 0: interrupt disabled 1: interrupt enabled                                                                                                                                                       | RW                    | 0     |
| 1:0  | EVERY                | Interrupt period 00: every second 01: every minute 10: every hour 11: every day                                                                                                                                            | RW                    | 0x0   |

# Table 30. RTC\_COMP\_LSB\_REG

Address Offset 0x13

Physical Address Instance

**Description** RTC compensation register (LSB)

Notes: This register must be written in 2-complement.

This means that to add one 32kHz oscillator period every hour, micro-controller needs to write FFFF into

RTC\_COMP\_MSB\_REG & RTC\_COMP\_LSB\_REG.

To remove one 32-kHz oscillator period every hour, micro-controller needs to write 0001 into

RTC\_COMP\_MSB\_REG & RTC\_COMP\_LSB\_REG.

The 7FFF value is forbidden. RW

7 6 5 4 3 2 1 0 RTC\_COMP\_LSB

| Bits | Field Name   | Description                                                                                              | Type | Reset |
|------|--------------|----------------------------------------------------------------------------------------------------------|------|-------|
| 7:0  | RTC_COMP_LSB | This register contains the number of 32-kHz periods to be added into the 32-kHz counter every hour [LSB] | RW   | 0x00  |

# Table 31. RTC\_COMP\_MSB\_REG

Address Offset 0x14

Physical Address Instance

Description RTC compensation register (MSB)
Notes: See RTC\_COMP\_LSB\_REG Notes.

**Type** RW

Type

# 7 6 5 4 3 2 1 0 RTC\_COMP\_MSB

| Bits | Field Name   | Description                                                                                              | Туре | Reset |
|------|--------------|----------------------------------------------------------------------------------------------------------|------|-------|
| 7:0  | RTC_COMP_MSB | This register contains the number of 32-kHz periods to be added into the 32-kHz counter every hour [MSB] | RW   | 0x00  |

# Table 32. RTC\_RES\_PROG\_REG

| Address Offset   | 0x15                                                |
|------------------|-----------------------------------------------------|
| Physical Address | Instance                                            |
| Description      | RTC register containing oscillator resistance value |
| Туре             | RW                                                  |

| 7    | 6     | 5 | 4           | 3 | 2 | 1 | 0 |  |
|------|-------|---|-------------|---|---|---|---|--|
| Rese | erved |   | SW_RES_PROG |   |   |   |   |  |
|      |       |   |             |   |   |   |   |  |

| Bit | s Field Name | Description                        | Туре      | Reset |
|-----|--------------|------------------------------------|-----------|-------|
| 7:6 | Reserved     | Reserved bit                       | RO        | 0x0   |
|     |              |                                    | R returns |       |
|     |              |                                    | 0s        |       |
| 5:0 | SW_RES_PROG  | Value of the oscillator resistance | RW        | 0x27  |

# Table 33. RTC\_RESET\_STATUS\_REG

| Address Offset   | 0x16                          |
|------------------|-------------------------------|
| Physical Address | Instance                      |
| Description      | RTC register for reset status |
| Туре             | RW                            |

| 7 | 6 | 5 | 4        | 3 | 2 | 1 | 0            |
|---|---|---|----------|---|---|---|--------------|
|   |   |   | Reserved |   |   |   | RESET_STATUS |

| Bits | Field Name   | Description  | Туре      | Reset |
|------|--------------|--------------|-----------|-------|
| 7:6  | Reserved     | Reserved bit | RO        | 0x0   |
|      |              |              | R returns |       |
|      |              |              | 0s        |       |
| 5:0  | RESET_STATUS |              | RW        | 0x27  |

# Table 34. BCK1\_REG

| Address Offset   |   | 0x17                                                                                                                                                                                                 |      |      |   |   |   |  |  |
|------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---|---|---|--|--|
| Physical Address |   | Instance  Backup register which can be used for storage by the application firmware when the external host is powered down. These registers will retain their content as long as the VRTC is active. |      |      |   |   |   |  |  |
| Description      |   |                                                                                                                                                                                                      |      |      |   |   |   |  |  |
| Туре             |   | RW                                                                                                                                                                                                   |      |      |   |   |   |  |  |
| 7                | 6 | 5                                                                                                                                                                                                    | 4    | 3    | 2 | 1 | 0 |  |  |
|                  |   |                                                                                                                                                                                                      | BCI. | (LIP |   |   |   |  |  |

|             | -MARCH 2010-REVIS |                                   |                                       |                                       |                     |                                      | www.          |
|-------------|-------------------|-----------------------------------|---------------------------------------|---------------------------------------|---------------------|--------------------------------------|---------------|
| Bits        | Field Name        | Description                       |                                       |                                       |                     | Туре                                 | Reset         |
| 7:0         | BCKUP             | Backup bit                        |                                       |                                       |                     | RW                                   | 0x00          |
|             |                   |                                   | Table 35. B                           | CK2_REG                               |                     |                                      |               |
| Address (   | Offset            | 0x18                              |                                       |                                       |                     |                                      |               |
| Physical A  | Address           |                                   |                                       | Instance                              |                     |                                      |               |
| Description | on                | Backup register v                 | which can be used                     | for storage by the                    | e application firmv | vare when the ext                    | ernal host is |
| Typo        |                   | powered down. T                   | nese registers wii                    | i retain their conte                  | ent as long as the  | VRTC is active.                      |               |
| Гуре        |                   | NVV                               |                                       |                                       |                     |                                      |               |
| 7           | 6                 | 5                                 | 4                                     | 3                                     | 2                   | 1                                    | 0             |
|             |                   |                                   | BCK                                   | (UP                                   |                     |                                      |               |
| Bits        | Field Name        | Description                       |                                       |                                       |                     | Туре                                 | Reset         |
| 7:0         | BCKUP             | Backup bit                        |                                       |                                       |                     | RW                                   | 0x00          |
|             |                   |                                   | Table 36. B                           | CK3 RFG                               |                     |                                      |               |
| Address (   | Offset            | 0x19                              | Table 30. D                           |                                       |                     |                                      |               |
| Physical A  | Address           |                                   |                                       | Instance                              |                     |                                      |               |
| Description | on                | Backup register v powered down. T |                                       |                                       |                     | vare when the ext                    | ernal host is |
| Гуре        |                   | RW                                |                                       |                                       |                     |                                      |               |
| 7           | 6                 | 5                                 | 4                                     | 3                                     | 2                   | 1                                    | 0             |
|             |                   |                                   | BCK                                   |                                       |                     |                                      |               |
|             |                   |                                   |                                       |                                       |                     |                                      |               |
| Bits        | Field Name        | Description                       |                                       |                                       |                     | Type                                 | Reset         |
| 7:0         | BCKUP             | Backup bit                        |                                       |                                       |                     | RW                                   | 0x00          |
|             |                   |                                   | Table 37. B                           | CK4_REG                               |                     |                                      |               |
| Address (   | Offset            | 0x1A                              |                                       |                                       |                     |                                      |               |
| Physical A  | Address           |                                   |                                       | Instance                              |                     |                                      |               |
| Description | on                |                                   |                                       | for storage by the retain their conte |                     | vare when the ext<br>VRTC is active. | ernal host is |
| Гуре        |                   | RW                                |                                       |                                       |                     |                                      |               |
| 7           | 6                 | 5                                 | 4                                     | 3                                     | 2                   | 1                                    | 0             |
|             |                   |                                   | BCK                                   | (UP                                   |                     |                                      |               |
| Bits        | Field Name        | Description                       |                                       |                                       |                     | Туре                                 | Reset         |
|             | BCKUP             | Backup bit                        |                                       |                                       |                     | RW                                   | 0x00          |
| 7:0         |                   |                                   | · · · · · · · · · · · · · · · · · · · |                                       |                     |                                      |               |
| 7:0         |                   |                                   | Table 38 P                            | CK5 RFG                               |                     |                                      |               |
|             |                   | 0x1B                              | Table 38. B                           | CK5_REG                               |                     |                                      |               |
| Address (   | Offset            | 0x1B                              | Table 38. B                           |                                       |                     |                                      |               |
|             | Offset<br>Address |                                   |                                       | Instance                              | e application firmy | vare when the ext                    | ernal host i  |

SWCS046C -MARCH 2010-REVISED JUNE 2010 www.ti.com 6 5 4 3 0 7 **BCKUP** Bits **Field Name** Description Type Reset **BCKUP** RW 0x00 7:0 Backup bit Table 39. PUADEN\_REG **Address Offset** 0x1C **Physical Address** Instance Description Pull-up/pull-down control register. Type RW 7 5 0 6 EN3P **I2CCTLP I2CSRP PWRONP** SLEEPP **PWRHOLDP** BOOT1P **BOOTOP Field Name** Description **Bits** Type Reset EN3P EN3 pad pull-down control: 7 RW 1 1: Pull-down is enabled 0: Pull-down is disabled 6 **I2CCTLP** SDACTL and SCLCTL pull-up control: RW 0 1: Pull-up is enabled 0: Pull-up is disabled **I2CSRP** SDASR and SCLSR pull-up control: 0 5 RW 1: Pull-up is enabled 0: Pull-up is disabled PWRON pad pull-up control: 4 **PWRONP** RW 1 1: Pull-up is enabled 0: Pull-up is disabled SLEEP pad pull-down control: 1 3 SLEEPP RW 1: Pull-down is enabled 0: Pull-down is disabled PWRHOLD pad pull-down control: 2 **PWRHOLDP** RW 1 1: Pull-down is enabled 0: Pull-down is disabled BOOT1 pad control: 1 BOOT1P RW 1 1: Pull-down is enabled 0: Pull-down is disabled 0 **BOOTOP** BOOT0 pad control: RW 1 1: Pull-down is enabled 0: Pull-down is disabled Table 40. REF\_REG **Address Offset** 0x1D **Physical Address** Instance Description Reference control register Type RW



2

VMBCH\_SEL

1

ST

7

6

5

Reserved

4

0

| SWCS046C -MARCH 2010-REVISED JUNE 2010 | www.ti.com |
|----------------------------------------|------------|
|                                        |            |

| Bits | Field Name | Description                                                                                                                                                                                                      | Type                  | Reset |
|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7:4  | Reserved   | Reserved bit                                                                                                                                                                                                     | RO<br>R returns<br>0s | 0x0   |
| 3:2  | VMBCH_SEL  | Main Battery comparator VMBCH programmable threshold (EEPROM bits):  VMBCH_SEL[1:0] = 00 : bypass  VMBCH_SEL[1:0] = 01 : VMBCH = 2.8 V  VMBCH_SEL[1:0] = 10 : VMBCH = 2.9 V  VMBCH_SEL[1:0] = 11 : VMBCH = 3.0 V | RW                    | 0x0   |
| 1:0  | ST         | Reference state: ST[1:0] = 00 : Off ST[1:0] = 01 : On high power (ACTIVE) ST[1:0] = 10 : Reserved ST[1:0] = 11 : On low power (SLEEP) (Write access available in test mode only)                                 | RO                    | 0x1   |

# Table 41. VRTC\_REG

| Address Offset   | 0x1E                                     |
|------------------|------------------------------------------|
| Physical Address | Instance                                 |
| Description      | VRTC internal regulator control register |
| Type             | RW                                       |

| 7 | 6    | 5     | 4 | 3            | 2        | 1 | 0  |
|---|------|-------|---|--------------|----------|---|----|
|   | Rese | erved |   | VRTC_OFFMASK | Reserved | s | ST |

| Bits | Field Name   | Description                                                                                                                                                                                                    | Type                  | Reset |
|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7:4  | Reserved     | Reserved bit                                                                                                                                                                                                   | RO<br>R returns<br>0s | 0x0   |
| 3    | VRTC_OFFMASK | VRTC internal regulator off mask signal: when 1, the regulator keeps its full-load capability during device OFF state. when 0, the regulator will enter in low-power mode during device OFF state.(EEPROM bit) | RW                    | 0     |
| 2    | Reserved     | Reserved bit                                                                                                                                                                                                   | RO<br>R returns<br>0s | 0     |
| 1:0  | ST           | Reference state: ST[1:0] = 00 : Reserved ST[1:0] = 01 : On high power (ACTIVE) ST[1:0] = 10 : Reserved ST[1:0] = 11 : On low power (SLEEP) (Write access available in test mode only)                          | RO                    | 0x1   |

# Table 42. VIO\_REG

| Address Offset   | 0x20                 |  |
|------------------|----------------------|--|
| Physical Address | Instance             |  |
| Description      | VIO control register |  |
| Туре             | RW                   |  |

# 7 6 5 4 3 2 1 0 ILMAX Reserved SEL ST

| Bits | Field Name | Description                                                                                                                                                                                 | Туре                  | Reset   |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|
| 7:6  | ILMAX      | Select maximum load current:<br>when 00: 0.6 A<br>when 01: 1.0 A<br>when 10: 1.0 A<br>when 11: 1.0 A                                                                                        | RW                    | 0x0     |
| 5:4  | Reserved   | Reserved bit                                                                                                                                                                                | RO<br>R returns<br>0s | 0x0     |
| 3:2  | SEL        | Output voltage selection (EEPROM bits):  SEL[1:0] = 00 : 1.5 V  SEL[1:0] = 01 : 1.8 V  SEL[1:0] = 10 : 2.5 V  SEL[1:0] = 11 : 3.3 V                                                         | RW                    | See (1) |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On high power (ACTIVE)  ST[1:0] = 10 : Off  ST[1:0] = 11 : On low power (SLEEP)  (Write access available in test mode only) | RW                    | 0x0     |

<sup>(1)</sup> The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 43. VDD1\_REG

| Address Offset   | 0x21                  |
|------------------|-----------------------|
| Physical Address | Instance              |
| Description      | VDD1 control register |
| Туре             | RW                    |

| 7         | 6 | 5     | 4 | 3     | 2 | 1 | 0  |
|-----------|---|-------|---|-------|---|---|----|
| VGAIN_SEL |   | ILMAX |   | TSTEP |   | 9 | ST |

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Type | Reset |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 7:6  | VGAIN_SEL  | Select output voltage multiplication factor: G (EEPROM bits): when 00: x1 when 01: TBD when 10: x2 when 11: x3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RW   | 0x0   |
| 5:4  | ILMAX      | Select maximum load current:<br>when 0: 1.0 A<br>when 1: > 1.5 A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RW   | 0     |
| 3:2  | TSTEP      | Time step: when changing the output voltage, the new value is reached through successive 12.5 mV voltage steps (if not bypassed). The equivalent programmable slew rate of the output voltage is then:  TSTEP[2:0] = 000 : step duration is 0, step function is bypassed  TSTEP[2:0] = 001 : 12.5 mV/µs (sampling 3 Mhz)  TSTEP[2:0] = 010 : 9.4 mV/µs (sampling 3 Mhz × 3/4)  TSTEP[2:0] = 011 : 7.5 mV/µs (sampling 3 Mhz × 3/5) (default)  TSTEP[2:0] = 101 : 6.25 mV/µs(sampling 3 Mhz/2)  TSTEP[2:0] = 101 : 3.12 mV/µs(sampling 3 Mhz/3)  TSTEP[2:0] = 110 : 3.12 mV/µs(sampling 3 Mhz/4)  TSTEP[2:0] = 111 : 2.5 mV/µs(sampling 3 Mhz/5) |      | 0x3   |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On, high power mode  ST[1:0] = 10 : Off  ST[1:0] = 11 : On, low power mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RW   | 0x0   |

SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

# Table 44. VDD1 OP REG

| Address Offset   | 0x22                                                                                                                                                                        |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                    |
| Description      | VDD1 voltage selection register.  This register can be accessed by both control and smartreflex I <sup>2</sup> C interfaces depending on SR_CTL_I2C_SEL register bit value. |
| Туре             | RW                                                                                                                                                                          |

| 7   | 6 | 5 | 4 | 3   | 2 | 1 | 0 |
|-----|---|---|---|-----|---|---|---|
| CMD |   |   |   | SEL |   |   |   |

| Bits | Field Name | Description                                                                                                                                                     | Туре | Reset   |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 7    | CMD        | RW                                                                                                                                                              | 0    |         |
| 6:0  | SEL        | Output voltage (EEPROM bits) selection with GAIN_SEL = 00 (G = 1, 12.5 mV per LSB): $SEL[6:0] = 1001011$ to 1111111 : 1.5 V                                     | RW   | See (1) |
|      |            | <br>SEL[6:0] = 01111111 : 1.35 V                                                                                                                                |      |         |
|      |            | <br>SEL[6:0] = 0110011 : 1.2 V                                                                                                                                  |      |         |
|      |            | SEL[6:0] = 0000001 to 0000011 : 0.6 V<br>SEL[6:0] = 0000000 : Off (0.0 V)<br>Note: from SEL[6:0] = 3 to 75 (dec)<br>Vout = (SEL[6:0] × 12.5 mV + 0.5625 mV) × G |      |         |

(1) The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 45. VDD1\_SR\_REG

| Address Offset   | 0x23                                                                                                                                                                                        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                                    |
| Description      | VDD1 voltage selection register for smartreflex.  This register can be accessed by both control and smartreflex I <sup>2</sup> C interfaces depending on SR_CTL_I2C_SEL register bit value. |
| Туре             | RW                                                                                                                                                                                          |

| 7        | 6 | 5 | 4 | 3   | 2 | 1 | 0 |
|----------|---|---|---|-----|---|---|---|
| Reserved |   |   |   | SEL |   |   |   |

| Bits       | Field Name | Description                                                                                                                                                   | Type | Reset   |  |  |
|------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|--|--|
| 7 Reserved |            | rved Reserved bit                                                                                                                                             |      |         |  |  |
| 6:0        | SEL        | Output voltage (EEPROM bits) selection with GAIN_SEL = 00 (G = 1, 12.5 mV per LSB): SEL[6:0] = 1001011 to 1111111 : 1.5V                                      | RW   | See (1) |  |  |
|            |            | <br>SEL[6:0] = 01111111 : 1.35V                                                                                                                               |      |         |  |  |
|            |            | SEL[6:0] = 0110011 : 1.2V                                                                                                                                     |      |         |  |  |
|            |            | SEL[6:0] = 0000001 to 0000011 : 0.6V<br>SEL[6:0] = 0000000 : Off (0.0V)<br>Note: from SEL[6:0] = 3 to 75 (dec)<br>Vout = (SEL[6:0] × 12.5 mV + 0.5625 mV) × G |      |         |  |  |

(1) The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 46. VDD2\_REG

| Address Offset   | 0x24                  |
|------------------|-----------------------|
| Physical Address | Instance              |
| Description      | VDD1 control register |
| Туре             | RW                    |

| 7 | 6         | 5     | 4 | 3     | 2 | 1 | 0  |
|---|-----------|-------|---|-------|---|---|----|
|   | VGAIN_SEL | ILMAX |   | TSTEP |   | 9 | ST |

| Bits | Field Name | Description                                                                                                                                                                                            | Туре | Reset |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 7:6  | VGAIN_SEL  | Select output voltage multiplication factor: G (EEPROM bits): when 00: x1 when 01: TBD when 10: x2 when 11: x3                                                                                         | RW   | 0x0   |
| 5:4  | ILMAX      | Select maximum load current:<br>when 0: 1.0 A<br>when 1: > 1.5 A                                                                                                                                       | RW   | 0     |
| 3:2  | TSTEP      | Time step: when changing the output voltage, the new value is reached through successive 12.5 mV voltage steps (if not bypassed). The equivalent programmable slew rate of the output voltage is then: | RW   | 0x1   |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On, high power mode  ST[1:0] = 10 : Off  ST[1:0] = 11 : On, low power mode                                                             | RW   | 0x0   |

# Table 47. VDD2\_OP\_REG

| Address Offset   | 0x25                                                                                                                                                                        |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                    |
| Description      | VDD2 voltage selection register.  This register can be accessed by both control and smartreflex I <sup>2</sup> C interfaces depending on SR_CTL_I2C_SEL register bit value. |
| Туре             | RW                                                                                                                                                                          |

| 7   | 6 | 5 | 4 | 3   | 2 | 1 | 0 |
|-----|---|---|---|-----|---|---|---|
| CMD |   |   |   | SEL |   |   |   |

SWCS046C - MARCH 2010 - REVISED JUNE 2010 www.ti.com

| Bits | Field Name | Description                                                                                                                                                    | Type | Reset              |
|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|
| 7    | CMD        | Smart-Reflex command: when 0: VDD2_OP_REG voltage is applied when 1: VDD2_SR_REG voltage is applied                                                            | RW   | 0                  |
| 6:0  | SEL        | Output voltage (EEPROM bits) selection with GAIN_SEL = 00 (G = 1, 12.5 mV per LSB): $SEL[6:0] = 1001011$ to 11111111 : 1.5 V                                   | RW   | See <sup>(1)</sup> |
|      |            | <br>SEL[6:0] = 0111111 : 1.35 V                                                                                                                                |      |                    |
|      |            | SEL[6:0] = 0110011 : 1.2 V                                                                                                                                     |      |                    |
|      |            | SEL[6:0] = 0000001 to 0000011 : 0.6 V<br>SEL[6:0] = 0000000 : Off (0.0 V)<br>Note: from SEL[6:0] = 3 to 75 (dec)<br>Vout= (SEL[6:0] × 12.5 mV + 0.5625 mV) × G |      |                    |

(1) The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 48. VDD2\_SR\_REG

| Address Offset   | 0x26                                                                                                                                                                                        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                                    |
| Description      | VDD2 voltage selection register for smartreflex.  This register can be accessed by both control and smartreflex I <sup>2</sup> C interfaces depending on SR_CTL_I2C_SEL register bit value. |
| Туре             | RW                                                                                                                                                                                          |

| 7        | 6 | 5 | 4 | 3   | 2 | 1 | 0 |
|----------|---|---|---|-----|---|---|---|
| Reserved |   |   |   | SEL |   |   |   |

| Bits | Field Name | Description                                                                                                                                               | Type                  | Reset   |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|
| 7    | Reserved   | Reserved bit                                                                                                                                              | RO<br>R returns<br>0s | 0       |
| 6:0  | SEL        | Output voltage (EEPROM bits) selection with GAIN_SEL = 00 (G = 1, 12.5 mV per LSB): SEL[6:0] = 1001011 to 11111111: 1.5 V                                 | RW                    | See (1) |
|      |            | <br>SEL[6:0] = 01111111: 1.35V                                                                                                                            |                       |         |
|      |            | SEL[6:0] = 0110011: 1.2V                                                                                                                                  |                       |         |
|      |            | SEL[6:0] = 0000001 to 0000011: 0.6V<br>SEL[6:0] = 0000000: Off (0.0V)<br>Note: from SEL[6:0] = 3 to 75 (dec)<br>Vout= (SEL[6:0] × 12.5 mV + 0.5625 mV) ×G |                       |         |

(1) The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 49. VDD3\_REG

| Address Offset   | 0x27                                                                                                                                                                                        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                                    |
| Description      | VDD2 voltage selection register for smartreflex.  This register can be accessed by both control and smartreflex I <sup>2</sup> C interfaces depending on SR_CTL_I2C_SEL register bit value. |
| Туре             | RW                                                                                                                                                                                          |

| 7 | 6 | 5        | 4 | 3 | 2      | 1 | 0  |
|---|---|----------|---|---|--------|---|----|
|   |   | Reserved |   |   | CKINEN | 5 | ST |

| Bits | Field Name | Description                                                                                                                                     | Туре                  | Reset |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7:3  | Reserved   | Reserved bit                                                                                                                                    | RO<br>R returns<br>0s | 0x00  |
| 2    | CKINEN     | Enable 1Mhz clock synchronization                                                                                                               | RW                    | 1     |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On high power (ACTIVE)  ST[1:0] = 10 : Off  ST[1:0] = 11 : On low power (SLEEP) | RW                    | 0x0   |

# Table 50. VDIG1\_REG

| Address Offset   | 0x30                             |
|------------------|----------------------------------|
| Physical Address | Instance                         |
| Description      | VDIG1 regulator control register |
| Туре             | RW                               |

| 7 | 6        | 5 | 4 | 3 | 2  | 1  | 0 |
|---|----------|---|---|---|----|----|---|
|   | Reserved |   |   | S | EL | ST |   |

| Bits | Field Name | Description                                                                                                                                     | Туре                  | Reset              |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|
| 7:4  | Reserved   | Reserved bit                                                                                                                                    | RO<br>R returns<br>0s | 0x0                |
| 3:2  | SEL        | Supply voltage (EEPROM bits):<br>SEL[1:0] = 00 : 1.2 V<br>SEL[1:0] = 01 : 1.5 V<br>SEL[1:0] = 10 : 1.8 V<br>SEL[1:0] = 11 : 2.7 V               | RW                    | See <sup>(1)</sup> |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On high power (ACTIVE)  ST[1:0] = 10 : Off  ST[1:0] = 11 : On low power (SLEEP) | RW                    | 0x0                |

<sup>(1)</sup> The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 51. VDIG2\_REG

| Address Offset   |   | 0x31            |                  |          |   |   |   |
|------------------|---|-----------------|------------------|----------|---|---|---|
| Physical Address | S |                 |                  | Instance |   |   |   |
| Description      |   | VDIG2 regulator | control register |          |   |   |   |
| Туре             |   | RW              |                  |          |   |   |   |
|                  |   |                 |                  |          |   |   |   |
| 7                | 6 | E               | 4                | 2        | 2 | 4 | 0 |

SWCS046C - MARCH 2010 - REVISED JUNE 2010 www.ti.com

| Bits | Field Name | Description                                                                                                                                     | Туре                  | Reset              |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|
| 7:4  | Reserved   | Reserved bit                                                                                                                                    | RO<br>R returns<br>0s | 0x0                |
| 3:2  | SEL        | Supply voltage (EEPROM bits):<br>SEL[1:0] = 00 : 1.0 V<br>SEL[1:0] = 01 : 1.1 V<br>SEL[1:0] = 10 : 1.2 V<br>SEL[1:0] = 11 : 1.8 V               | RW                    | See <sup>(1)</sup> |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On high power (ACTIVE)  ST[1:0] = 10 : Off  ST[1:0] = 11 : On low power (SLEEP) | RW                    | 0x0                |

(1) The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 52. VAUX1\_REG

| Address Offset   | 0x32                             |
|------------------|----------------------------------|
| Physical Address | Instance                         |
| Description      | VAUX1 regulator control register |
| Туре             | RW                               |

| 7 | 6    | 5     | 4 | 3  | 2  | 1   | 0  |
|---|------|-------|---|----|----|-----|----|
|   | Rese | erved |   | SI | EL | l S | ST |

| Bits | Field Name | Description                                                                                                                                     | Туре                  | Reset   |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|
| 7:4  | Reserved   | Reserved bit                                                                                                                                    | RO<br>R returns<br>0s | 0x0     |
| 3:2  | SEL        | Supply voltage (EEPROM bits): SEL[1:0] = 00 : 1.8 V SEL[1:0] = 01 : 2.5 V SEL[1:0] = 10 : 2.8 V SEL[1:0] = 11 : 2.85 V                          | RW                    | See (1) |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On high power (ACTIVE)  ST[1:0] = 10 : Off  ST[1:0] = 11 : On low power (SLEEP) | RW                    | 0x0     |

(1) The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 53. VAUX2\_REG

| Address Offset   |   | 0x33            |                  |          |   |   |   |
|------------------|---|-----------------|------------------|----------|---|---|---|
| Physical Address |   |                 |                  | Instance |   |   |   |
| Description      |   | VAUX2 regulator | control register |          |   |   |   |
| Туре             |   | RW              |                  |          |   |   |   |
|                  |   |                 |                  |          |   |   |   |
| 7                | 6 | 5               | 4                | 3        | 2 | 1 | 0 |

Reserved

SEL

ST

| Bits | Field Name | Description                                                                                                                                     | Туре                  | Reset              |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|
| 7:4  | Reserved   | Reserved bit                                                                                                                                    | RO<br>R returns<br>0s | 0x0                |
| 3:2  | SEL        | Supply voltage (EEPROM bits):<br>SEL[1:0] = 00 : 1.8 V<br>SEL[1:0] = 01 : 2.8 V<br>SEL[1:0] = 10 : 2.9 V<br>SEL[1:0] = 11 : 3.3 V               | RW                    | See <sup>(1)</sup> |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On high power (ACTIVE)  ST[1:0] = 10 : Off  ST[1:0] = 11 : On low power (SLEEP) | RW                    | 0x0                |

<sup>(1)</sup> The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 54. VAUX33\_REG

| Address Offset   | 0x34                              |
|------------------|-----------------------------------|
| Physical Address | Instance                          |
| Description      | VAUX33 regulator control register |
| Туре             | RW                                |

| 7 | 6        | 5 | 4 | 3   | 2 | 1  | 0 |
|---|----------|---|---|-----|---|----|---|
|   | Reserved |   |   | SEL |   | ST |   |

| Bits | Field Name | Description                                                                                                                                     | Туре                  | Reset              |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|
| 7:4  | Reserved   | Reserved bit                                                                                                                                    | RO<br>R returns<br>0s | 0x0                |
| 3:2  | SEL        | Supply voltage (EEPROM bits):<br>SEL[1:0] = 00 : 1.8 V<br>SEL[1:0] = 01 : 2.0 V<br>SEL[1:0] = 10 : 2.8 V<br>SEL[1:0] = 11 : 3.3 V               | RW                    | See <sup>(1)</sup> |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On high power (ACTIVE)  ST[1:0] = 10 : Off  ST[1:0] = 11 : On low power (SLEEP) | RW                    | 0x0                |

The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 55. VMMC\_REG

| Address Offset   | 0x35                            |
|------------------|---------------------------------|
| Physical Address | Instance                        |
| Description      | VMMC regulator control register |
| Туре             | RW                              |

| 7 | 6   | 5     | 4 | 3 | 2  | 1 | 0  |
|---|-----|-------|---|---|----|---|----|
|   | Res | erved |   | S | EL | 5 | ST |

SWCS046C - MARCH 2010 - REVISED JUNE 2010 www.ti.com

| Bits | Field Name | Description                                                                                                                                 | Туре                  | Reset              |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|
| 7:4  | Reserved   | Reserved bit                                                                                                                                | RO<br>R returns<br>0s | 0x0                |
| 3:2  | SEL        | Supply voltage (EEPROM bits):<br>SEL[1:0] = 00 : 1.8 V<br>SEL[1:0] = 01 : 2.8 V<br>SEL[1:0] = 10 : 3.0 V<br>SEL[1:0] = 11 : 3.3 V           | RW                    | See <sup>(1)</sup> |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00: Off  ST[1:0] = 01: On high power (ACTIVE)  ST[1:0] = 10: Off  ST[1:0] = 11: On low power (SLEEP) | RW                    | 0x0                |

(1) The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 56. VPLL\_REG

| Address Offset   | 0x36                            |
|------------------|---------------------------------|
| Physical Address | Instance                        |
| Description      | VPLL regulator control register |
| Туре             | RW                              |

| 7 | 6    | 5     | 4 | 3  | 2  | 1   | 0  |
|---|------|-------|---|----|----|-----|----|
|   | Rese | erved |   | SI | EL | l S | ST |

| Bits | Field Name | Description                                                                                                                                     | Туре                  | Reset   |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|
| 7:4  | Reserved   | Reserved bit                                                                                                                                    | RO<br>R returns<br>0s | 0x0     |
| 3:2  | SEL        | Supply voltage (EEPROM bits): SEL[1:0] = 00 : 1.0V SEL[1:0] = 01 : 1.1 V SEL[1:0] = 10 : 1.8 V SEL[1:0] = 11 : 2.5 V                            | RW                    | See (1) |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On high power (ACTIVE)  ST[1:0] = 10 : Off  ST[1:0] = 11 : On low power (SLEEP) | RW                    | 0x0     |

(1) The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 57. VDAC\_REG

| Address Offset   |      | 0x37           |                  |          |    |   |   |
|------------------|------|----------------|------------------|----------|----|---|---|
| Physical Address |      |                |                  | Instance |    |   |   |
| Description      |      | VDAC regulator | control register |          |    |   |   |
| Туре             |      | RW             |                  |          |    |   |   |
| 7                | 6    | 5              | 4                | 3        | 2  | 1 | 0 |
|                  | Rese | erved          |                  | S        | EL | S | Т |

# TPS659104, TPS659105, TPS659106, TPS659107, TPS659108, TPS659109

| Bits | Field Name | Description                                                                                                                                     | Туре                  | Reset              |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|
| 7:4  | Reserved   | Reserved bit                                                                                                                                    | RO<br>R returns<br>0s | 0x0                |
| 3:2  | SEL        | Supply voltage (EEPROM bits):<br>SEL[1:0] = 00 : 1.8 V<br>SEL[1:0] = 01 : 2.6 V<br>SEL[1:0] = 10 : 2.8 V<br>SEL[1:0] = 11 : 2.85 V              | RW                    | See <sup>(1)</sup> |
| 1:0  | ST         | Supply state (EEPROM bits):  ST[1:0] = 00 : Off  ST[1:0] = 01 : On high power (ACTIVE)  ST[1:0] = 10 : Off  ST[1:0] = 11 : On low power (SLEEP) | RW                    | 0x0                |

<sup>(1)</sup> The reset value for this field varies with boot mode selection and the processor support. Please refer to the corresponding processor user guide to find the correct default value.

# Table 58. Therm\_REG

| Address Offset   | 0x38                     |
|------------------|--------------------------|
| Physical Address | Instance                 |
| Description      | Thermal control register |
| Туре             | RW                       |

| 7    | 6     | 5        | 4        | 3      | 2      | 1     | 0           |
|------|-------|----------|----------|--------|--------|-------|-------------|
| Rese | erved | THERM_HD | THERM_TS | THERM. | _HDSEL | RSVD1 | THERM_STATE |

| Bits | Field Name  | Description                                                                                                                                     | Туре                  | Reset |
|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7:6  | Reserved    | Reserved bit                                                                                                                                    | RO<br>R returns<br>0s | 0x0   |
| 5    | THERM_HD    | Hot die detector output:<br>when 0: the hot die threshold is not reached<br>when 1: the hot die threshold is reached                            | RO                    | 0     |
| 4    | THERM_TS    | Thermal shutdown detector output:<br>when 0: the thermal shutdown threshold is not reached<br>when 1: the thermal shutdown threshold is reached | RO                    | 0     |
| 3:2  | THERM_HDSEL | Temperature selection for Hot Die detector: when 00: Low temperature threshold when 11: High temperature threshold                              | RW                    | 0x3   |
| 1    | RSVD1       | Reserved bit                                                                                                                                    | RW                    | 0     |
| 0    | THERM_STATE | Thermal shutdown module enable signal: when 0: thermal shutdown module is disable when 1: thermal shutdown module is enable                     | RW                    | 1     |

# Table 59. BBCH\_REG

| Address Offset   | 0x39                                     |
|------------------|------------------------------------------|
| Physical Address | Instance                                 |
| Description      | Back-up battery charger control register |
| Туре             | RW                                       |

 7
 6
 5
 4
 3
 2
 1
 0

 Reserved
 BBSEL
 BBCHEN

www.ti.com

| Bits | Field Name | Description                                                                                                                                    | Туре                  | Reset |
|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7:4  | Reserved   | Reserved bit                                                                                                                                   | RO<br>R returns<br>0s | 0x00  |
| 2:1  | BBSEL      | Back up battery charge voltage selection:  BBSEL[1:0] = 00 : 3.0 V  BBSEL[1:0] = 01 : 2.52 V  BBSEL[1:0] = 10 : 3.15 V  BBSEL[1:0] = 11 : VBAT | RW                    | 0x0   |
| 0    | BBCHEN     | Back up battery charge enable                                                                                                                  | RW                    | 0     |

# Table 60. DCDCCTRL\_REG

Address Offset 0x3E Physical Address

SWCS046C -MARCH 2010-REVISED JUNE 2010

Instance

**Description** DCDC control register

**Type** RW

| 7        | 6 | 5          | 4          | 3         | 2         | 1          | 0 |
|----------|---|------------|------------|-----------|-----------|------------|---|
| Reserved |   | VDD2_PSKIP | VDD1_PSKIP | VIO_PSKIP | DCDCCKEXT | DCDCCKSYNC |   |

| Bits | Field Name                                                                                                                                                                                                                                                               | Description                                                                                                                                                                   | Type                  | Reset |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7:6  | Reserved                                                                                                                                                                                                                                                                 | Reserved bit                                                                                                                                                                  | RO<br>R returns<br>0s | 0x0   |
| 5    | VDD2_PSKIP                                                                                                                                                                                                                                                               | VDD2 pulse skip mode enable (EEPROM bit)                                                                                                                                      | RW                    | 1     |
| 4    | VDD1_PSKIP                                                                                                                                                                                                                                                               | VDD1 pulse skip mode enable (EEPROM bit)                                                                                                                                      | RW                    | 1     |
| 3    | VIO_PSKIP                                                                                                                                                                                                                                                                | VIO pulse skip mode enable (EEPROM bit)                                                                                                                                       | RW                    | 1     |
| 2    | DCDCCKEXT                                                                                                                                                                                                                                                                | This signal control the muxing of the GPIO0 pad: When 0: this pad is a GPIO When 1: this pad is used as input for an external clock used for the synchronisation of the DCDCs | RW                    | 0     |
| 1:0  | DCDCCKSYNC  DCDC clock configuration:  DCDCCKSYNC[1:0] = 00 : no synchronization of DCDC clocks  DCDCCKSYNC[1:0] = 01 : DCDC synchronous clock with phase shift  DCDCCKSYNC[1:0] = 10 : no synchronization of DCDC clocks  DCDCCKSYNC[1:0] = 11 : DCDC synchronous clock |                                                                                                                                                                               | RW                    | 0x3   |

# Table 61. DEVCTRL\_REG

| Address Offset   | 0x3F                    |
|------------------|-------------------------|
| Physical Address | Instance                |
| Description      | Device control register |
| Туре             | RW                      |

| 7        | 6        | 5          | 4              | 3           | 2      | 1       | 0       |
|----------|----------|------------|----------------|-------------|--------|---------|---------|
| Reserved | RTC_PWDN | CK32K_CTRL | SR_CTL_I2C_SEL | DEV_OFF_RST | DEV_ON | DEV_SLP | DEV_OFF |

## TPS659104, TPS659105, TPS659106, TPS659107, TPS659108, TPS659109 SWCS046C -MARCH 2010-REVISED JUNE 2010

| Bits | Field Name            | Description                                                                                                                                                                                                                                                                | Type                  | Reset |
|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7    | Reserved Reserved bit |                                                                                                                                                                                                                                                                            | RO<br>R returns<br>0s | 0     |
| 6    | RTC_PWDN              | When 1, disable the RTC digital domain (clock gating and reset of RTC registers and logic). This register bit is not reset in BACKUP state. (EEPROM bit)                                                                                                                   | RW                    | 1     |
| 5    | CK32K_CTRL            | Internal 32-kHz clock source control bit (EEPROM bit): when 0, the internal 32-kHz clock source is the crystal oscillator or an external 32-kHz clock in case the crystal oscillator is used in bypass mode when 1, the internal 32-kHz clock source is the RC oscillator. | RW                    | 0     |
| 4    | SR_CTL_I2C_SEL        | Smartreflex registers access control bit: when 0: access to smartreflex registers by smartreflex I2C when 1: access to smartreflex registers by control I2C The smartreflex registers are: VDD1_OP_REG, VDD1_SR_REG, VDD2_OP_REG and VDD2_SR_REG.                          | RW                    | 0     |
| 3    | DEV_OFF_RST           | Write 1 will start an ACTIVE to OFF or SLEEP to OFF device state transition (switch-off event) and activate reset of the digital core.                                                                                                                                     | RW                    | 0     |
| 2    | DEV_ON                | Write 1 will maintain the device on (ACTIVE or SLEEP device state) (if DEV_OFF = 0 and DEV_OFF_RST = 0).                                                                                                                                                                   | RW                    | 0     |
| 1    | DEV_SLP               | Write 1 allows SLEEP device state (if DEV_OFF = 0 and DEV_OFF_RST = 0). Write '0' will start an SLEEP to ACTIVE device state transition (wake-up event) (if DEV_OFF = 0 and DEV_OFF_RST = 0). This bit is cleared in OFF state.                                            | RW                    | 0     |
| 0    | DEV_OFF               | Write 1 will start an ACTIVE to OFF or SLEEP to OFF device state transition (switch-off event). This bit is cleared in OFF state.                                                                                                                                          | RW                    | 0     |

### Table 62. DEVCTRL2\_REG

| Address Offset   | 0x40                    |          |
|------------------|-------------------------|----------|
| Physical Address |                         | Instance |
| Description      | Device control register |          |
| Туре             | RW                      |          |

| 7 6      | 5 4          | 3            | 2           | 1           | 0      |
|----------|--------------|--------------|-------------|-------------|--------|
| Reserved | TSLOT_LENGTH | SLEEPSIG_POL | PWON_LP_OFF | PWON_LP_RST | IT_POL |

| Bits | Field Name   | Description                                                                                           | Type                  | Reset |
|------|--------------|-------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7:6  | Reserved     | Reserved bit                                                                                          | RO<br>R returns<br>0s | 0x0   |
| 5:4  | TSLOT_LENGTH | Time slot duration programming (EEPROM bit): When 00:0 µs When 01:200 µs When 10:500 µs When 11:2 ms  | RW                    | 0x3   |
| 3    | SLEEPSIG_POL | When 1, SLEEP signal active high When 0, SLEEP signal active low                                      | RW                    | 0     |
| 2    | PWON_LP_OFF  | When 1, allows device turn-off after a PWON Long Press (signal low).                                  | RW                    | 1     |
| 1    | PWON_LP_RST  | When 1, allows digital core reset when the device is OFF.                                             | RW                    | 0     |
| 0    | IT_POL       | INT1 interrupt pad polarity control signal (EEPROM bit):<br>When 0, active low<br>When 1, active high | RW                    | 0     |

2S 55 101 TP: 659 02 TPS655 103 TFS TPS659107 TPS659108 TPS659109

### Table 63. SLEEP KEEP LDO ON REG

|                  | Table 63. SLEEP_REEF_LDO_ON_REG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address Offset   | 0x41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Physical Address | Instance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Description      | When corresponding control bit=0 in EN1/2_ LDO_ASS register (default setting): Configuration Register keeping the full load capability of LDO regulator (ACTIVE mode) during the SLEEP state of the device. When control bit=1, LDO regulator full load capability (ACTIVE mode) is maintained during device SLEEP state.  When control bit=0, the LDO regulator is set or stay in low power mode during device SLEEP state(but then supply state can be overwritten programming ST[1:0]). Control bit value has no effect if the LDO regulator is off.  When corresponding control bit=1 in EN1/2_ LDO_ASS register: Configuration Register setting the LDO regulator state driven by SCLSR_EN1/2 signal low level (when SCLSR_EN1/2 is high the regulator is on, full power):  - the regulator is set off if its corresponding Control bit = 0 in SLEEP_KEEP_LDO_ON register (default) - the regulator is set in low power mode if its corresponding control bit = 1 in SLEEP_KEEP_LDO_ON register |
| Type             | RW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| 7           | 6           | 5             | 4            | 3            | 2            | 1            | 0           |
|-------------|-------------|---------------|--------------|--------------|--------------|--------------|-------------|
| VDAC_KEEPON | VPLL_KEEPON | VAUX33_KEEPON | VAUX2_KEEPON | VAUX1_KEEPON | VDIG2_KEEPON | VDIG1_KEEPON | VMMC_KEEPON |

| Bits | Field Name    | Description                                                               | Туре | Reset |
|------|---------------|---------------------------------------------------------------------------|------|-------|
| 7    | VDAC_KEEPON   | Setting supply state during device SLEEP state or when SCLSR_EN1/2 is low | RW   | 0     |
| 6    | VPLL_KEEPON   | Setting supply state during device SLEEP state or when SCLSR_EN1/2 is low | RW   | 0     |
| 5    | VAUX33_KEEPON | Setting supply state during device SLEEP state or when SCLSR_EN1/2 is low | RW   | 0     |
| 4    | VAUX2_KEEPON  | Setting supply state during device SLEEP state or when SCLSR_EN1/2 is low | RW   | 0     |
| 3    | VAUX1_KEEPON  | Setting supply state during device SLEEP state or when SCLSR_EN1/2 is low | RW   | 0     |
| 2    | VDIG2_KEEPON  | Setting supply state during device SLEEP state or when SCLSR_EN1/2 is low | RW   | 0     |
| 1    | VDIG1_KEEPON  | Setting supply state during device SLEEP state or when SCLSR_EN1/2 is low | RW   | 0     |
| 0    | VMMC_KEEPON   | Setting supply state during device SLEEP state or when SCLSR_EN1/2 is low | RW   | 0     |

### Table 64. SLEEP\_KEEP\_RES\_ON\_REG

| Address Offset   | 0x42                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Description      | Configuration Register keeping, during the SLEEP state of the device (but then supply state can be overwritten programming ST[1:0]):  - the full load capability of LDO regulator (ACTIVE mode),  - The PWM mode of DCDC converter  - 32KHz clock output  - Register access though I2C interface (keeping the internal high speed clock on)  - Die Thermal monitoring on Control bit value has no effect if the resource is off. |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                                                                               |

| • | ≤   |   |
|---|-----|---|
| Ĺ | Ĺ   |   |
|   |     |   |
| Ĺ | Ĺ   |   |
|   | Y   |   |
|   | 1   |   |
| ŀ |     |   |
| Ċ | . 4 |   |
| - |     |   |
| Z |     | 1 |
| 7 |     | ) |
| Č | Y   |   |
| Č | 1   |   |
|   |     |   |

| 7            | 6                | 5           | 4            | 3           | 2           | 1           | 0          |
|--------------|------------------|-------------|--------------|-------------|-------------|-------------|------------|
| THERM_KEEPON | CLKOUT32K_KEEPON | VRTC_KEEPON | I2CHS_KEEPON | VDD3_KEEPON | VDD2_KEEPON | VDD1_KEEPON | VIO_KEEPON |

| Bits | Field Name           | Description                                                                                                                                                                                                              | Type | Reset |
|------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 7    | THERM_KEEPON         | When 1, thermal monitoring is maintained during device SLEEP state. When 0, thermal monitoring is turned off during device SLEEP state.                                                                                  | RW   | 0     |
| 6    | CLKOUT32K_KEEPO<br>N | When 1, CLK32KOUT output is maintained during device SLEEP state. When 0, CLK32KOUT output is set low during device SLEEP state.                                                                                         | RW   | 0     |
| 5    | VRTC_KEEPON          | When 1, LDO regulator full load capability (ACTIVE mode) is maintained during device SLEEP state.  When 0, the LDO regulator is set or stays in low power mode during device SLEEP state.                                | RW   | 0     |
| 4    | I2CHS_KEEPON         | When 1, high speed internal clock is maintained during device SLEEP state.  When 0, high speed internal clock is turned off during device SLEEP state.                                                                   | RW   | 0     |
| 3    | VDD3_KEEPON          | When 1, VDD3 SMPS high power mode is maintained during device SLEEP state. No effect if VDD3 working mode is low power. When 0, VDD3 SMPS low power mode is set during device SLEEP state.                               | RW   | 0     |
| 2    | VDD2_KEEPON          | If VDD2_EN1&2 control bit = 0 (default setting): When 1, VDD2 SMPS PWM mode is maintained during device SLEEP state. No effect if VDD2 working mode is PFM. When 0, VDD2 SMPS PFM mode is set during device SLEEP state. | RW   | 0     |
| 1    | VDD1_KEEPON          | If VDD1_EN1&2 control bit=0 (default setting): When 1, VDD1 SMPS PWM mode is maintained during device SLEEP state. No effect if VDD1 working mode is PFM. When 0, VDD1 SMPS PFM mode is set during device SLEEP state.   | RW   | 0     |
| 0    | VIO_KEEPON           | If VIO_EN1&2 control bit=0 (default setting): When 1, VIO SMPS PWM mode is maintained during device SLEEP state. No effect if VIO working mode is PFM.  When 0, VIO SMPS PFM mode is set during device SLEEP state.      | RW   | 0     |

### Table 65. SLEEP\_SET\_LDO\_OFF\_REG

| Address Offset   | 0x43                                                                                                                                                                                                                |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                                                            |
| Description      | Configuration Register turning-off LDO regulator during the SLEEP state of the device.  Corresponding *_KEEP_ON control bit in SLEEP_KEEP_RES_ON register should be 0 to make this  *_SET_OFF control bit effective |
| Туре             | RW                                                                                                                                                                                                                  |

| 7           | 6           | 5             | 4            | 3            | 2            | 1            | 0           |
|-------------|-------------|---------------|--------------|--------------|--------------|--------------|-------------|
| VDAC_SETOFF | VPLL_SETOFF | VAUX33_SETOFF | VAUX2_SETOFF | VAUX1_SETOFF | VDIG2_SETOFF | VDIG1_SETOFF | VMMC_SETOFF |

# TPS65910, TPS659101, TPS659102, TPS659103 TPS659104, TPS659105, TPS659106, TPS659107, TPS659108, TPS659109

| 5VVC50460 | J-MARCH 2010-REVISE | D JUNE 2010                                                                      |      | www.ti.com |
|-----------|---------------------|----------------------------------------------------------------------------------|------|------------|
| Bits      | Field Name          | Description                                                                      | Туре | Reset      |
| 7         | VDAC_SETOFF         | When 1, LDO regulator is turned off during device SLEEP state. When 0, No effect | RW   | 0          |
| 6         | VPLL_SETOFF         | When 1, LDO regulator is turned off during device SLEEP state. When 0, No effect | RW   | 0          |
| 5         | VAUX33_SETOFF       | When 1, LDO regulator is turned off during device SLEEP state. When 0, No effect | RW   | 0          |
| 4         | IVAUX2_SETOFF       | When 1, LDO regulator is turned off during device SLEEP state. When 0, No effect | RW   | 0          |
| 3         | VAUX1_SETOFF        | When 1, LDO regulator is turned off during device SLEEP state. When 0, No effect | RW   | 0          |
| 2         | VDIG2_SETOFF        | When 1, LDO regulator is turned off during device SLEEP state. When 0, No effect | RW   | 0          |
| 1         | VDIG1_SETOFF        | When 1, LDO regulator is turned off during device SLEEP state. When 0, No effect | RW   | 0          |
| 0         | VMMC_SETOFF         | When 1, LDO regulator is turned off during device SLEEP state. When 0, No effect | RW   | 0          |

### Table 66. SLEEP\_SET\_RES\_OFF\_REG

| Address Offset   | 0x44                                                                                                                                                                                                                                                                                                                          |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                                                                                                                                                                      |
| Description      | Configuration Register turning-off SMPS regulator during the SLEEP state of the device. Corresponding *_KEEP_ON control bit in SLEEP_KEEP_RES_ON2 register should be 0 to make this *_SET_OFF control bit effective. Supplies voltage expected after their wake-up (SLEEP to ACTIVE state transition) can also be programmed. |
| Туре             | RW                                                                                                                                                                                                                                                                                                                            |

| 7            | 6  | 5  | 4            | 3           | 2           | 1           | 0          |
|--------------|----|----|--------------|-------------|-------------|-------------|------------|
| DEFAULT_VOLT | RS | VD | SPARE_SETOFF | VDD3_SETOFF | VDD2_SETOFF | VDD1_SETOFF | VIO_SETOFF |

| Bits | Field Name   | Description                                                                                                                                                                                                                                                                                | Туре                  | Reset |
|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7    | DEFAULT_VOLT | When 1, default voltages (registers value after switch-on) will be used to turned-on supplies during SLEEP to ACTIVE state transition. When 0, voltages programmed before the ACTIVE to SLEEP state transition will be used to turned-on supplies during SLEEP to ACTIVE state transition. | RW                    | 0     |
| 6:5  | RSVD         | Reserved bit                                                                                                                                                                                                                                                                               | RO<br>R returns<br>0s | 0x0   |
| 4    | SPARE_SETOFF | Spare bit                                                                                                                                                                                                                                                                                  | RW                    | 0     |
| 3    | VDD3_SETOFF  | When 1, SMPS is turned off during device SLEEP state. When 0, No effect.                                                                                                                                                                                                                   | RW                    | 0     |
| 2    | VDD2_SETOFF  | When 1, SMPS is turned off during device SLEEP state. When 0, No effect.                                                                                                                                                                                                                   | RW                    | 0     |
| 1    | VDD1_SETOFF  | When 1, SMPS is turned off during device SLEEP state. When 0, No effect.                                                                                                                                                                                                                   | RW                    | 0     |
| 0    | VIO_SETOFF   | When 1, SMPS is turned off during device SLEEP state. When 0, No effect.                                                                                                                                                                                                                   | RW                    | 0     |

# PRODUCT PREVIEW

### Table 67. EN1\_LDO\_ASS\_REG

|                  | rsical Address  Instance  Configuration Register setting the LDO regulators, driven by the multiplexed SCLSR_EN1 signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Address Offset   | 0x45                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Physical Address | Instance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Description      | Configuration Register setting the LDO regulators, driven by the multiplexed SCLSR_EN1 signal. When control bit = 1, LDO regulator state is driven by the SCLSR_EN1 control signal and is also defined though SLEEP_KEEP_LDO_ON register setting:  When SCLSR_EN1 is high the regulator is on, When SCLSR_EN1 is low:  - the regulator is off if its corresponding Control bit = 0 in SLEEP_KEEP_LDO_ON register  - the regulator is working in low power mode if its corresponding control bit = 1 in SLEEP_KEEP_LDO_ON register When control bit = 0 no effect: LDO regulator state is driven though registers programming and the device state Any control bit of this register set to 1 will disable the I2C SR Interface functionality |  |  |  |  |
| Type             | RW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |

| 7        | 6        | 5          | 4         | 3         | 2         | 1         | 0        |
|----------|----------|------------|-----------|-----------|-----------|-----------|----------|
| VDAC_EN1 | VPLL_EN1 | VAUX33_EN1 | VAUX2_EN1 | VAUX1_EN1 | VDIG2_EN1 | VDIG1_EN1 | VMMC_EN1 |

| Bits | Field Name | Description                                          | Туре | Reset |
|------|------------|------------------------------------------------------|------|-------|
| 7    | VDAC_EN1   | Setting supply state control though SCLSR_EN1 signal | RW   | 0     |
| 6    | VPLL_EN1   | Setting supply state control though SCLSR_EN1 signal | RW   | 0     |
| 5    | VAUX33_EN1 | Setting supply state control though SCLSR_EN1 signal | RW   | 0     |
| 4    | VAUX2_EN1  | Setting supply state control though SCLSR_EN1 signal | RW   | 0     |
| 3    | VAUX1_EN1  | Setting supply state control though SCLSR_EN1 signal | RW   | 0     |
| 2    | VDIG2_EN1  | Setting supply state control though SCLSR_EN1 signal | RW   | 0     |
| 1    | VDIG1_EN1  | Setting supply state control though SCLSR_EN1 signal | RW   | 0     |
| 0    | VMMC_EN1   | Setting supply state control though SCLSR_EN1 signal | RW   | 0     |

### Table 68. EN1\_SMPS\_ASS\_REG

| Address Offset   | 0x46                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Description      | Configuration Register setting the SMPS Supplies driven by the multiplexed SCLSR_EN1 signal. When control bit = 1, SMPS Supply state and voltage is driven by the SCLSR_EN1 control signal and is also defined though SLEEP_KEEP_RES_ON register setting.  When control bit = 0 no effect: SMPS Supply state is driven though registers programming and the device state.  Any control bit of this register set to 1 will disable the I2C SR Interface functionality |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| 7 6  | 5 | 4         | 3        | 2        | 1        | 0       |
|------|---|-----------|----------|----------|----------|---------|
| RSVD |   | SPARE_EN1 | VDD3_EN1 | VDD2_EN1 | VDD1_EN1 | VIO_EN1 |

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                     | Type | Reset |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 7:5  | RSVD       | Reserved bit                                                                                                                                                                                                                                                                                                                    | RW   | 0     |
| 4    | SPARE_EN1  | Spare bit                                                                                                                                                                                                                                                                                                                       | Rw   | 0     |
| 3    | VDD3_EN1   | When 1: When SCLSR_EN1 is high the supply is on. When SCLSR_EN1 is low and SLEEP_KEEP_RES_ON = '0' the supply voltage is off. When SCLSR_EN1 is low and SLEEP_KEEP_RES_ON = '1' the SMPS is working in low power mode. When control bit = 0 no effect: supply state is driven though registers programming and the device state | RW   | 0     |

# TPS65910, TPS659101, TPS659102, TPS659103 TPS659104, TPS659105, TPS659106, TPS659107, TPS659108, TPS659109

SWCS046C - MARCH 2010 - REVISED JUNE 2010 www.ti.com

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Type | Reset |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|
| 2    | VDD2_EN1   | When control bit = 1: When SCLSR_EN1 is high the supply voltage is programmed though VDD2_OP_REG register, and it can also be programmed off. When SCLSR_EN1 is low the supply voltage is programmed though VDD2_SR_REG register, and it can also be programmed off. When SCLSR_EN1 is low and VDD2_KEEPON = 1 the SMPS is working in low power mode, if not tuned off through VDD2_SR_REG register. When control bit = 0 no effect: supply state is driven though registers programming and the device state | RW   | 0     |
| 1    | VDD1_EN1   | When 1: When SCLSR_EN1 is high the supply voltage is programmed though VDD1_OP_REG register, and it can also be programmed off. When SCLSR_EN1 is low the supply voltage is programmed though VDD1_SR_REG register, and it can also be programmed off. When SCLSR_EN1 is low and VDD1_KEEPON = 1 the SMPS is working in low power mode, if not tuned off though VDD1_SR_REG register. When control bit = 0 no effect: supply state is driven though registers programming and the device state                | RW   | 0     |
| 0    | VIO_EN1    | When control bit = 1, supply state is driven by the SCLSR_EN1 control signal and is also defined though SLEEP_KEEP_RES_ON register setting:  When SCLSR_EN1 is high the supply is on, When SCLSR_EN1 is low:  - the supply is off (default) or the SMPS is working in low power mode if VIO_KEEPON = 1  When control bit = 0 no effect: SMPS state is driven though registers programming and the device state                                                                                                | RW   | 0     |

### Table 69. EN2\_LDO\_ASS\_REG

| Address Offset   | 0x47                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Description      | Configuration Register setting the LDO regulators, driven by the multiplexed SDASR_EN2 signal. When control bit = 1, LDO regulator state is driven by the SDASR_EN2 control signal and is also defined though SLEEP_KEEP_LDO_ON register setting:  When SDASR_EN2 is high the regulator is on, When SCLSR_EN2 is low:  - the regulator is off if its corresponding Control bit = 0 in SLEEP_KEEP_LDO_ON register  - the regulator is working in low power mode if its corresponding control bit = 1 in SLEEP_KEEP_LDO_ON register When control bit = 0 no effect: LDO regulator state is driven though registers programming and the device state Any control bit of this register set to 1 will disable the I2C SR Interface functionality |
| Туре             | RW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| 7        | 6        | 5          | 4         | 3         | 2         | 1         | 0        |
|----------|----------|------------|-----------|-----------|-----------|-----------|----------|
| VDAC_EN2 | VPLL_EN2 | VAUX33_EN2 | VAUX2_EN2 | VAUX1_EN2 | VDIG2_EN2 | VDIG1_EN2 | VMMC_EN2 |

| Bits | Field Name | Description                                          | Type | Reset |
|------|------------|------------------------------------------------------|------|-------|
| 7    | VDAC_EN2   | Setting supply state control though SDASR_EN2 signal | RW   | 0     |
| 6    | VPLL_EN2   | Setting supply state control though SDASR_EN2 signal | RW   | 0     |
| 5    | VAUX33_EN2 | Setting supply state control though SDASR_EN2 signal | RW   | 0     |
| 4    | VAUX2_EN2  | Setting supply state control though SDASR_EN2 signal | RW   | 0     |
| 3    | VAUX1_EN2  | Setting supply state control though SDASR_EN2 signal | RW   | 0     |
| 2    | VDIG2_EN2  | Setting supply state control though SDASR_EN2 signal | RW   | 0     |
| 1    | VDIG1_EN2  | Setting supply state control though SDASR_EN2 signal | RW   | 0     |
| 0    | VMMC_EN2   | Setting supply state control though SDASR_EN2 signal | RW   | 0     |
|      |            |                                                      |      |       |

### Table 70. EN2\_SMPS\_ASS\_REG

| Address Offset   | 0x48                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Description      | Configuration Register setting the SMPS Supplies driven by the multiplexed SDASR_EN2 signal. When control bit = 1, SMPS Supply state and voltage is driven by the SDASR_EN2 control signal and is also defined though SLEEP_KEEP_RES_ON register setting. When control bit = 0 no effect: SMPS Supply state is driven though registers programming and the device state  Any control bit of this register set to 1 will disable the I2C SR Interface functionality |
| Type             | RW                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| 7 | 6    | 5 | 4         | 3        | 2        | 1        | 0       |
|---|------|---|-----------|----------|----------|----------|---------|
|   | RSVD |   | SPARE_EN2 | VDD3_EN2 | VDD2_EN2 | VDD1_EN2 | VIO_EN2 |

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Type                  | Reset |
|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7:5  | RSVD       | Reserved bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RO<br>R returns<br>0s | 0x0   |
| 4    | SPARE_EN2  | Spare bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW                    | 0     |
| 3    | VDD3_EN2   | When 1: When SDASR_EN2 is high the supply is on. When SDASR_EN2 is low and SLEEP_KEEP_RES_ON = 0 the supply voltage is off. When SDASR_EN2 is low and SLEEP_KEEP_RES_ON = 1 the SMPS is working in low power mode. When control bit = 0 no effect: supply state is driven though registers programming and the device state                                                                                                                                                                                      | RW                    | 0     |
| 2    | VDD2_EN2   | When control bit = 1: When SDASR_EN2 is high the supply voltage is programmed though VDD2_OP_REG register, and it can also be programmed off. When SDASR_EN2 is low the supply voltage is programmed though VDD2_SR_REG register, and it can also be programmed off. When SDASR_EN2 is low and and VDD2_KEEPON = 1 the SMPS is working in low power mode, if not tuned off though VDD2_SR_REG register. When control bit = 0 no effect: supply state is driven though registers programming and the device state | RW                    | 0     |
| 1    | VDD1_EN2   | When control bit = 1: When SDASR_EN2 is high the supply voltage is programmed though VDD1_OP_REG register, and it can also be programmed off. When SDASR_EN2 is low the supply voltage is programmed though VDD1_SR_REG register, and it can also be programmed off. When SDASR_EN2 is low and and VDD1_KEEPON = 1 the SMPS is working in low power mode, if not tuned off though VDD1_SR_REG register. When control bit = 0 no effect: supply state is driven though registers programming and the device state | RW                    | 0     |
| 0    | VIO_EN2    | When control bit = 1, supply state is driven by the SCLSR_EN2 control signal and is also defined though SLEEP_KEEP_RES_ON register setting: When SDASR _EN2 is high the supply is on, When SDASR _EN2 is low: - the supply is off (default) or the SMPS is working in low power mode if VIO_KEEPON = 1 When control bit = 0 no effect: SMPS state is driven though registers programming and the device state                                                                                                    | RW                    | 0     |

### Table 71. EN3\_LDO\_ASS\_REG

Address Offset 0x49

Physical Address Instance

**Description** Configuration Register setting the LDO regulators, driven by the EN3 signal.

When control bit = 1, LDO regulator state is driven by the EN3 control signal and is also defined though

SLEEP\_KEEP\_LDO\_ON register setting: When EN3 is high the regulator is on,

When EN3 is low:

- the regulator is off if its corresponding Control bit = 0 in SLEEP\_KEEP\_LDO\_ON register

- the regulator is working in low power mode if its corresponding control bit = 1 in

SLEEP\_KEEP\_LDO\_ON register

When control bit = 0 no effect: LDO regulator state is driven though registers programming and the

device state.

Type RW

| 7        | 6        | 5          | 4         | 3         | 2         | 1         | 0        |
|----------|----------|------------|-----------|-----------|-----------|-----------|----------|
| VDAC_EN3 | VPLL_EN3 | VAUX33_EN3 | VAUX2_EN3 | VAUX1_EN3 | VDIG2_EN3 | VDIG1_EN3 | VMMC_EN3 |

| Bits | Field Name | Description                                    | Туре | Reset |
|------|------------|------------------------------------------------|------|-------|
| 7    | VDAC_EN3   | Setting supply state control though EN3 signal | RW   | 0     |
| 6    | VPLL_EN3   | Setting supply state control though EN3 signal | RW   | 0     |
| 5    | VAUX33_EN3 | Setting supply state control though EN3 signal | RW   | 0     |
| 4    | VAUX2_EN3  | Setting supply state control though EN3 signal | RW   | 0     |
| 3    | VAUX1_EN3  | Setting supply state control though EN3 signal | RW   | 0     |
| 2    | VDIG2_EN3  | Setting supply state control though EN3 signal | RW   | 0     |
| 1    | VDIG1_EN3  | Setting supply state control though EN3 signal | RW   | 0     |
| 0    | VMMC_EN3   | Setting supply state control though EN3 signal | RW   | 0     |

### Table 72. SPARE\_REG

| Address Offset   | 0x4A |          |
|------------------|------|----------|
| Physical Address |      | Instance |
|                  |      |          |

**Description** Spare functional register

Type RW

| 7 | 6 | 5 | 4   | 3   | 2 | 1 | 0 |
|---|---|---|-----|-----|---|---|---|
|   |   |   | SPA | ARE |   |   |   |

| Bits | Field Name | Description | Туре | Reset |
|------|------------|-------------|------|-------|
| 7:0  | SPARE      | Spare bits  | RW   | 0x00  |

### Table 73. INT\_STS\_REG

| Address Offset   | 0x50                                                                                                                                                           |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                       |
| Description      | Interrupt status register: The interrupt status bit is set to 1 when the associated interrupt event is detected. Interrupt status bit is cleared by writing 1. |
| Туре             | RW                                                                                                                                                             |

| 7             | 6            | 5         | 4          | 3           | 2        | 1        | 0         |
|---------------|--------------|-----------|------------|-------------|----------|----------|-----------|
| RTC_PERIOD_IT | RTC_ALARM_IT | HOTDIE_IT | PWRHOLD_IT | PWRON_LP_IT | PWRON_IT | VMBHI_IT | VMBDCH_IT |

| Bits | Field Name    | Description                                                                                                                                      | Туре            | Reset |
|------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|
| 7    | RTC_PERIOD_IT | RTC period event interrupt status.                                                                                                               | RW<br>W1 to Clr | 0     |
| 6    | RTC_ALARM_IT  | RTC alarm event interrupt status.                                                                                                                | RW<br>W1 to Clr | 0     |
| 5    | HOTDIE_IT     | Hot die event interrupt status.                                                                                                                  | RW<br>W1 to Clr | 0     |
| 4    | PWRHOLD_IT    | PWRHOLD event interrupt status.                                                                                                                  | RW<br>W1 to Clr | 0     |
| 3    | PWRON_LP_IT   | PWRON Long Press event interrupt status.                                                                                                         | RW<br>W1 to Clr | 0     |
| 2    | PWRON_IT      | PWRON event interrupt status.                                                                                                                    | RW<br>W1 to Clr | 0     |
| 1    | VMBHI_IT      | VBAT > VMHI event interrupt status                                                                                                               | RW<br>W1 to Clr | 0     |
| 0    | VMBDCH_IT     | VBAT > VMBDCH event interrupt status.  Active only if Main Battery comparator VMBCH programmable threshold is not bypassed (VMBCH_SEL[1:0] ≠ 00) | RW<br>W1 to Clr | 0     |

### Table 74. INT\_MSK\_REG

| Address Offset   | 0x51                                                                                                                                                                                                                                                                       |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical Address | Instance                                                                                                                                                                                                                                                                   |
| Description      | Interrupt mask register: When *_IT_MSK is set to 1, the associated interrupt is masked: INT1 signal is not activated, but *_IT interrupt status bit is updated. When *_IT_MSK is set to 0, the associated interrupt is enabled: INT1 signal is activated, *_IT is updated. |
| Туре             | RW                                                                                                                                                                                                                                                                         |

| 7                 | 6                | 5             | 4              | 3               | 2            | 1           | 0             |
|-------------------|------------------|---------------|----------------|-----------------|--------------|-------------|---------------|
| RTC_PERIOD_IT_MSK | RTC_ALARM_IT_MSK | HOTDIE_IT_MSK | PWRHOLD_IT_MSK | PWRON_LP_IT_MSK | PWRON_IT_MSK | VMBHLIT_MSK | VMBDCH_IT_MSK |

| Bits | Field Name            | Description                               | Туре | Reset |
|------|-----------------------|-------------------------------------------|------|-------|
| 7    | RTC_PERIOD_IT_MS<br>K | RTC period event interrupt mask.          | RW   | 0     |
| 6    | RTC_ALARM_IT_MS<br>K  | RTC alarm event interrupt mask.           | RW   | 0     |
| 5    | HOTDIE_IT_MSK         | Hot die event interrupt mask.             | RW   | 0     |
| 4    | PWRHOLD_IT_MSK        | PWRHOLD rising edge event interrupt mask. | RW   | 0     |
| 3    | PWRON_LP_IT_MSK       | PWRON Long Press event interrupt mask.    | RW   | 0     |
| 2    | PWRON_IT_MSK          | PWRON event interrupt mask.               | RW   | 0     |

0

VMBDCH\_IT\_MSK

## TPS65910, TPS659101, TPS659102, TPS659103 TPS659104, TPS659105, TPS659106, TPS659107, TPS659108, TPS659109

Bits Field Name Description Type Reset

1 VMBHI\_IT\_MSK VBAT > VMBHI event interrupt mask. When 0, enable the device automatic switch on at BACKUP to OFF or NOSUPPLY to OFF device state transition (EEPROM bit)

www.ti.com

Type Reset

RW 1

### Table 75. INT\_STS2\_REG

Setting supply state control though EN3 signal

Address Offset

Physical Address

Instance

Description

Interrupt status register:
The interrupt status bit is set to 1 when the associated interrupt event is detected. Interrupt status bit is cleared by writing 1.

Type

RW

| 7 | 6 | 5    | 4     | 3 | 2 | 1          | 0          |
|---|---|------|-------|---|---|------------|------------|
|   |   | Rese | erved |   |   | GPIO0_F_IT | GPIO0_R_IT |

| Bits | Field Name | Description                                   | Type F          | Reset |
|------|------------|-----------------------------------------------|-----------------|-------|
| 7:2  | Reserved   | Reserved bit                                  | RW<br>W1 to Clr | 0     |
| 1    | GPIO0_F_IT | GPIO0 falling edge detection interrupt status | RW<br>W1 to Clr | 0     |
| 0    | GPIO0_R_IT | GPIO0 rising edge detection interrupt status  | RW<br>W1 to Clr | 0     |

### Table 76. INT\_MSK2\_REG

Address Offset

Physical Address

Instance

Description

Interrupt mask register:
When \*\_IT\_MSK is set to 1, the associated interrupt is masked: INT1 signal is not activated, but \*\_IT interrupt status bit is updated.
When \*\_IT\_MSK is set to 0, the associated interrupt is enabled: INT1 signal is activated, \*\_IT is updated.

Type

RW

| 7 | 6 | 5    | 4     | 3 | 2 | 1              | 0              |
|---|---|------|-------|---|---|----------------|----------------|
|   |   | Rese | erved |   |   | GPIO0_F_IT_MSK | GPIO0_R_IT_MSK |

| Bits | Field Name     | Description                                        | Туре | Reset |
|------|----------------|----------------------------------------------------|------|-------|
| 7:2  | Reserved       | Reserved bit                                       | RW   | 0     |
| 1    | GPIO0_F_IT_MSK | GPIO_CKSYNC falling edge detection interrupt mask. | RW   | 0     |
| 0    | GPIO0_R_IT_MSK | GPIO_CKSYNC rising edge detection interrupt mask.  | RW   | 0     |

### Table 77. GPIO0\_REG

| Address Offset   | 0x60                         |
|------------------|------------------------------|
| Physical Address | Instance                     |
| Description      | GPIO0 configuration register |

RW

0

# RODUCT PREVIEW

### Table 77. GPIO0\_REG (continued)

| Туре |          | RW |          |           |          |          |          |
|------|----------|----|----------|-----------|----------|----------|----------|
|      |          |    |          |           |          |          |          |
| 7    | 6        | 5  | 4        | 3         | 2        | 1        | 0        |
|      | Reserved |    | GPIO_DEB | GPIO_PUEN | GPIO_CFG | GPIO_STS | GPIO_SET |

| Bits | Field Name | Description                                                                                                                                                      | Type                  | Reset |
|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|
| 7:5  | Reserved   | Reserved bit                                                                                                                                                     | RO<br>R returns<br>0s | 0x0   |
| 4    | GPIO_DEB   | GPIO input debouncing time configuration: When 0, the debouncing is 91.5 µs using a 30.5 µs clock rate When 1, the debouncing is 150 ms using a 50 ms clock rate | RW                    | 0     |
| 3    | GPIO_PUEN  | GPIO pad pull-up control:<br>1: Pull-up is enabled<br>0: Pull-up is disabled                                                                                     | RW                    | 1     |
| 2    | GPIO_CFG   | Configuration of the GPIO pad direction:<br>When 0, the pad is configured as an input<br>When 1, the pad is configured as an output                              | RW                    | 0     |
| 1    | GPIO_STS   | Status of the GPIO pad                                                                                                                                           | RO                    | 1     |
| 0    | GPIO_SET   | Value set on the GPIO output when configured in output mode                                                                                                      | RW                    | 0     |

### Table 78. JTAGVERNUM\_REG

| Address Offset   | 0x80                   |
|------------------|------------------------|
| Physical Address | Instance               |
| Description      | Silicon version number |
| Туре             | RO                     |

| 7        | 6 | 5 | 4      | 3 | 2 | 1 | 0 |
|----------|---|---|--------|---|---|---|---|
| Reserved |   |   | VERNUM |   |   |   |   |

| Bits | Field Name | Description                                                   | Туре            | Reset |
|------|------------|---------------------------------------------------------------|-----------------|-------|
| 7:4  | Reserved   | Reserved bit                                                  | RO<br>R returns | 0x0   |
|      |            |                                                               | Os              |       |
| 3:0  | VERNUM     | Value depending on silicon version number 0000 - Revision 1.0 | RO              | 0x0   |

### **GLOSSARY**

### ACRONYMS, ABBREVIATIONS, AND DEFINITIONS

| ACRONYM | DEFINITION                |
|---------|---------------------------|
| DDR     | Dual-Data Rate (memory)   |
| ES      | Engineering Sample        |
| ESD     | Electrostatic Discharge   |
| FET     | Field Effect Transistor   |
| EPC     | Embedded Power Controller |
| FSM     | Finite State Machine      |

# TPS65910, TPS659101, TPS659102, TPS659103 TPS659104, TPS659105, TPS659106, TPS659107, TPS659108, TPS659109

SWCS046C -MARCH 2010-REVISED JUNE 2010

www.ti.com

| ACRONYM             | DEFINITION                                        |
|---------------------|---------------------------------------------------|
| GND                 | Ground                                            |
| GPIO                | General-Purpose I/O                               |
| НВМ                 | Human Body Model                                  |
| HD                  | Hot-Die                                           |
| HS-I <sup>2</sup> C | High-Speed I <sup>2</sup> C                       |
| I <sup>2</sup> C    | Inter-Integrated Circuit                          |
| IC                  | Integrated Circuit                                |
| ID                  | Identification                                    |
| IDDQ                | Quiescent supply current                          |
| IEEE                | Institute of Electrical and Electronics Engineers |
| IR                  | Instruction Register                              |
| I/O                 | Input/Output                                      |
| JEDEC               | Joint Electron Device Engineering Council         |
| JTAG                | Joint Test Action Group                           |
| LBC7                | Lin Bi-CMOS 7 (360 nm)                            |
| LDO                 | Low Drop Output voltage linear regulator          |
| LP                  | Low-Power application mode                        |
| LSB                 | Least Significant Bit                             |
| MMC                 | Multimedia Card                                   |
| MOSFET              | Metal Oxide Semiconductor Field Effect Transistor |
| NVM                 | Nonvolatile Memory                                |
| ОМАР™               | Open Multimedia Application Platform™             |
| RTC                 | Real-Time Clock                                   |
| SMPS                | Switched Mode Power Supply                        |
| SPI                 | Serial Peripheral Interface                       |
| POR                 | Power-On Reset                                    |

www.ti.com

SWCS046C -MARCH 2010-REVISED JUNE 2010

### **Table 79. REVISION HISTORY**

| VERSION | DATE    | NOTES                |
|---------|---------|----------------------|
| *       | 03/2010 | See <sup>(1)</sup> . |
| А       | 05/2010 | See <sup>(2)</sup> . |
| В       | 06/2010 | See <sup>(3)</sup> . |

- Initial release
- SWCS046A: Updated register tables VMMC\_REG and VDAC\_REG. Added register table VPLL\_REG
- (2) (3) SWCS046B: Update Absolute Maximum Ratings, Recommended Operating Conditions, I/O Pullup and Pulldown Characteristics, DigitaL I/Os Voltage Electrical Characteristics, Power Consumption, Power References and Thresholds, Thermal Monitoring and Shutdown, 32-kHz RTC Clock, VRTC LDO, VIO SMPS, VDD1 SMPS, VDD2 SMPS, VDD3 SMPS, Switch-On/-Off Sequences and Timing

# **PRODUCT PREVIEW**

### **PACKAGE OPTION ADDENDUM**

### **PACKAGING INFORMATION**

| Orderable Device | Status  | Package<br>Type | Package<br>Drawing | Pins | Package Qty | Eco Plan                   | Lead/Ball<br>Finish | MSL Peak<br>Temp |
|------------------|---------|-----------------|--------------------|------|-------------|----------------------------|---------------------|------------------|
| PTPS65910A1RSLR  | PREVIEW | VQFN            | RSL                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS65910A1RSL   | PREVIEW | VQFN            | RSL                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659101A1RSLR | PREVIEW | VQFN            | RSL                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659101A1RSL  | PREVIEW | VQFN            | RSL                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659102A1RSLR | PREVIEW | VQFN            | RSL                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659102A1RSL  | PREVIEW | VQFN            | RSL                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659103A1RSLR | PREVIEW | VQFN            | RSL                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659103A1RSL  | PREVIEW | VQFN            | RSL                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659104A1RSLR | PREVIEW | VQFN            | RSL                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659104A1RSL  | PREVIEW | VQFN            | RSL                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659105A1RSLR | PREVIEW | VQFN            | RSL                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659105A1RSL  | PREVIEW | VQFN            | RSL                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659106A1RSLR | PREVIEW | VQFN            | RSL                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659106A1RSL  | PREVIEW | VQFN            | RSL                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659107A1RSLR | PREVIEW | VQFN            | RSL                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659107A1RSL  | PREVIEW | VQFN            | RSL                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659108A1RSLR | PREVIEW | VQFN            | RSL                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659108A1RSL  | PREVIEW | VQFN            | RSL                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659109A1RSLR | PREVIEW | VQFN            | RSL                | 48   | 2500        | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |
| PTPS659109A1RSL  | PREVIEW | VQFN            | RSL                | 48   | 250         | Green (RoHS<br>& no Sb/Br) | Call TI             | Call TI          |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. Quad Flatpack, No-leads (QFN) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance.

    See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



### THERMAL PAD MECHANICAL DATA



RSL (S-PVQFN-N48)

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

### **Products Applications** Amplifiers amplifier.ti.com Audio www.ti.com/audio **Data Converters** dataconverter.ti.com Automotive www.ti.com/automotive **DLP® Products** www.dlp.com Communications and www.ti.com/communications Telecom DSP Computers and www.ti.com/computers dsp.ti.com Peripherals Clocks and Timers www.ti.com/clocks Consumer Electronics www.ti.com/consumer-apps Interface interface.ti.com **Energy** www.ti.com/energy Industrial www.ti.com/industrial Logic logic.ti.com Power Mgmt power.ti.com Medical www.ti.com/medical Microcontrollers microcontroller.ti.com www.ti.com/security Security **RFID** www.ti-rfid.com Space, Avionics & www.ti.com/space-avionics-defense Defense RF/IF and ZigBee® Solutions www.ti.com/lprf Video and Imaging www.ti.com/video www.ti.com/wireless-apps Wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated

