

## CCD ANALOG FRONT-END FOR DIGITAL CAMERAS

## FEATURES

- CCD Signal Processing:
  - 36-MHz Correlated Double Sampling (CDS)
- Output Resolution:
  - VSP2560 (10-Bit)
  - VSP2562 (12-Bit)
  - VSP2566 (16-Bit)
- 16-Bit Analog-to-Digital Conversion:
  - 36-MHz Conversion Rate
  - No Missing Codes Ensured
- 80-dB Input-Referred SNR (at Gain = 12 dB)
- Programmable Black Level Clamping
- Programmable Gain Amp (PGA):
  - -9 dB to +44 dB
  - -3 dB to +18 dB (Analog Front Gain)
  - -6 dB to +26 dB (Digital Gain)
- Portable Operation:
  - Low Voltage: 2.7 V to 3.6 V
  - Low Power: 86 mW at 3.0 V, 36 MHz
  - Low Power: 6 mW (Standby Mode)
- Two-Channel, General-Purpose, 8-Bit DAC
- QFP-48 Package

ÆΑ

## DESCRIPTION

The VSP2560/62/66 are a family of complete mixed-signal processing ICs for digital cameras that provide correlated double sampling (CDS) and analog-to-digital conversion for the output of CCD arrays. The CDS extracts the pixel video information from the CCD signal, and the analog-to-digital converter (ADC) converts the digital signal. For varying illumination conditions, a very stable gain control of -9 dB to 44 dB is provided. The gain control is linear in dB. Input signal clamping and offset correction of the input CDS are also provided.

Offset correction is performed by the optical black (OB) level calibration loop, and is held in calibrated black level clamping for an accurate black level reference. Additionally, the black level is quickly recovered after gain changes. The VSP2560/62/66 are available in LQFP-48 packages and operate from single +3 V supplies.

|         |                      | TRANSFER CHARACTERISTICS<br>(LSB) |     | OB CLAMP              | LOOP (LSB)     |          |
|---------|----------------------|-----------------------------------|-----|-----------------------|----------------|----------|
| DEVICE  | RESOLUTION<br>(Bits) | DNL                               | INL | PROGRAMMABLE<br>RANGE | OBCLP<br>LEVEL | OB LEVEL |
| VSP2560 | 10                   | ±0.5                              | ±1  | 16 to 78              | 32             | 2        |
| VSP2562 | 12                   | ±0.5                              | ±2  | 64 to 312             | 128            | 8        |
| VSP2566 | 16                   | ±2                                | ±32 | 1024 to 4992          | 2048           | 128      |

## FEATURE COMPARISON BY DEVICE

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. If var is turned is besives the right to change or discontinue these product w inouvicities. BDTIC.com/101

## VSP2560 VSP2562 VSP2566 SBES008-AUGUST 2008



www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| PRODUCT | PACKAGE-<br>LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|---------|------------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|
|         |                  | рт                    | 25°C to 195°C                     |                    | VSP2560PT          | Tray, 250 Pieces             |
| V3F2300 | QFF-40           | FI                    | -25 C 10 +65 C                    | V3F2300            | VSP2560PTR         | Tape and Reel                |
| Vedates |                  | DT                    | T 25°C to 195°C VSP               | VSP2562PT          | Tray, 250 Pieces   |                              |
| V3P2302 | QFP-40           | PI                    | -25°C 10 +65°C                    | V 3P 2002          | VSP2562PTR         | Tape and Reel                |
|         | 0ED 49           | рт                    | 25°C to 195°C                     |                    | VSP2566PT          | Tray, 250 Pieces             |
| v3F2300 | QFF-40           |                       | -25 C 10 +65 C                    | C 10 +05 C VSP2500 |                    | Tape and Reel                |

## ORDERING INFORMATION<sup>(1)</sup>

(1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

Submit Documentation Feedback

Over operating free-air temperature range, unless otherwise noted.

|                                             | VSP2560, VSP2562, VSP2566 | UNIT |
|---------------------------------------------|---------------------------|------|
| Supply voltage (VCC, VDD)                   | +4                        | V    |
| Supply voltage differences (among VCC pins) | ±0.1                      | V    |
| Ground voltage differences (AGND, DGND)     | ±0.1                      | V    |
| Digital input voltage                       | -0.3 to (VCC + 0.3)       | V    |
| Analog input voltage                        | -0.3 to (VCC + 0.3)       | V    |
| Input current (all pins except supplies)    | ±10                       | mA   |
| Ambient temperature under bias              | -25 to +85                | °C   |
| Storage temperature                         | -55 to +125               | °C   |
| Junction temperature                        | +150                      | °C   |
| Package temperature (IR reflow, peak)       | +260                      | °C   |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

oduc Fuder Link(s) VSF25.0 VSP2 62 /S



## **ELECTRICAL CHARACTERISTICS: VSP2560**

All specifications at  $T_A = +25^{\circ}$ C, all power-supply voltages = +3.0 V, and conversion rate = 36 MHz, no load, unless otherwise noted.

|                                       | VSP2560PT                                               |      |         |      |        |  |  |
|---------------------------------------|---------------------------------------------------------|------|---------|------|--------|--|--|
| PARAMETER                             | TEST CONDITIONS                                         | MIN  | TYP     | MAX  | UNIT   |  |  |
| RESOLUTION                            |                                                         |      |         |      |        |  |  |
| Resolution                            |                                                         |      | 10      |      | Bits   |  |  |
| CONVERSION/CLOCK RATE                 |                                                         |      |         |      |        |  |  |
| Conversion/clock rate                 |                                                         |      |         | 36   | MHz    |  |  |
| ANALOG INPUT (CCDIN)                  |                                                         |      |         |      |        |  |  |
| Input signal level for full-scale out | CDS gain = 0 dB, DPGA gain = 0 dB                       |      |         | 1000 | mV     |  |  |
| Maximum input range                   | CDS gain = $-3 \text{ dB}$ , DPGA gain = $0 \text{ dB}$ |      |         | 1300 | mV     |  |  |
| Input capacitance                     |                                                         |      | 15      |      | pF     |  |  |
| Input limit                           |                                                         | -0.3 |         | 3.3  | V      |  |  |
| TRANSFER CHARACTERISTICS              |                                                         |      |         |      |        |  |  |
| Differential nonlinearity (DNL)       | CDS gain = 0 dB, DPGA gain = 0 dB                       |      | ±0.5    |      | LSB    |  |  |
| Integral nonlinearity (INL)           | CDS gain = 0 dB, DPGA gain = 0 dB                       |      | ±1      |      | LSB    |  |  |
| No missing codes                      |                                                         |      | Ensured |      |        |  |  |
| Step response settling time           | Full-scale step input                                   |      | 1       |      | Pixel  |  |  |
| Overload recovery time                | Step input from 1.8 V to 0 V                            |      | 2       |      | Pixels |  |  |
| Data latency                          |                                                         |      | 6       |      | Clock  |  |  |
| Signal to poise ratio <sup>(1)</sup>  | Grounded input capacitor, PGA gain = 0 dB               |      | 76      |      | dB     |  |  |
|                                       | Grounded input capacitor, CDS gain = +12 dB             |      | 68      |      | dB     |  |  |
| CCD offset correction range           |                                                         | -200 |         | 200  | mV     |  |  |
| INPUT CLAMP                           |                                                         |      |         |      |        |  |  |
| Clamp on-resistance                   |                                                         |      | 400     |      | Ω      |  |  |
| Clamp level                           |                                                         |      | 1.25    |      | V      |  |  |
| PROGRAMMABLE ANALOG FRONT             | GAIN (CDS)                                              |      |         |      |        |  |  |
| Minimum gain                          | Gain code = 111                                         |      | -3      |      | dB     |  |  |
| Default gain                          | Gain code = 000                                         |      | 0       |      | dB     |  |  |
| Medium gain 1                         | Gain code = 001                                         |      | 6       |      | dB     |  |  |
| Medium gain 2                         | Gain code = 010                                         |      | 12      |      | dB     |  |  |
| Maximum gain                          | Gain code = 011                                         |      | 18      |      | dB     |  |  |
| Gain control error                    |                                                         |      | 0.5     |      | dB     |  |  |
| PROGRAMMABLE DIGITAL GAIN (D          | PGA)                                                    |      |         |      |        |  |  |
| Programmable gain range               |                                                         | -6   |         | 26   | dB     |  |  |
| Gain step                             |                                                         |      | 0.032   |      | dB     |  |  |
| OPTICAL BLACK CLAMP LOOP              |                                                         |      |         |      |        |  |  |
| Control DAC resolution                |                                                         |      | 10      |      | Bits   |  |  |
| Loop time constant                    | OB loop IDAC is x1                                      |      | 40.7    |      | μs     |  |  |
|                                       | Programmable range of clamp level                       | 16   |         | 78   | LSB    |  |  |
| Optical black clamp level             | OBCLP level at code = 01000b                            |      | 32      |      | LSB    |  |  |
|                                       | OB level program step                                   |      | 2       |      | LSB    |  |  |

(1) SNR = 20 log (full-scale voltage/rms noise).

**VSP2560** 

**VSP2562** 

**VSP2566** 

SBES008-AUGUST 2008

Copyright © 2008, Texas Instruments Incorporated

3



## **ELECTRICAL CHARACTERISTICS: VSP2562**

All specifications at  $T_A = +25$ °C, all power-supply voltages = +3.0 V, and conversion rate = 36 MHz, no load, unless otherwise noted.

|                                       | VSP2562PT                                               |      |         |      |        |
|---------------------------------------|---------------------------------------------------------|------|---------|------|--------|
| PARAMETER                             | TEST CONDITIONS                                         | MIN  | TYP     | MAX  | UNIT   |
| RESOLUTION                            |                                                         |      |         |      |        |
| Resolution                            |                                                         |      | 12      |      | Bits   |
| CONVERSION/CLOCK RATE                 |                                                         |      |         |      |        |
| Conversion/clock rate                 |                                                         |      |         | 36   | MHz    |
| ANALOG INPUT (CCDIN)                  |                                                         |      |         |      |        |
| Input signal level for full-scale out | CDS gain = 0 dB, DPGA gain = 0 dB                       |      |         | 1000 | mV     |
| Maximum input range                   | CDS gain = $-3 \text{ dB}$ , DPGA gain = $0 \text{ dB}$ |      |         | 1300 | mV     |
| Input capacitance                     |                                                         |      | 15      |      | pF     |
| Input limit                           |                                                         | -0.3 |         | 3.3  | V      |
| TRANSFER CHARACTERISTICS              |                                                         |      |         |      |        |
| Differential nonlinearity (DNL)       | CDS gain = 0 dB, DPGA gain = 0 dB                       |      | ±0.5    |      | LSB    |
| Integral nonlinearity (INL)           | CDS gain = 0 dB, DPGA gain = 0 dB                       |      | ±2      |      | LSB    |
| No missing codes                      |                                                         |      | Ensured |      |        |
| Step response settling time           | Full-scale step input                                   |      | 1       |      | Pixel  |
| Overload recovery time                | Step input from 1.8 V to 0 V                            |      | 2       |      | Pixels |
| Data latency                          |                                                         |      | 6       |      | Clock  |
| Signal to paigo ratio <sup>(1)</sup>  | Grounded input capacitor, PGA gain = 0 dB               |      | 76      |      | dB     |
| Signal-to-hoise fatto ??              | Grounded input capacitor, CDS gain = +12 dB             |      | 68      |      | dB     |
| CCD offset correction range           |                                                         | -200 |         | 200  | mV     |
| INPUT CLAMP                           |                                                         |      |         |      |        |
| Clamp on-resistance                   |                                                         |      | 400     |      | Ω      |
| Clamp level                           |                                                         |      | 1.25    |      | V      |
| PROGRAMMABLE ANALOG FRONT             | GAIN (CDS)                                              |      |         |      |        |
| Minimum gain                          | Gain code = 111                                         |      | -3      |      | dB     |
| Default gain                          | Gain code = 000                                         |      | 0       |      | dB     |
| Medium gain 1                         | Gain code = 001                                         |      | 6       |      | dB     |
| Medium gain 2                         | Gain code = 010                                         |      | 12      |      | dB     |
| Maximum gain                          | Gain code = 011                                         |      | 18      |      | dB     |
| Gain control error                    |                                                         |      | 0.5     |      | dB     |
| PROGRAMMABLE DIGITAL GAIN (DI         | PGA)                                                    |      |         |      |        |
| Programmable gain range               |                                                         | -6   |         | 26   | dB     |
| Gain step                             |                                                         |      | 0.032   |      | dB     |
| OPTICAL BLACK CLAMP LOOP              |                                                         |      |         |      |        |
| Control DAC resolution                |                                                         |      | 10      |      | Bits   |
| Loop time constant                    | OB loop IDAC is x1                                      |      | 40.7    |      | μs     |
|                                       | Programmable range of clamp level                       | 64   |         | 312  | LSB    |
| Optical black clamp level             | OBCLP level at code = 01000b                            |      | 128     |      | LSB    |
|                                       | OB level program step                                   |      | 8       |      | LSB    |

Voduc Fride Link(s) VSH25 0 VSP2 62 (S)2 6

(1) SNR = 20 log (full-scale voltage/rms noise).

Submit Documentation Feedback

Copyright C 2008 Texas Instruments Incorporated



## **ELECTRICAL CHARACTERISTICS: VSP2566**

All specifications at  $T_A = +25^{\circ}$ C, all power-supply voltages = +3.0 V, and conversion rate = 36 MHz, no load, unless otherwise noted.

|                                       | VSP2566PT                                               |      |         |      |        |  |  |
|---------------------------------------|---------------------------------------------------------|------|---------|------|--------|--|--|
| PARAMETER                             | TEST CONDITIONS                                         | MIN  | TYP     | MAX  | UNIT   |  |  |
| RESOLUTION                            |                                                         |      |         |      |        |  |  |
| Resolution                            |                                                         |      | 16      |      | Bits   |  |  |
| CONVERSION/CLOCK RATE                 |                                                         |      |         |      |        |  |  |
| Conversion/clock rate                 |                                                         |      |         | 36   | MHz    |  |  |
| ANALOG INPUT (CCDIN)                  |                                                         |      |         |      |        |  |  |
| Input signal level for full-scale out | CDS gain = 0 dB, DPGA gain = 0 dB                       |      |         | 1000 | mV     |  |  |
| Maximum input range                   | CDS gain = $-3 \text{ dB}$ , DPGA gain = $0 \text{ dB}$ |      |         | 1300 | mV     |  |  |
| Input capacitance                     |                                                         |      | 15      |      | pF     |  |  |
| Input limit                           |                                                         | -0.3 |         | 3.3  | V      |  |  |
| TRANSFER CHARACTERISTICS              |                                                         |      |         |      |        |  |  |
| Differential nonlinearity (DNL)       | CDS gain = 0 dB, DPGA gain = 0 dB                       |      | ±2      |      | LSB    |  |  |
| Integral nonlinearity (INL)           | CDS gain = 0 dB, DPGA gain = 0 dB                       |      | ±32     |      | LSB    |  |  |
| No missing codes                      |                                                         |      | Ensured |      |        |  |  |
| Step response settling time           | Full-scale step input                                   |      | 1       |      | Pixel  |  |  |
| Overload recovery time                | Step input from 1.8 V to 0 V                            |      | 2       |      | Pixels |  |  |
| Data latency                          |                                                         |      | 6       |      | Clock  |  |  |
| Signal to poise ratio <sup>(1)</sup>  | Grounded input capacitor, PGA gain = 0 dB               |      | 76      |      | dB     |  |  |
|                                       | Grounded input capacitor, CDS gain = +12 dB             |      | 68      |      | dB     |  |  |
| CCD offset correction range           |                                                         | -200 |         | 200  | mV     |  |  |
| INPUT CLAMP                           |                                                         |      |         |      |        |  |  |
| Clamp on-resistance                   |                                                         |      | 400     |      | Ω      |  |  |
| Clamp level                           |                                                         |      | 1.25    |      | V      |  |  |
| PROGRAMMABLE ANALOG FRONT             | GAIN (CDS)                                              |      |         |      |        |  |  |
| Minimum gain                          | Gain code = 111                                         |      | -3      |      | dB     |  |  |
| Default gain                          | Gain code = 000                                         |      | 0       |      | dB     |  |  |
| Medium gain 1                         | Gain code = 001                                         |      | 6       |      | dB     |  |  |
| Medium gain 2                         | Gain code = 010                                         |      | 12      |      | dB     |  |  |
| Maximum gain                          | Gain code = 011                                         |      | 18      |      | dB     |  |  |
| Gain control error                    |                                                         |      | 0.5     |      | dB     |  |  |
| PROGRAMMABLE DIGITAL GAIN (D          | PGA)                                                    |      |         |      |        |  |  |
| Programmable gain range               |                                                         | -6   |         | 26   | dB     |  |  |
| Gain step                             |                                                         |      | 0.032   |      | dB     |  |  |
| OPTICAL BLACK CLAMP LOOP              |                                                         |      |         |      |        |  |  |
| Control DAC resolution                |                                                         |      | 10      |      | Bits   |  |  |
| Loop time constant                    | OB loop IDAC is x1                                      |      | 40.7    |      | μs     |  |  |
|                                       | Programmable range of clamp level                       | 1024 |         | 4992 | LSB    |  |  |
| Optical black clamp level             | OBCLP level at code = 01000b                            |      | 2048    |      | LSB    |  |  |
|                                       | OB level program step                                   |      | 128     |      | LSB    |  |  |

(1) SNR = 20 log (full-scale voltage/rms noise).

**VSP2560** 

**VSP2562** 

**VSP2566** 

SBES008-AUGUST 2008

Copyright © 2008, Texas Instruments Incorporated

5



## ELECTRICAL CHARACTERISTICS: GENERAL

All specifications at  $T_A = +25$ °C, all power supply voltages = +3.0 V, and conversion rate = 36 MHz, no load, unless otherwise noted.

|                                 |                 |                                                | VSP2560PT, VSP2562PT,<br>VSP2566PT |           |                       |      |
|---------------------------------|-----------------|------------------------------------------------|------------------------------------|-----------|-----------------------|------|
| PARAMETER                       |                 | TEST CONDITIONS                                | MIN                                | TYP       | MAX                   | UNIT |
| GENERAL-PURPOSE, 8-BIT DAC      | (CHANNELS       | А, В)                                          |                                    |           |                       |      |
| Minimum output voltage          |                 | Input code = 0000 0000                         |                                    | 0.1       |                       | V    |
| Maximum output voltage          |                 | Input code = 1111 1111                         |                                    | 2.9       |                       | V    |
| Differential nonlinearity (DNL) |                 | At input code = 0Fh to E0h                     |                                    | ±0.25     |                       | LSB  |
| Integral nonlinearity (INL)     |                 | At input code = 0F to E0h                      |                                    | ±1        |                       | LSB  |
| Offset error                    |                 |                                                |                                    | ±100      |                       | mV   |
| Gain error                      |                 |                                                |                                    | ±5        |                       | %    |
| Monotonicity                    |                 |                                                |                                    | Ensured   |                       |      |
| Minimum load resistance         |                 |                                                | 10                                 |           |                       | kΩ   |
| Maximum load capacitance        |                 |                                                |                                    |           | 1000                  | pF   |
| DIGITAL INPUTS                  |                 |                                                |                                    |           |                       |      |
| Logic family                    |                 |                                                |                                    | CMOS      |                       |      |
| la nuturalita na                | V <sub>T+</sub> | Low-to-high threshold voltage                  |                                    | 1.7       |                       | V    |
| input voitage                   | V <sub>T-</sub> | High-to-low threshold voltage                  |                                    | 1.0       |                       | V    |
| la nut nument                   | I <sub>IH</sub> | Logic high, $V_{IN} = +3 V$                    |                                    |           | ±20                   | μΑ   |
| input current                   | IIL             | Logic low, $V_{IN} = 0 V$                      |                                    |           | ±20                   | μΑ   |
| Input capacitance               |                 |                                                |                                    | 5         |                       | pF   |
| Maximum input voltage           |                 |                                                | -3.0                               |           | V <sub>CC</sub> + 0.3 | V    |
| DIGITAL OUTPUTS                 |                 |                                                |                                    |           |                       |      |
| Logic family                    |                 |                                                |                                    | CMOS      |                       |      |
| Logic coding                    |                 |                                                | Straig                             | nt binary |                       |      |
|                                 | V <sub>OH</sub> | Logic high                                     | 2.4                                |           |                       | V    |
| Oulput voltage                  | V <sub>OL</sub> | Logic low                                      |                                    |           | 0.4                   | V    |
|                                 |                 | Output data delay code = 00                    |                                    | 0         |                       | ns   |
| Additional output data dolay    |                 | Output data delay code = 01                    |                                    | 2         |                       | ns   |
| Additional output data delay    |                 | Output data delay code = 10                    |                                    | 4         |                       | ns   |
|                                 |                 | Output data delay code = 11                    |                                    | 6         |                       | ns   |
| POWER SUPPLY                    |                 |                                                | -                                  |           |                       |      |
| Supply voltage                  | VCC             |                                                | 27                                 | 3.0       | 3.6                   | V    |
|                                 | VDD             |                                                | 2.1                                | 5.0       | 5.0                   | v    |
| Power dissipation               |                 | (at 3.0 V, 36 MHz)                             |                                    | 86        |                       | mW   |
| Standby mode power dissipation  |                 | Clocks (SHP/SHD/ADCCK)<br>off mode: (at 3.0 V) |                                    | 6         |                       | mW   |
| TEMPERATURE RANGE               |                 |                                                |                                    |           |                       |      |
| Operation temperature           |                 |                                                | -25                                |           | +85                   | °C   |
| Thermal resistance, QFP         | θ, ΙΑ           |                                                |                                    | 100       |                       | °C/W |

Noduc Filder Lir k(s) VSF 25 0 VSP2 62 (S) 2 6



**TG HIGH-SPEED PULSE** 

#### www.ti.com

## **TIMING CHARACTERISTICS**



## Figure 1. TG High-Speed Pulse Timing

## TIMING CHARACTERISTICS FOR Figure 1

|                      |                                                                          | •    |      |     |        |
|----------------------|--------------------------------------------------------------------------|------|------|-----|--------|
|                      | PARAMETER <sup>(1)(2)</sup>                                              | MIN  | ТҮР  | MAX | UNIT   |
| t <sub>CKP</sub>     | Clock period                                                             | 27.7 |      |     | ns     |
| t <sub>ADC</sub>     | ADCCK high or low level                                                  |      | 13.8 |     | ns     |
| t <sub>WP</sub>      | SHP pulse width                                                          |      | 6.9  |     | ns     |
| t <sub>WD</sub>      | SHD pulse width                                                          |      | 6.9  |     | ns     |
| t <sub>PD</sub>      | SHP trailing edge to SHD leading edge                                    |      | 6.9  |     | ns     |
| t <sub>DP</sub>      | SHD trailing edge to SHP leading edge                                    |      | 6.9  |     | ns     |
| ts                   | Sampling delay                                                           |      | 3    |     | ns     |
| t <sub>INHIBIT</sub> | Inhibited clock period (from rising edge of SHP to rising edge of ADCCK) | -3   |      | 10  | ns     |
| t <sub>OD</sub>      | Output delay <sup>(3)</sup>                                              | 0    |      | 5   | ns     |
| DL                   | Data latency                                                             |      | 6    |     | Clocks |

voduc Fulder Link(s) VSF 25.0 VSP2 62 (S) 2 6

(1)

 $t_{PD}$  +  $t_{WD}$  should be nearly equal to  $t_{DP}$  +  $t_{WP}$ . The  $t_{WP}$  and  $t_{WD}$  specifications assume a driving impedance of less than 30  $\Omega$  at CCDIN. Data output delay by AFE-ctrl(2) register is 0 ns.

(2) (3)

TEXAS INSTRUMENTS

www.ti.com

## SERIAL INTERFACE TIMING



Figure 2. Serial Interface Timing

## TIMING CHARACTERISTICS FOR Figure 2

|                   | PARAMETER <sup>(1)(2)</sup>          | MIN | ТҮР | MAX | UNIT |
|-------------------|--------------------------------------|-----|-----|-----|------|
| t <sub>CKP</sub>  | Clock period                         | 50  |     |     | ns   |
| t <sub>CKH</sub>  | Clock high pulse width               | 25  |     |     | ns   |
| t <sub>CKL</sub>  | Clock low pulse width                | 25  |     |     | ns   |
| t <sub>DS</sub>   | Data setup time                      | 15  |     |     | ns   |
| t <sub>DH</sub>   | Data hold time                       | 15  |     |     | ns   |
| t <sub>XS</sub>   | S <sub>LOAD</sub> to SCLK setup time | 20  |     |     | ns   |
| t <sub>XH</sub>   | SCLK to SLOAD hold time              | 20  |     |     | ns   |
| t <sub>CKHX</sub> | SCLK hold time of final SCLK         | 0   |     |     | ns   |
| t <sub>RL</sub>   | SCLK to R <sub>LOAD</sub> setup time | 20  |     |     | ns   |
| t <sub>WR</sub>   | R <sub>LOAD</sub> pulse width        | 20  |     |     | ns   |

(1)  $t_{PD} + t_{WD}$  should be nearly equal to  $t_{DP} + t_{WP}$ .

Submit Documentation Feedback

(2) The  $t_{WP}$  and  $t_{WD}$  specifications assume a driving impedance of less than 30  $\Omega$  at CCDIN.

The data shift operation should decode at the rising edges of SCLK while  $S_{LOAD}$  is low. Furthermore, the input address and data of the serial data stream are loaded to the parallel latch in the VSP2560/62/66 at the rising edge of  $S_{LOAD}$ .

voduc Folder Lirk(s) VSF25.0 VSP2 62 (S



#### **DEVICE INFORMATION**



## **TERMINAL FUNCTIONS (VSP2560)**

| TERM  | IINAL |                     |                                      |
|-------|-------|---------------------|--------------------------------------|
| NAME  | PIN   | TYPE <sup>(1)</sup> | DESCRIPTION                          |
| NC    | 1     | _                   | No connection                        |
| NC    | 2     | —                   | No connection                        |
| NC    | 3     | _                   | No connection                        |
| NC    | 4     | —                   | No connection                        |
| B0    | 5     | DO                  | Data out bit 0 (LSB)                 |
| B1    | 6     | DO                  | Data out bit 1                       |
| B2    | 7     | DO                  | Data out bit 2                       |
| B3    | 8     | DO                  | Data out bit 3                       |
| B4    | 9     | DO                  | Data out bit 4                       |
| B5    | 10    | DO                  | Data out bit 5                       |
| B6    | 11    | DO                  | Data out bit 6                       |
| B7    | 12    | DO                  | Data out bit 7                       |
| B8    | 13    | DO                  | Data out bit 8                       |
| B9    | 14    | DO                  | Data out bit 9(MSB)                  |
| VDD   | 15    | Р                   | Digital power supply for data output |
| DGND  | 16    | Р                   | Digital ground for data output       |
| ADCCK | 17    | DI                  | Clock for digital output buffer      |
| VCC   | 18    | Р                   | Analog power supply                  |
| CLPDM | 19    | DI                  | CLPDM signal                         |

(1) Designators in TYPE: P = power supply and ground; DI = digital input; DO = digital output; AI = analog input; and AO = analog output.

VSF25 0 VSP2

62

Copyright © 2008, Texas Instruments Incorporated



## **TERMINAL FUNCTIONS (VSP2560) (continued)**

| TERM              | IINAL |                     |                                                   |
|-------------------|-------|---------------------|---------------------------------------------------|
| NAME              | PIN   | TYPE <sup>(1)</sup> | DESCRIPTION                                       |
| CLPOB             | 20    | DI                  | CLPOB signal                                      |
| PBLK              | 21    | DI                  | PBLK signal                                       |
| SHP               | 22    | DI                  | Sampling clock for reference level of CCD signal  |
| SHD               | 23    | DI                  | Sampling clock for data level of CCD signal       |
| AGND              | 24    | Р                   | Analog ground                                     |
| DACOUT A          | 25    | AO                  | General-purpose 8-bit DAC output A                |
| DACOUT B          | 26    | AO                  | General-purpose 8-bit DAC output B                |
| VCC               | 27    | Р                   | Analog power supply                               |
| VCC               | 28    | Р                   | Analog power supply                               |
| AGND              | 29    | Р                   | Analog ground                                     |
| AGND              | 30    | Р                   | Analog ground                                     |
| CCDIN             | 31    | AI                  | CCD signal input                                  |
| CCDGND            | 32    | AI                  | CCD signal input ground                           |
| BYP               | 33    | AO                  | Internal reference bypass to ground (0.1 $\mu$ F) |
| BYPP              | 34    | AO                  | Internal reference bypass to ground (1000 pF)     |
| СОВ               | 35    | AO                  | OB loop feedback capacitor                        |
| NC                | 36    | _                   | No connection                                     |
| СМ                | 37    | AO                  | Internal reference bypass to ground (0.1 $\mu$ F) |
| REFN              | 38    | AO                  | Internal reference bypass to ground (0.1 $\mu$ F) |
| REFP              | 39    | AO                  | Internal reference bypass to ground (0.1 µF)      |
| VCC               | 40    | Р                   | Analog power supply                               |
| AGND              | 41    | Р                   | Analog ground                                     |
| RESET             | 42    | DI                  | System reset                                      |
| S <sub>LOAD</sub> | 43    | DI                  | Serial data latch signal                          |
| SDATA             | 44    | DI                  | Serial data input                                 |
| SCLK              | 45    | DI                  | Serial data clock                                 |
| R <sub>LOAD</sub> | 46    | DI                  | Serial data update control signal                 |
| NC                | 47    | _                   | No connection                                     |
| NC                | 48    | _                   | No connection                                     |

k Nroduc Frider Link(s) VSF 25 0 VSP2 62 (S) 2 16







## **TERMINAL FUNCTIONS (VSP2562)**

| TERM  | IINAL |                     |                                      |  |
|-------|-------|---------------------|--------------------------------------|--|
| NAME  | PIN   | TYPE <sup>(1)</sup> | DESCRIPTION                          |  |
| NC    | 1     | _                   | No connection                        |  |
| NC    | 2     | _                   | No connection                        |  |
| B0    | 3     | DO                  | Data out bit 0 (LSB)                 |  |
| B1    | 4     | DO                  | Data out bit 1                       |  |
| B2    | 5     | DO                  | Data out bit 2                       |  |
| B3    | 6     | DO                  | Data out bit 3                       |  |
| B4    | 7     | DO                  | Data out bit 4                       |  |
| B5    | 8     | DO                  | Data out bit 5                       |  |
| B6    | 9     | DO                  | Data out bit 6                       |  |
| B7    | 10    | DO                  | Data out bit 7                       |  |
| B8    | 11    | DO                  | Data out bit 8                       |  |
| B9    | 12    | DO                  | Data out bit 9                       |  |
| B10   | 13    | DO                  | Data out bit 10                      |  |
| B11   | 14    | DO                  | Data out bit 11 (MSB)                |  |
| VDD   | 15    | Р                   | Digital power supply for data output |  |
| DGND  | 16    | Р                   | Digital ground for data output       |  |
| ADCCK | 17    | DI                  | Clock for digital output buffer      |  |
| VCC   | 18    | Р                   | Analog power supply                  |  |
| CLPDM | 19    | DI                  | CLPDM signal                         |  |
| CLPOB | 20    | DI                  | CLPOB signal                         |  |

(1) Designators in TYPE: P = power supply and ground; DI = digital input; DO = digital output; AI = analog input; and AO = analog output.



## **TERMINAL FUNCTIONS (VSP2562) (continued)**

| TERM              | IINAL |                     |                                                  |  |  |  |
|-------------------|-------|---------------------|--------------------------------------------------|--|--|--|
| NAME              | PIN   | TYPE <sup>(1)</sup> | DESCRIPTION                                      |  |  |  |
| PBLK              | 21    | DI                  | PBLK signal                                      |  |  |  |
| SHP               | 22    | DI                  | Sampling clock for reference level of CCD signal |  |  |  |
| SHD               | 23    | DI                  | Sampling clock for data level of CCD signal      |  |  |  |
| AGND              | 24    | Р                   | Analog ground                                    |  |  |  |
| DACOUT A          | 25    | AO                  | General-purpose 8-bit DAC output A               |  |  |  |
| DACOUT B          | 26    | AO                  | General-purpose 8-bit DAC output B               |  |  |  |
| VCC               | 27    | Р                   | Analog power supply                              |  |  |  |
| VCC               | 28    | Р                   | Analog power supply                              |  |  |  |
| AGND              | 29    | Р                   | Analog ground                                    |  |  |  |
| AGND              | 30    | Р                   | Analog ground                                    |  |  |  |
| CCDIN             | 31    | AI                  | CCD signal input                                 |  |  |  |
| CCDGND            | 32    | AI                  | CCD signal input ground                          |  |  |  |
| BYP               | 33    | AO                  | Internal reference bypass to ground (0.1 µF)     |  |  |  |
| BYPP              | 34    | AO                  | Internal reference bypass to ground by (1000 pF) |  |  |  |
| СОВ               | 35    | AO                  | OB loop feedback capacitor                       |  |  |  |
| NC                | 36    | _                   | Non connection                                   |  |  |  |
| СМ                | 37    | AO                  | Internal reference bypass to ground (0.1 µF)     |  |  |  |
| REFN              | 38    | AO                  | Internal reference bypass to ground (0.1 µF)     |  |  |  |
| REFP              | 39    | AO                  | Internal reference bypass to ground (0.1 µF)     |  |  |  |
| VCC               | 40    | Р                   | Analog power supply                              |  |  |  |
| AGND              | 41    | Р                   | Analog ground                                    |  |  |  |
| RESET             | 42    | DI                  | System reset                                     |  |  |  |
| S <sub>LOAD</sub> | 43    | DI                  | Serial data latch signal                         |  |  |  |
| SDATA             | 44    | DI                  | Serial data input                                |  |  |  |
| SCLK              | 45    | DI                  | Serial data clock                                |  |  |  |
| R <sub>LOAD</sub> | 46    | DI                  | Serial data update control signal                |  |  |  |
| NC                | 47    | _                   | No connection                                    |  |  |  |
| NC                | 48    |                     | No connection                                    |  |  |  |

k Nroduc Frider Link(s) VSF 25 0 VSP2 62 (S) 2 16

Copyright @ 2008 Texas Instruments Incorporated





#### **TERMINAL FUNCTIONS (VSP2566)**

| TERM  | IINAL |                     |                                      |
|-------|-------|---------------------|--------------------------------------|
| NAME  | PIN   | TYPE <sup>(1)</sup> | DESCRIPTION                          |
| B2    | 1     | DO                  | Data out bit 2                       |
| B3    | 2     | DO                  | Data out bit 3                       |
| B4    | 3     | DO                  | Data out bit 4                       |
| B5    | 4     | DO                  | Data out bit 5                       |
| B6    | 5     | DO                  | Data out bit 6                       |
| B7    | 6     | DO                  | Data out bit 7                       |
| B8    | 7     | DO                  | Data out bit 8                       |
| B9    | 8     | DO                  | Data out bit 9                       |
| B10   | 9     | DO                  | Data out bit 10                      |
| B11   | 10    | DO                  | Data out bit 11                      |
| B12   | 11    | DO                  | Data out bit 12                      |
| B13   | 12    | DO                  | Data out bit 13                      |
| B14   | 13    | DO                  | Data out bit 14                      |
| B15   | 14    | DO                  | Data out bit 15(MSB)                 |
| VDD   | 15    | Р                   | Digital power supply for data output |
| DGND  | 16    | Р                   | Digital ground for data output       |
| ADCCK | 17    | DI                  | Clock for digital output buffer      |
| VCC   | 18    | Р                   | Analog power supply                  |
| CLPDM | 19    | DI                  | CLPDM signal                         |
| CLPOB | 20    | DI                  | CLPOB signal                         |

(1) Designators in TYPE: P = power supply and ground; DI = digital input; DO = digital output; AI = analog input; and AO = analog output.

Copyright © 2008, Texas Instruments Incorporated



## **TERMINAL FUNCTIONS (VSP2566) (continued)**

| TERM              | IINAL |                     |                                                   |  |  |  |
|-------------------|-------|---------------------|---------------------------------------------------|--|--|--|
| NAME              | PIN   | TYPE <sup>(1)</sup> | DESCRIPTION                                       |  |  |  |
| PBLK              | 21    | DI                  | PBLK signal                                       |  |  |  |
| SHP               | 22    | DI                  | Sampling clock for reference level of CCD signal  |  |  |  |
| SHD               | 23    | DI                  | Sampling clock for data level of CCD signal       |  |  |  |
| AGND              | 24    | Р                   | Analog ground                                     |  |  |  |
| DACOUT 1          | 25    | AO                  | General-purpose 8-bit DAC (1) output              |  |  |  |
| DACOUT 2          | 26    | AO                  | General-purpose 8-bit DAC (2) output              |  |  |  |
| VCC               | 27    | Р                   | Analog power supply                               |  |  |  |
| VCC               | 28    | Р                   | Analog power supply                               |  |  |  |
| AGND              | 29    | Р                   | Analog ground                                     |  |  |  |
| AGND              | 30    | Р                   | Analog ground                                     |  |  |  |
| CCDIN             | 31    | AI                  | CCD signal input                                  |  |  |  |
| CCDGND            | 32    | AI                  | CCD signal input ground                           |  |  |  |
| BYP               | 33    | AO                  | Internal reference bypass to ground (0.1 µF)      |  |  |  |
| BYPP              | 34    | AO                  | Internal reference bypass to ground by (1000 pF)  |  |  |  |
| СОВ               | 35    | AO                  | OB loop feedback capacitor                        |  |  |  |
| NC                | 36    | —                   | Non connection                                    |  |  |  |
| СМ                | 37    | AO                  | Internal reference bypass to ground (0.1 $\mu$ F) |  |  |  |
| REFN              | 38    | AO                  | Internal reference bypass to ground (0.1 $\mu$ F) |  |  |  |
| REFP              | 39    | AO                  | Internal reference bypass to ground (0.1 $\mu$ F) |  |  |  |
| VCC               | 40    | Р                   | Analog power supply                               |  |  |  |
| AGND              | 41    | Р                   | Analog ground                                     |  |  |  |
| RESET             | 42    | DI                  | System reset                                      |  |  |  |
| S <sub>LOAD</sub> | 43    | DI                  | Serial data latch signal                          |  |  |  |
| SDATA             | 44    | DI                  | Serial data input                                 |  |  |  |
| SCLK              | 45    | DI                  | Serial data clock                                 |  |  |  |
| R <sub>LOAD</sub> | 46    | DI                  | Serial data update control signal                 |  |  |  |
| B0                | 47    | DO                  | Data out bit 0 (LSB)                              |  |  |  |
| B1                | 48    | DO                  | Data out bit 1                                    |  |  |  |

k Nroduc Frider Link(s) VSF 25 0 VSP2 62 (S) 2 16

14

Copyright @ 2008 Texas Instruments Incorporated



## FUNCTIONAL BLOCK DIAGRAM



**PRODUCT PREVIEW** 

Copyright © 2008, Texas Instruments Incorporated

15





## SYSTEM DESCRIPTION

## **OVERVIEW**

The VSP2560/62/66 are a family of complete mixed-signal ICs that contain all of the key features associated with the processing of the charge-coupled device (CCD) imager output signal in a video camera, digital still camera, security camera, or other similar applications. Figure 3 shows a simplified block diagram of the VSP2560/62/66. The VSP2560/62/66 include a correlated double sampler (CDS), a programmable gain amplifier (PGA), an analog-to-digital converter (ADC), an input clamp, an optical black (OB) level clamp loop, a serial interface, timing control, and a reference voltage generator. It is recommend that an off-chip emitter follower be placed between the CCD output and the VSP2560/62/66 CCDIN input. All of the functions and parameters (such as PGA gain control, operation mode, and other settings) can be changed through the serial interface. All parameters are reset to the default value when the RESET pin goes to low asynchronously from the clocks.

The VSP2560/62/66 also provide a two-channel, general-purpose, 8-bit digital-to-analog converter (DAC). This DAC can be applied to various applications, such as CCD bias control, iris control, and so forth.



#### Figure 3. Simplified Block Diagram

voduc Folder Link(s) VSF 25.0 VSP2 62 /S



## **CORRELATED DOUBLE SAMPLER (CDS)**

The output signal of a CCD image sensor is sampled twice during one pixel period: once at the reference interval, and again at the data interval. Subtracting these two samples extracts the pixel video information and removes any noise that is common (or correlated) to both intervals. Thus, it is very important to reduce the reset noise and low-frequency noises that are present on the CCD output signal through the CDS. Figure 4 shows a block diagram of the CDS.



Figure 4. CDS and Input Clamp Block Diagram

#### **INPUT CLAMP**

The buffered CCD output is capacitively coupled to the VSP2560/62/66. The purpose of the input clamp is to restore the dc component of the input signal that was lost with the ac coupling, and establish the desired dc bias point for the CDS. The block diagram of Figure 4 also shows the input clamp. The input level is clamped to the internal reference voltage, REFP (1.5 V), during the dummy pixel interval. More specifically, the clamping function becomes active when both CLPDM and SHP are active.

Immediately after device power-on, the input capacitor clamp voltage is not charged. For fast charge-up of the clamp voltage, the VSP2560/62/66 provide a boost-up circuit.

#### 16-BIT ADC

The VSP2560/62/66 include a high-speed, 16-bit ADC. This ADC uses a fully-differential pipelined architecture with correction. This architecture, incorporating ADC correction, is very advantageous for realizing better linearity for a smaller signal level as a result of the large linearity errors that tend to occur at specific points in the full-scale range; linearity also improves for a signal level below that specific point. The ADC ensures 16-bit resolution across the entire full-scale range.

oduc Folder Link(s) VSF 25-0 VSP2



(2)

## OPTICAL BLACK LEVEL (OB) LOOP AND OB CLAMP LEVEL

The VSP2560/62/66 have a built-in optical black (OB) offset self-calibration circuit (OB loop) that compensates the OB level by using OB pixels output from the CCD image sensor. A block diagram of the OB loop and OB clamp circuit is shown in Figure 5. CCD offset is compensated by converging this calibration circuit while activating the CLPOB pin during a period when the OB pixels are output from the CCD.



Figure 5. OB Loop and OB Level Clamp

At the CDS circuit, the CCD offset is compensated as a difference between the reference level and the OB pixel data level. These compensated signal levels are recognized as actual *OB levels*, and the outputs are clamped to the OB levels set by the serial interface. These OB levels are the base of black for the effective pixel period thereafter. Because DPGA, which is a gain stage, is outside the OB loop, the OB levels are not affected even when the gain is changed.

The converging time of the OB loop is determined based on the capacitor value connected to the COB terminal and output from the current output DAC (IDAC) of the loop. The time constant can be obtained from Equation 1:

$$T = \frac{C}{16384 \times I_{MIN}}$$
(1)

Where:

- C is the capacitor value connected to COB
- $I_{MIN}$  is the minimum current (0.15  $\mu$ A) of the IDAC, which is the current equivalent to 1 LSB of the IDAC output.

When C = 0.1  $\mu$ F, T is 40.7  $\mu$ s. Slew rate (SR) can be obtained from Equation 2:

$$SR = \frac{I_{MAX}}{C}$$

Where:

- C is the capacitor value connected to COB
- $I_{MAX}$  is the maximum current (153  $\mu$ A) of the IDAC, which is the current equivalent to 1023 LSB of the IDAC output.

IDAC output current multiplication is provided by the VSP2560/62/66. This function increases the IDAC output current through the serial interface in multiples of 2, 4, and 8. Increased IDAC current shortens the time constant of the OB loop. In this case, the OB level is drastically changed and must quickly settle the OB loop; this function is effective.

Immediately after power-on, the COB capacitor voltage is not charged. For fast start up, a COB voltage boost-up circuit is provided.

| 18 | Submit Documentation Feedback |      |         |     |    |                  | Copyright | 2009 | Texas Instruments Incorporated |
|----|-------------------------------|------|---------|-----|----|------------------|-----------|------|--------------------------------|
|    |                               | de l | Link(s) | VSF | 25 | 0 VSP2 62 VS 2 6 | <b>n/</b> |      |                                |



The OB clamp level (digital output value) can be externally set through the serial interface by inputting the digital code to the OB clamp level register. The digital codes to be input and the corresponding OB clamp levels are shown in Table 1.

|                  | CLAMP LEVEL      |                  |                  |  |  |  |  |
|------------------|------------------|------------------|------------------|--|--|--|--|
| CODE             | VSP2560 (10-Bit) | VSP2562 (12-Bit) | VSP2566 (16-Bit) |  |  |  |  |
| 00000b           | 16 LSB           | 64 LSB           | 1024 LSB         |  |  |  |  |
| 00001b           | 18 LSB           | 72 LSB           | 1152 LSB         |  |  |  |  |
| —                | —                | _                | —                |  |  |  |  |
| 00110b           | 28 LSB           | 112 LSB          | 1792 LSB         |  |  |  |  |
| 00111b           | 30 LSB           | 120 LSB          | 1920 LSB         |  |  |  |  |
| 01000b (default) | 32 LSB           | 128 LSB          | 2048 LSB         |  |  |  |  |
| 01001b           | 34 LSB           | 136 LSB          | 2176 LSB         |  |  |  |  |
| —                | —                | _                | —                |  |  |  |  |
| 11110b           | 76 LSB           | 304 LSB          | 4864 LSB         |  |  |  |  |
| 11111b           | 78 LSB           | 312 LSB          | 4992 LSB         |  |  |  |  |

#### Table 1. Input Codes and OB Clamp Levels to be Set

## PROGRAMMABLE GAIN

The VSP2560/62/66 have gains that range from –9 dB to 44 dB. The desired gain is set as a combination of CDS gain and the digital programmable gain amplifier (DPGA). The CDS gain can be programmed from 0 dB to 18 dB in 6-dB steps, and has a –3-dB gain for the large input signal (such as over 1 V). Digital gain can be programmed from –6 dB to 26 dB in 0.032-dB steps. Both gain controls are managed through the serial interface. The digital gain changes linearly in proportion to the settling code. Figure 6 shows the relationship of input code to digital gain.



Figure 6. Settling Code versus Digital Gain

The recommended usage of the combination of CDS and digital gain is to adjust the CDS gain first, primarily as an image signal amplification; afterwards, use the digital gain as an adaptive gain control. The wide range of digital gain covers the necessary gain range on most typical applications. If the CDS gain must be changed, however, it is recommended to change it during a period that does not affect picture quality (such as a blanking period).

## PRE-BLANKING AND DATA LATENCY

The VSP2560/62/66 have a pre-blanking function. When PBLK is low, the digital outputs all become '0' at the eighth rising edge of ADCCK after PBLK goes low, to accommodate the clock latency of the VSP2560/62/66. The data latency of this family of devices is six clock cycles. The digital output data are transmitted at the rising edge of ADCCK with a delay of six clock cycles.

k(s) VSF

Lir

VSP2560

VSP2566

SBES008-AUGUST 2008



Copyright © 2008 Texas Instruments Incorporated

www.ti.com

## STANDBY MODE AND POWER TRIM FUNCTION

For the purpose of saving power, the VSP2560/62/66 devices can be put into a standby mode through the serial interface control when the device is not in use. In this mode, all the functional blocks are disabled and the digital outputs are set to '0'. The consumption current drops to approximately 2 mA. Only 10 ms is required to restore the device from standby mode. A general-purpose DAC also enables standby mode independently, which allows the device to enter standby mode and resume normal operation through the serial interface.

The VSP2560/62/66 provide a power trim function. This function trims the power of the CDS, ADC, reference source, and gain boost amplifier of the ADC (GBA). Power consumption can be reduced through this trim function, though it is not recommended at 36-MHz operation because accuracy may degrade. This function is useful for low sampling rate operation.

## TIMINGS

The CDS and ADC are operated by SHP and SHD, and the derivative timing clocks are generated by the on-chip timing generator. The output register and decoder are operated by ADCCK. The digital output data are synchronized with ADCCK. The timing relationship between the CCD signal, SHP, SHD, ADCCK, and the output data is described in the *Timing Characteristics* section. CLPOB is used to activate the black level clamp loop during the OB pixel interval and CLPDM is used to activate the input clamping during the dummy pixel interval. In standby mode ADCCK, SHP, SHD, CLPOB, and CLPDM are internally masked and pulled high.

The data output timing can be delayed by the AFE-Ctrl(2) register. Fundamentally, the data output timing should be adjusted through ADCCK timing, although that is effective when exceeding adjust range is needed.

As explained in the *Input Clamp* and *Optical Black Level (OB) Loop and OB Clamp Level* sections, CLPOB is used for controlling the OB loop that compensates CCD offset automatically, and CLPDM is used for charging the input clamp voltage to the capacitor  $C_{IN}$  that is connected to CCDIN. To obtain proper operation, both CLPOB and CLPDM should be active immediately before the timing begins, as described in the following paragraphs.

The CCD has several dummy and OB pixels. Typically, the dummy pixel is placed at the start of the line and the OB pixel is placed after the effective pixel. The timing recommendation is for CLPDM to activate during the dummy pixel period, and for CLPOB to activate during the OB pixel period. Any active period should include the dummy and OB pixels in the same period.

In some cases, the dummy pixel is defined as only '2' or some other small value. The VSP2560/62/66 may operate with a small defined dummy pixel value, but '2' is too small. For instance, if the discharge of the input clamp from  $C_{IN}$  is large, the VSP2560/62/66 could not recover from it. In this case, CLPDM can share the OB pixel with CLPOB. Although a longer CLPOB period is preferred, approximately 20 pixels are theoretically enough to return stable operation to normal conditions, depending on the situation (such as the noise of OB pixels). CLPDM also requires 10 to 20 pixels. In the event the OB pixel is only approximately 30 pixels, it should be shared as 20 pixels for CLPOB and 10 pixels for CLPDM. In order to get stable OB levels, CLPOB and CLPDM need to be active during different parts of the CCD pixels.

Figure 7 shows a timing diagram for CLPOB and CLPDM. The functionality of SHP, SHD, CLPOB, CLPDM, and R<sub>LOAD</sub> is active at low periods or at the rising edge of the default setting of the serial interface; each active polarity can be selected by register settings.



Figure 7. CLPOB and CLPDM Timing Diagram

voduc Folder Link(s) VSF25-0 VSP2



## VOLTAGE REFERENCE

All reference voltages and bias currents used in these devices are created from internal bandgap circuitry. The VSP2560/62/66 have symmetrical, independent voltage references for each channel.

Both channels of the CDS and the ADC use three primary reference voltages: REFP (1.5 V), REFN (1.0 V), and CM (1.25 V) of an individual reference. REFP and REFN are buffered on-chip. CM is derived as the mid-voltage of the resistor chain internally connecting REFP and REFN. The ADC full-scale range is determined by twice the difference voltage between REFP and REFN. REFP, REFN, and CM should be heavily decoupled with appropriate capacitors.

## HOT PIXEL REJECTION

Sometimes the OB pixel output signal from the CCD includes an unusual level signal that is caused by pixel defection. If this level reaches a full-scale level, it may affect OB level stability. The VSP2560/62/66 has a function that rejects any unusually large pixel level (hot pixels) in the OB pixel. This function may contribute to CCD yield improvement, caused by OB pixel failure.

Rejection levels for hot pixels are programmed through the serial interface. When a hot pixel comes from the CCD, the VSP2560/62/66 omit it and replaces the previous pixel level for OB level calculation.

## **GENERAL-PURPOSE**, 8-BIT DAC (DAC1, DAC2)

The VSP2560/62/66 incorporate two identical 8-bit DACs. These DACs are for user-definable options such as iris control and sub-bias voltage control of the CCD imager. The input data for these DACs are set by the written data through the serial interface (refer to the *Serial Interface* section for more detail). DAC input data that are all '0's correspond to a minimum output voltage of 0.1 V. In a similar manner, all '1's correspond to a maximum output voltage of 2.9 V. For minimizing power consumption, DAC standby is recommend when the application does not use a DAC.

## SERIAL INTERFACE

All functionality and parameters of the VSP2560/62/66 are controlled through the serial interface. The serial interface of the VSP2560/62/66 is composed of three signals: SDATA, SCLK, and S<sub>LOAD</sub>. SDATA data are sequentially stored in the shift register at the rising edge of SCLK, and shift register data are stored in the parallel latch of the rising edge of S<sub>LOAD</sub>. Before a writing operation, S<sub>LOAD</sub> must go low, and remain low during writing (refer to the Serial Interface Timing description of the Timing Characteristics).

The serial interface command is composed of a 10-bit address and 6-bit data. Fundamentally, the writing operation is a two-byte write mode. In this mode, one serial interface command is sent by a combination of address and data. The 10-bits address should be sent primarily as LSB first, and followed 6-bit data also sent as LSB first. The 6-bits command data is stored to respective register by 10-bits of address when rising edge of  $S_{LOAD}$ . The stored serial command data immediately affects the rising edge of  $S_{LOAD}$ .

The VSP2560/62/66 are also supported by a continuous writing mode. When the input serial data are longer than two bytes (16-bits), the following data stream is automatically recognized as the data of the next address. In this mode, 6-bit serial command data are stored in the respective register immediately when the data are fetched. Address and data should be sent as LSB-first as well as in a two-byte writing mode. If the data bits do not fill up six bits at the end of the data stream, any blank data bits are ignored.

Register updates can be controlled by  $R_{LOAD}$ . When D1 of the Clk-Pol-Ctrl register is set to '1', the register data update timing synchronizes the rising edge of  $R_{LOAD}$ . In this operation, serial interface data are stored in the buffer register until the next rising edge of  $R_{LOAD}$ , and are updated simultaneously by that rising edge. If the rising edge of  $R_{LOAD}$  occurs during continuous writing, any updated data are completed during the data streams before the rising edge of  $R_{LOAD}$ . The setting for the serial interface registers is described in the *Serial Interface Register Description* section.

voduc Folder Link(s) VSF25.0 VSP2





Figure 8. Continuous Writing Mode

## SERIAL INTERFACE REGISTER DESCRIPTION

The serial interface command data format is shown in Table 2. Descriptions of each register are provided in the following sections.

|              |           | ADDRESS |    |          |          |         |    |    |    |           | DA        | TA |          |    |    |           |
|--------------|-----------|---------|----|----------|----------|---------|----|----|----|-----------|-----------|----|----------|----|----|-----------|
| REGISTER     | MSB<br>A9 | A8      | A7 | A6       | A5       | A4      | A3 | A2 | A1 | LSB<br>A0 | MSB<br>D5 | D4 | D3       | D2 | D1 | LSB<br>D0 |
| Clk-Pol-Ctrl | 0         | 0       | 0  | 0        | 0        | 0       | 0  | 0  | 0  | 0         | D5        | D4 | D3       | D2 | D1 | 0         |
| AFE-Ctrl(1)  | 0         | 0       | 0  | 0        | 0        | 0       | 0  | 0  | 0  | 1         | 0         | D4 | D3       | D2 | D1 | D0        |
| AFE-Ctrl(2)  | 0         | 0       | 0  | 0        | 0        | 0       | 0  | 0  | 1  | 0         | D5        | 0  | 0        | D2 | D1 | D0        |
| S-Delay      | 0         | 0       | 0  | 0        | 0        | 0       | 0  | 0  | 1  | 1         | 0         | 0  | 0        | D2 | D1 | D0        |
| Clamp        | 0         | 0       | 0  | 0        | 0        | 0       | 0  | 1  | 0  | 0         | D5        | D4 | D3       | D2 | D1 | D0        |
| Hot-Pixel    | 0         | 0       | 0  | 0        | 0        | 0       | 0  | 1  | 0  | 1         | D5        | D4 | D3       | D2 | D1 | D0        |
| D-PGA_L      | 0         | 0       | 0  | 0        | 0        | 0       | 0  | 1  | 1  | 0         | D5        | D4 | D3       | D2 | D1 | D0        |
| D-PGA_U      | 0         | 0       | 0  | 0        | 0        | 0       | 0  | 1  | 1  | 1         | 0         | D4 | D3       | D2 | D1 | D0        |
| A-PGA        | 0         | 0       | 0  | 0        | 0        | 0       | 1  | 0  | 0  | 0         | 0         | 0  | D3       | D2 | D1 | D0        |
| Power        | 0         | 0       | 0  | 0        | 0        | 0       | 1  | 0  | 0  | 1         | D5        | D4 | D3       | D2 | D1 | D0        |
| DAC A_L      | 0         | 0       | 0  | 0        | 0        | 0       | 1  | 0  | 1  | 0         | D5        | D4 | D3       | D2 | D1 | D0        |
| DAC A_U      | 0         | 0       | 0  | 0        | 0        | 0       | 1  | 0  | 1  | 1         | 0         | 0  | 0        | D2 | D1 | D0        |
| DAC B_L      | 0         | 0       | 0  | 0        | 0        | 0       | 1  | 1  | 0  | 0         | D5        | D4 | D3       | D2 | D1 | D0        |
| DAC B_U      | 0         | 0       | 0  | 0        | 0        | 0       | 1  | 1  | 0  | 1         | 0         | 0  | 0        | D2 | D1 | D0        |
| Reserved     |           |         |    | This add | dress is | reserve | b  |    |    |           |           | D  | o not us | se |    |           |

roduc Folde Link(s) VSF25.0 VSP2 62

| Table L. Cental Internace Data I Crinat |
|-----------------------------------------|
|-----------------------------------------|



## Clk-Pol-Ctrl Register Description (Address = 000h)

The Clk-Pol-Ctrl register selects the active polarity of CLPDM, CLPOB, and SHP/SHD, as shown in Table 3.

## Table 3. Active Polarity Selection

| DATA BIT | NAME                       | DESCR                                             | DEFAULT                                        |   |
|----------|----------------------------|---------------------------------------------------|------------------------------------------------|---|
| D1       | Register update control    | 0 = Real-time update                              | 1 = Update by R <sub>LOAD</sub>                | 0 |
| D2       | R <sub>LOAD</sub> polarity | 0 = Update at rising edge of<br>R <sub>LOAD</sub> | 1 = Update at falling edge of $R_{LOAD}^{(1)}$ | 0 |
| D3       | CLPDM polarity             | 0 = Active low                                    | 1 = Active high                                | 0 |
| D4       | CLPOB polarity             | 0 = Active low                                    | 1 = Active high                                | 0 |
| D5       | SHP/SHD polarity           | 0 = Active low                                    | 1 = Active high                                | 0 |

(1) When data bit D2 is set as '1', the register update timing is controlled by R<sub>LOAD</sub> regardless if D1 is set as '0' or '1'.

## AFE-Ctrl(1) Register Description (Address = 001h)

The AFE-Ctrl(1) register controls the standby settings, as shown in Table 4.

#### **Table 4. Standby Setting**

| DATA BIT | NAME         | DESCR                | IPTION      | DEFAULT |
|----------|--------------|----------------------|-------------|---------|
| D0       | Standby      | 0 = Normal operation | 1 = Standby | 0       |
| D1       | DAC1 standby | 0 = Operating        | 1 = Standby | 1       |
| D2       | DAC2 standby | 0 = Operating        | 1 = Standby | 1       |
| D3       | Test enable  | 0 = Disabled         | 1 = Enabled | 0       |

## AFE-Ctrl(2) Register Description (Address = 002h)

The AFE-Ctrl(2) register controls the data output setting, as shown in Table 5.

#### Table 5. Data Output Setting

| DATA BIT | NAME              | DESCR                       | IPTION                       | DEFAULT |
|----------|-------------------|-----------------------------|------------------------------|---------|
| D[1:0]   | Data output delay | 00 =<br>01=<br>10 =<br>11 = | 0 ns<br>2 ns<br>4 ns<br>6 ns | 00      |
| D4       | Output enabled    | 0 = Enabled                 | 1 = Hi-Z                     | 0       |

#### S-Delay Register Description (Address = 003h)

The S-delay register controls the SHD sampling start time from the rising edge of SHP. SHD sampling is shown in Table 6.

#### Table 6. SHD Sampling

| DATA BIT | NAME                   | DESCRIPTION                                                 | DEFAULT |
|----------|------------------------|-------------------------------------------------------------|---------|
| D[1:0]   | Sampling delay for SHD | 00 = 0 ns<br>01= 2 ns<br>10 = Do not use<br>11 = Do not use | 00      |

roduc Folder Link(s) VSF25-0 VSP2 62 /S



## Clamp Register Description (Address = 004h)

The clamp levels for the VSP2560/62/66 are shown in Table 7.

|    |    |    |    | Table | 7. Clamp Levels          |                          |                          |
|----|----|----|----|-------|--------------------------|--------------------------|--------------------------|
| D4 | D3 | D2 | D1 | D0    | CLAMP LEVEL<br>(VSP2560) | CLAMP LEVEL<br>(VSP2562) | CLAMP LEVEL<br>(VSP2566) |
| 0  | 0  | 0  | 0  | 0     | 16 (LSB)                 | 64 (LSB)                 | 1024 (LSB)               |
| 0  | 0  | 0  | 0  | 1     | 18 (LSB)                 | 72 (LSB)                 | 1152 (LSB)               |
|    |    | _  |    |       | —                        | —                        | —                        |
| 0  | 0  | 1  | 1  | 1     | 30 (LSB)                 | 120 (LSB)                | 1920 (LSB)               |
| 0  | 1  | 0  | 0  | 0     | 32 (LSB) (default)       | 128 (LSB) (default)      | 2048 (LSB) (default)     |
| 0  | 1  | 0  | 0  | 1     | 34 (LSB)                 | 136 (LSB)                | 2176 (LSB)               |
|    |    | _  |    |       | —                        | —                        | —                        |
| 1  | 1  | 1  | 1  | 0     | 76 (LSB)                 | 304 (LSB)                | 4864 (LSB)               |
| 1  | 1  | 1  | 1  | 1     | 78 (LSB)                 | 312 (LSB)                | 4992 (LSB)               |

# Table 7 Clamp Levels

#### Hot-Pixel Register Description (Address = 005h)

The hot-pixel register defines the threshold level for input signals from the saturated pixel (as shown in Table 8), which is mainly caused by a defective pixel during the OB term.

#### **Table 8. Saturated Pixel Threshold Level**

| DATA BIT | NAME                        | DESCR                                                                                                                                                                                                                                                                                                                                | DEFAULT     |       |
|----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|
| D[4:0]   | Hot pixel rejection level   | The hot pixel rejection level is given as:<br>For the VSP2560 (10-bit), R <sub>L</sub> (LSB) = 16 x (d[4:0] + 1)<br>For the VSP2562 (12-bit), R <sub>L</sub> (LSB) = 64 x (d[4:0] + 1)<br>For the VSP2566 (16-bit), R <sub>L</sub> (LSB) = 1024 x (d[4:0] + 1)<br>Where R <sub>L</sub> is the difference in level from the OB level. |             | 11111 |
| D5       | Hot pixel rejection disable | 0 = Disabled                                                                                                                                                                                                                                                                                                                         | 1 = Enabled | 1     |

## D-PGA Register Description (Address = 006h and 007h)

The D-PGA register defines the digital PGA gain, as shown in Table 9.

## Table 9. DPGA Gain

| D-PGA_U | D-PGA_L | ANALOG GAIN                                                                                                                                                                                                                                             | DEFAULT                      |
|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| D[3:0]  | D[5:0]  | Digital PGA gain is given as:<br>Gain (dB) = (D-PGA $\times 0.03125$ ) – 6<br>Where D-PGA is the decimal value of 10-bit data that are combined<br>D-PGA = 0 (decimal) = –6 dB<br>D-PGA = 192 (decimal) = 0 (default)<br>D-PGA = 1023 (decimal) = 26 dB | D-PGA = 00 1100 0000b = 0 dB |

roduc Folder Link(s) VSF25-0 VSP2 62 (S)2



## A-PGA Register Description (Address = 008h)

The A-PGA register describes the CDS gain control, as shown in Table 10.

#### Table 10. CDS Gain Control

| D2 | D1 | D0 | ANALOG GAIN (dB) |
|----|----|----|------------------|
| 0  | 0  | 0  | 0 (default)      |
| 0  | 0  | 1  | 6                |
| 0  | 1  | 0  | 12               |
| 0  | 1  | 1  | 18               |
| 1  | 1  | 1  | -3               |

#### Power Register Description (Address = 009h)

The power register describes the power control settings, as shown in Table 11.

| DATA BIT | NAME                        | DESC                                                                              | DEFAULT                               |     |
|----------|-----------------------------|-----------------------------------------------------------------------------------|---------------------------------------|-----|
| D[1:0]   | OB loop IDAC output current | 00 = x1, 01 = x2, 10 = x4, 11 = x8<br>DAC power control for OB loop time constant |                                       | 00  |
| D2       | CDS power trim              | 0 = Normal CDS power                                                              | Iormal CDS power 1 = Reduce CDS power |     |
| D2       | CDS power trim              | CDS power cont                                                                    | 0                                     |     |
| D3       |                             | 0 = Normal ADC power                                                              | 1 = Reduce ADC power                  | 0   |
|          | ADC power trim              | ADC pov                                                                           | 0                                     |     |
| D4       | Def newer trim              | 0 = Normal Ref power                                                              | 1 = Reduce Ref power                  | 0   |
| D4       | Rei power trim              | REF bias p                                                                        | - 0                                   |     |
| D5       |                             | 0 = Normal GBA power 1 = Reduce GBA power                                         |                                       | - 0 |
|          | GDA power trim              | CDS gain p                                                                        |                                       |     |

#### Table 11. Power Controls

## DAC A Register Description (Address = 00Ah and 00Bh)

The DAC B register describes the codes for DAC1, as shown in Table 12.

#### Table 12. DAC1

| DAC1_U | DAC1_L | ANALOG GAIN                                                             | DEFAULT   |
|--------|--------|-------------------------------------------------------------------------|-----------|
| D[1:0] | D[5:0] | General-purpose, 8-bit DAC1 input code.<br>DAC1_U is the MSB side code. | 00 000000 |

#### DAC B Register Description (Address = 00Ch and 00Dh)

The DAC B register describes the codes for DAC2, as shown in Table 13.

#### Table 13. DAC2

| DAC2_U | DAC2_L | ANALOG GAIN                                                         | DEFAULT   |
|--------|--------|---------------------------------------------------------------------|-----------|
| D[1:0] | D[5:0] | General-purpose, 8-bit DAC2 input code.<br>DAC1_U is MSB side code. | 00 000000 |

oduc Fyder Link(s) VSF25\_0 VSP2\_62

**VSP2560** 

VSP2566

SBES008-AUGUST 2008

Copyright © 2008, Texas Instruments Incorporated



## POWER SUPPLY, GROUNDING, AND DEVICE COUPLING RECOMMENDATIONS

The VSP2560/62/66 incorporate a high-precision, high-speed ADC and analog circuitry that are vulnerable to any extraneous noise from the rails or elsewhere. For this reason, the VSP2560/62/66 should be treated as an analog component. Furthermore, though these devices have several supply pins, all supply pins except for VDD should be powered by only the analog supply of the system. This design ensures the most consistent results because digital power lines often carry high levels of wideband noise that would otherwise be coupled into the device and degrade the achievable performance.

Proper grounding, short lead length, and the use of ground planes are also very important for high-frequency designs. Multilayer printed circuit boards (PCBs) are recommended to deliver the best performance because they offer distinct advantages such as minimizing ground impedance, separation of signal layers by ground layers, etc. It is highly recommended that the analog and digital ground pins of the VSP2560/62/66 be joined together at the IC and be connected only to the analog ground of the system. The driver stage of the digital outputs (B15, B11, and B[9:0]) is supplied through a dedicated supply pin (VDD) and should be separated from the other supply pins completely, or at least with a ferrite bead. It is also recommended to keep the capacitive loading on the output data lines as low as possible (typically less than 15 pF). Larger capacitive loads demand higher charging current as a result of surges that can feed back into the analog portion of the VSP2560/62/66 and affect performance.

If possible, external buffers or latches should be used. This configuration provides the added benefit of isolating the VSP2560/62/66 from any digital noise activities on the data lines. In addition, resistors in series with each data line may help in minimizing the surge current.

Because of the high operation speed, the converter also generates high-frequency current transients and noises that are fed back into the supply and reference lines. This condition requires the supply and reference pins to be sufficiently bypassed. In most cases, a 0.1- $\mu$ F ceramic-chip capacitor is adequate to decouple the reference pins. Supply pins should be decoupled to the ground plane with a parallel combination of tantalum (1  $\mu$ F to 22  $\mu$ F) and ceramic (0.1  $\mu$ F) capacitors. The effectiveness of the decoupling largely depends on the proximity to the individual pin. VDD should be decoupled to the proximity of DGND. Special attention must be paid to the bypassing of COB and BYPP because these capacitor values determine important analog performance of the device. Although the recommended value for COB is 0.1  $\mu$ F and BYPP is 1000 pF, it is better to adjust the capacitor for BYPP in the case.

roduc Folder Link(s) VSF25-0 VSP2 62

Copyright © 2008 Texas Instruments Incorporated

## **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| VSP2560PT        | ACTIVE                | LQFP            | PT                 | 48   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| VSP2560PTG4      | ACTIVE                | LQFP            | PT                 | 48   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| VSP2560PTR       | ACTIVE                | LQFP            | PT                 | 48   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| VSP2560PTRG4     | ACTIVE                | LQFP            | PT                 | 48   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| VSP2562PT        | ACTIVE                | LQFP            | PT                 | 48   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| VSP2562PTG4      | ACTIVE                | LQFP            | PT                 | 48   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| VSP2566PT        | ACTIVE                | LQFP            | PT                 | 48   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| VSP2566PTG4      | ACTIVE                | LQFP            | PT                 | 48   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| VSP2566PTR       | ACTIVE                | LQFP            | PT                 | 48   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| VSP2566PTRG4     | ACTIVE                | LQFP            | PT                 | 48   | 1000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# www.BDTIC.com/TI

## **MECHANICAL DATA**

MTQF003A - OCTOBER 1994 - REVISED DECEMBER 1996

## PT (S-PQFP-G48)

#### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
  - C. Falls within JEDEC MS-026
  - D. This may also be a thermally enhanced plastic package with leads conected to the die pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
| -                           |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated

# www.BDTIC.com/TI