

## **Applications**

- Wireless Infrastructure
- CATV / SATV / MoCA
- Point to Point
- Defense & Aerospace
- Test & Measurement Equipment
- General Purpose Wireless



SOT-363 Package

### **Product Features**

- DC-6000 MHz
- Flat, broadband frequency response
- 20.3 dB Gain @ 1.9 GHz
- 3.9 dB Noise Figure @ 1.9 GHz
- +28.5 dBm Output IP3 @ 1.9 GHz
- +15.5 dBm P1dB @ 1.9 GHz
- 50 Ohm Cascadable Gain Block
- Single Supply, 45 mA Current
- SOT-363 Package

## Functional Block Diagram



### **General Description**

The TQP369184 is a general-purpose buffer amplifier that offers high dynamic range in a low-cost surface-mount package. At 1.9 GHz, the amplifier typically provides 20.3 dB gain, +28.5 dBm OIP3, and 3.9 dB Noise Figure while drawing 45 mA current. The device combines dependable performance with consistent quality to maintain MTTF values exceeding 100 years at mounting temperatures of +85°C. The device is housed in a lead-free/green/RoHS-compliant industry-standard SOT-363 package.

The TQP369181 consists of a Darlington-pair amplifier using the high reliability InGaP/GaAs HBT process technology. Only DC-blocking capacitors, a bias resistor, and an inductive RF choke are required for operation.

This broadband MMIC amplifier can be directly applied to various current and next generation wireless technologies such as CDMA, W-CDMA, and LTE. In addition, the TQP369184 will work for other applications within the DC to 6 GHz frequency range.

## **Pin Configuration**

| Pin #      | Symbol |
|------------|--------|
| 3          | RF IN  |
| 6          | RF OUT |
| 1, 2, 4, 5 | GND    |

## Ordering Information

| Part No.      | Description                |
|---------------|----------------------------|
| TQP369184     | InGaP/GaAs HBT Gain Block  |
| TQP369184-PCB | 0.5-4 GHz Evaluation Board |

Standard T/R size = 3000 pieces on a 7" reel

© 2011 TriQuint Semiconductor, Inc.

Data Sheet: Rev C 12/09/11

Disclaimer: Subject to change without notice

Connecting the Digital World to the Global Network®

- 1 of 8 -



## **Specifications**

## **Absolute Maximum Ratings**

| Parameter                           | Rating        |
|-------------------------------------|---------------|
| Storage Temperature                 | -55 to 150 °C |
| RF Input Power,CW,50 Ω,T=25°C       | +24 dBm       |
| Device Voltage, V <sub>device</sub> | 4.5 V         |

Operation of this device outside the parameter ranges given above may cause permanent damage.

## **Recommended Operating Conditions**

| Parameter                           | Min | Тур | Max  | Units |
|-------------------------------------|-----|-----|------|-------|
| Tcase                               | -40 |     | +85  | °C    |
| Tj (for>10 <sup>6</sup> hours MTTF) |     |     | +160 | °C    |

Electrical specifications are measured at specified test conditions. Specifications are not guaranteed over all recommended operating conditions.

## **Electrical Specifications**

Test conditions unless otherwise noted:  $I_{CC} = 45$  mA,  $T_{CASE} = +25$ °C,  $50 \Omega$  system.

| Parameter                                      | Conditions  | Min   | Typical | Max  | Units |
|------------------------------------------------|-------------|-------|---------|------|-------|
| Operational Frequency Range                    |             | DC    |         | 6000 | MHz   |
| Test Frequency                                 |             |       | 1900    |      | MHz   |
| Gain                                           |             | 18.8  | 20.3    | 21.8 | dB    |
| Input Return Loss                              |             |       | -15     |      | dB    |
| Output Return Loss                             |             |       | -24     |      | dB    |
| Output P1dB                                    |             |       | +15.5   |      | dBm   |
| Output IP3                                     | See Note 1. | +25.5 | +28.5   |      | dBm   |
| Noise Figure                                   |             |       | 3.9     |      | dB    |
| Device Voltage, V <sub>device</sub>            |             |       | 3.9     | 4.5  | V     |
| Device Current, I <sub>device</sub>            |             |       | 45      |      | mA    |
| Thermal Resistance (jnc to case) $\theta_{jc}$ |             |       |         | 226  | °C/W  |

#### Notes

1. OIP3 is measured with two tones at an output power of 0 dBm / tone separated by 1 MHz. The suppression on the largest IM3 product is used to calculate the OIP3 using 2:1 rule. 2:1 rule gives relative value with respect to fundamental tone.

© 2011 TriQuint Semiconductor, Inc.

Data Sheet: Rev C 12/09/11

Disclaimer: Subject to change without notice

Connecting the Digital World to the Global Network®

-2 of 8 -



## **Device Characterization Data**

### **S-Parameter Data**

 $V_{device} = 3.9 \text{ V (typ.)}, I_{cc} = 45 \text{ mA (typ.)}, T_{case} = +25 ^{\circ}\text{C}$ 

| Freq (MHz) | S11 (dB) | S11 (ang) | S21 (dB) | S21 (ang) | S12 (dB) | S12 (ang) | S22 (dB) | S22 (ang) |
|------------|----------|-----------|----------|-----------|----------|-----------|----------|-----------|
| 10         | -32.5    | -177.9    | 22.6     | 179.6     | -24.1    | 0.9       | -35.7    | 85.5      |
| 20         | -31.3    | 178.1     | 22.6     | 179.2     | -24.0    | 0.4       | -41.7    | 59.7      |
| 50         | -30.7    | 168.6     | 22.6     | 178.0     | -24.2    | 0.0       | -58.8    | 111.5     |
| 100        | -29.9    | 152.6     | 22.6     | 176.2     | -24.1    | -0.4      | -54.6    | -176.0    |
| 200        | -27.9    | 131.8     | 22.5     | 172.5     | -24.2    | 0.7       | -60.3    | 133.2     |
| 500        | -23.9    | 102.6     | 22.3     | 162.2     | -24.2    | 1.7       | -41.7    | 104.5     |
| 900        | -20.3    | 77.3      | 21.9     | 149.2     | -24.2    | 2.6       | -45.1    | 135.2     |
| 1000       | -19.9    | 73.3      | 21.8     | 145.9     | -24.1    | 3.4       | -52.6    | 109.9     |
| 1500       | -17.2    | 47.4      | 21.1     | 131.1     | -24.2    | 4.1       | -39.7    | -28.7     |
| 1900       | -15.7    | 26.3      | 20.5     | 120.0     | -24.2    | 5.1       | -26.2    | -35.1     |
| 2000       | -15.1    | 21.0      | 20.3     | 117.4     | -24.2    | 5.5       | -24.6    | -39.5     |
| 2500       | -12.4    | -5.3      | 19.4     | 105.2     | -24.4    | 6.5       | -18.2    | -46.9     |
| 3000       | -10.0    | -17.9     | 18.5     | 94.3      | -24.7    | 7.3       | -14.6    | -43.4     |
| 3500       | -9.0     | -24.3     | 17.6     | 85.2      | -24.9    | 8.7       | -12.9    | -40.9     |
| 4000       | -8.5     | -27.4     | 16.9     | 77.1      | -24.9    | 12.1      | -12.9    | -36.9     |
| 4500       | -9.1     | -27.6     | 16.5     | 69.6      | -25.0    | 14.4      | -14.7    | -31.4     |
| 5000       | -10.8    | -26.9     | 16.2     | 61.0      | -24.9    | 17.4      | -20.0    | -16.1     |
| 5500       | -14.5    | -28.1     | 16.1     | 51.2      | -24.8    | 20.0      | -25.7    | 73.4      |
| 6000       | -22.4    | -51.2     | 15.9     | 39.3      | -24.9    | 20.7      | -17.1    | 126.2     |

#### Notes:

- 1. Measured on TQP369184-PCB using external off-board, wide-band bias tee and DC blocks (50 Ohm system).
- 2. SOLT Ecal at network analyzer test cable ends.
- 3. Input and output reference planes extended to the device leads.

-3 of 8 -



## **Application Circuit Configuration**





#### Notes:

- 1. See PC Board Layout, under Application Information section, for more information.
- 2. All components are of 0603 size unless otherwise stated.

### Bill of Material: TQP369184-PCB

| Reference Des. | Value    | Description                    | Manufacturer | Part Number |
|----------------|----------|--------------------------------|--------------|-------------|
| Q1             | n/a      | Gain Block                     | TriQuint     | TQP369184   |
| C1             | 0.018 uF | Cap, Chip, 0603, 16V, X7R, 10% | various      |             |
| C2, C3         | 56 pF    | Cap, Chip, 0603, 50V, NPO, 5%  | various      |             |
| L1             | 39 nH    | Inductor, 0603, 5%, ceramic    | Toko         |             |
| R1             | 24 Ω     | Res, Chip, 0805, 1/10W, 5%     | various      |             |

## **Component Values for Specific Frequencies**

Use the component values in this table for optimal operation at specific frequencies.

| Reference  |         | Frequency (MHz) |        |       |       |       |       |
|------------|---------|-----------------|--------|-------|-------|-------|-------|
| Designator | 50      | 500             | 900    | 1900  | 2200  | 2500  | 3500  |
| L1         | 820 nH  | 220 nH          | 68 nH  | 27 nH | 22 nH | 18 nH | 15 nH |
| C2, C3     | .018 uF | 1000 pF         | 100 pF | 68 pF | 68 pF | 56 pF | 39 pF |

## **Bias Resistor Values for Various Supply Voltages**

Select R1 to satisfy 45 mA operating current at the available supply voltage.

|          | V <sub>supply</sub> (Volts) |      |      |      |       |       |       |  |
|----------|-----------------------------|------|------|------|-------|-------|-------|--|
|          | 5                           | 6    | 7    | 8    | 9     | 10    | 12    |  |
| R1 Value | 24 Ω                        | 47 Ω | 68 Ω | 91 Ω | 110 Ω | 130 Ω | 180 Ω |  |
| Size     | 0805                        | 1206 | 1210 | 1210 | 1210  | 2010  | 2010  |  |

© 2011 TriQuint Semiconductor, Inc.

Data Sheet: Rev C 12/09/11

Disclaimer: Subject to change without notice

Connecting the Digital World to the Global Network®

-4 of 8 -



# **Typical Performance**

Test conditions unless otherwise noted:  $V_{supply} = 5 \text{ V}$ ,  $R_{bias} = 24 \Omega$ ,  $I_{device} = 45 \text{ mA}$ ,  $T_{case} = +25^{\circ} \text{C}$ 

| Frequency          | MHz | 500   | 900   | 1900  | 2100  | 2600  |
|--------------------|-----|-------|-------|-------|-------|-------|
| Gain               | dB  | 22.2  | 22.0  | 20.3  | 20.0  | 19.0  |
| Input Return Loss  | dB  | -20   | -32   | -15   | -13   | -10   |
| Output Return Loss | dB  | -15   | -21   | -24   | -18   | -14   |
| Output P1dB        | dBm | +16.4 | +16.2 | +15.5 | +15.5 | +14.8 |
| OIP3 [1]           | dBm | +30.0 | +29.8 | +28.5 | +28.4 | +27.4 |
| Noise Figure       | dB  | 3.8   | 3.8   | 3.9   | 3.9   | 4.0   |

#### Notes:

- 1. OIP3 measured with two tones at an output power of 0 dBm / tone separated by 1 MHz. The suppression on the largest IM3 product is used to calculate the OIP3 using 2:1 rule.
- 2. Measured on TQP369184-PCB.

### **Performance Plots**

Test conditions unless otherwise noted:  $V_{supply} = 5 \text{ V}$ ,  $R_{bias} = 24 \Omega$ ,  $I_{cc} = 45 \text{ mA}$ , TQP369184-PCB











-5 of 8 -



# **Pin Description**



| Pin        | Symbol | Description                                                                                                                                 |
|------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 3          | RF IN  | RF input, matched to 50 ohms. External DC Block is required.                                                                                |
| 6          | RF OUT | RF output / DC supply, matched to 50 ohms. External DC Block, bias choke, and dropping resistor is required.                                |
| 1, 2, 4, 5 | GND    | Multiple vias should be employed to minimize inductance and thermal resistance; see PCB mounting pattern in Mechanical Information section. |

## **Applications Information**

### **PC Board Layout**

Top RF layer is .014" NELCO N4000-13,  $\epsilon_r = 3.7$  typ., 4 total layers (0.062" thick) for mechanical rigidity. Metal layers are 1-oz copper. 50 ohm Microstrip line details: width = .029", spacing = .035"

The pad pattern shown has been developed and tested for optimized assembly at TriQuint Semiconductor. The PCB land pattern has been developed to accommodate lead and package tolerances. Since surface mount processes vary from company to company, careful process development is recommended.

For further technical information, Refer to www.TriQuint.com



Data Sheet: Rev C 12/09/11 © 2011 TriQuint Semiconductor, Inc. Disclaimer: Subject to change without notice

Connecting the Digital World to the Global Network®

-6 of 8 -



# **Mechanical Information**

## **Package Information and Dimensions**

The component is marked on the top surface of the package with a "184" designator and on the bottom surface with an alphanumeric lot code.



|                              |                   |                        | _                          |
|------------------------------|-------------------|------------------------|----------------------------|
| SYMBOL                       | MIN               | MAX                    | <b>▶</b> ■                 |
| Α                            | -                 | 1,10<br>(.043)         | - <u>  </u>                |
| A1                           | 0                 | .10<br>(.004)          |                            |
| A2                           | .70<br>(.028)     | 1.00<br>(.039)         | [6, 5, 4]                  |
| D                            | 2.00<br>(.079)    | BASIC                  |                            |
| E                            | 2.10<br>(.083)    | BASIC                  |                            |
| E1                           | 1.25<br>(.039)    | BASIC                  | Ē/2                        |
| L                            | .21<br>(.008)     | .41<br>(.016)          | E1/2                       |
| L1                           | .42<br>(.017)     | REF                    |                            |
| L2                           | .15<br>(.006)     | BASIC                  |                            |
| θ                            | 0'8               | 8'8                    |                            |
| <del>0</del> 1               | 4'8<br>,15        | 12'8                   |                            |
| b                            | (.006)            | (.012)                 |                            |
| с                            | .08<br>(.003)     | .22<br>(.009)<br>BASIC | PIN 1 ID — 1 2 1 3         |
|                              | (.026)<br>1,30    | BASIC                  | <u> </u>                   |
| e1                           | (.051)            | BASIC                  | (6x) b                     |
| NOTES:                       |                   |                        |                            |
| TO JEDEC N                   | WO-203, ISSUE B.  |                        | .5M-1194. PACKAGE CONFORMS |
| <ol><li>DIMENSIONS</li></ol> | S ARE IN MILLIMET | ERS (INCHES).          | TOP VIEW                   |
|                              |                   | . <del>حا</del> احـ    | 3X 01                      |
|                              |                   |                        |                            |
|                              |                   | 1                      |                            |
|                              | 4                 | $\rightarrow$          | A2                         |
| 1 (                          |                   | $\overline{}$          |                            |
| <u> </u>                     |                   |                        |                            |
| †                            | <i>.</i>          |                        | A1 SIDE VIEW               |
|                              |                   |                        | · <del>*</del>             |
|                              |                   | <del>  -</del> (L1     | ) <del>-1</del>            |

## **PCB Mounting Pattern**

#### Notes:

- All dimensions are in millimeters (inches).
   Angles are in degrees
- 2. Ground / thermal vias are critical for the proper performance of this device. Vias should use a .35mm (#80 / .0135") diameter drill and have a final plated thru diameter of .25 mm (.010").
- 3. Use 1 oz. Copper minimum. Add as much copper as possible to inner and outer layers near the part to ensure optimal thermal performance.
- 4. RF trace width depends upon the PC board material and construction.



© 2011 TriQuint Semiconductor, Inc.

Data Sheet: Rev C 12/09/11

Disclaimer: Subject to change without notice

Connecting the Digital World to the Global Network®

-7 of 8 -



## **Product Compliance Information**

### **ESD Information**



## Caution! ESD-Sensitive Device

ESD Rating: Class 1C

Value: Passes ≥ 1000 V to < 2000 V Test: Human Body Model (HBM) Standard: JEDEC Standard JESD22-A114

ESD Rating: Class IV

Value: Passes  $\geq 1000 \text{ V}$ 

Test: Charged Device Model (CDM) Standard: JEDEC Standard JESD22-C101

### **MSL** Rating

Moisture Sensitivity Level 1 at 260°C per JEDEC standard IPC/JEDEC J-STD-020.

## **Solderability**

Package lead plating: annealed matte tin over copper

Compatible with both lead-free (260°C max. reflow temp.) and tin/lead (245°C max. reflow temp.) soldering processes.

## **RoHs Compliance**

This part is compliant with EU 2002/95/EC RoHS directive (Restrictions on the Use of Certain Hazardous Substances in Electrical and Electronic Equipment).

This product also has the following attributes:

- Lead Free
- Halogen Free (Chlorine, Bromine)
- Antimony Free
- TBBP-A  $(C_{15}H_{12}Br_4O_2)$  Free
- PFOS Free
- SVHC Free

### **Contact Information**

For the latest specifications, additional product information, worldwide sales and distribution locations, and information about TriQuint:

Web: <u>www.triquint.com</u> Tel: +1.503.615.9000 Email: <u>info-sales@tqs.com</u> Fax: +1.503.615.8902

For technical questions and application information:

Email: sjcapplications.engineering@tqs.com

## **Important Notice**

The information contained herein is believed to be reliable. TriQuint makes no warranties regarding the information contained herein. TriQuint assumes no responsibility or liability whatsoever for any of the information contained herein. TriQuint assumes no responsibility or liability whatsoever for the use of the information contained herein. The information contained herein is provided "AS IS, WHERE IS" and with all faults, and the entire risk associated with such information is entirely with the user. All information contained herein is subject to change without notice. Customers should obtain and verify the latest relevant information before placing orders for TriQuint products. The information contained herein or any use of such information does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regard to such information itself or anything described by such information. TriQuint products are not warranted or authorized for use as critical components in medical, life-saving, or life-sustaining applications, or other applications where a failure would reasonably be expected to cause severe personal injury or death.

Data Sheet: Rev C 12/09/11 - 8 of 8 - Disclaimer: Subject to change without notice

© 2011 TriQuint Semiconductor, Inc.

Connecting the Digital World to the Global Network®