## Precision, Ultralow Noise, RRIO, Zero-Drift Op Amp

## Data Sheet

## FEATURES

## Low offset: $\mathbf{2 . 5} \mu \mathrm{V}$ maximum

Low offset voltage drift: $0.015 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ maximum
Low noise
$5.6 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ at $\mathrm{f}=1 \mathrm{kHz}, \mathrm{A}_{\mathrm{v}}=+100$
$97 \mathbf{n V}$ p-p at $\mathrm{f}=\mathbf{0 . 1} \mathrm{Hz}$ to $10 \mathrm{~Hz}, A_{v}=+100$
Open-loop voltage gain: 130 dB minimum
CMRR: 135 dB minimum
PSRR: 130 dB minimum
Gain bandwidth product: 4 MHz
Single-supply operation: 2.2 V to 5.5 V
Dual-supply operation: $\pm 1.1 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$
Rail-to-rail input and output
Unity-gain stable

## APPLICATIONS

Thermocouple/thermopile
Load cell and bridge transducer
Precision instrumentation

## Electronic scales

## Medical instrumentation

Handheld test equipment

## GENERAL DESCRIPTION

The ADA4528-1 is an ultralow noise, zero-drift operational amplifier featuring rail-to-rail input and output swing. With an offset voltage of $2.5 \mu \mathrm{~V}$, offset voltage drift of $0.015 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$, and typical noise of 97 nV p-p ( 0.1 Hz to $10 \mathrm{~Hz}, \mathrm{~A}_{v}=+100$ ), the ADA4528-1 is well suited for applications in which error sources cannot be tolerated.

The ADA4528-1 has a wide operating supply range of 2.2 V to 5.5 V, high gain, and excellent CMRR and PSRR specifications that make it ideal for precision amplification of low level signals, such as position and pressure sensors, strain gages, and medical instrumentation.
The ADA4528-1 is specified over the extended industrial temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ and is available in an 8 -lead MSOP and an 8-lead LFCSP package.

For more information on the ADA4528-1, refer to AN-1114 Lowest Noise Zero-Drift Amplifier Has $5.6 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ Voltage Noise Density.

## PIN CONFIGURATIONS



Figure 1. 8-Lead MSOP


## NOTES

1. NC = NO CONNECT. DO NOT CONNECT TO THIS PIN.
2. IT IS RECOMMENDED THAT THE
EXPOSED PAD BE CONNECTED TO V-.

Figure 2. 8-Lead LFCSP

Table 1. Analog Devices, Inc., Zero-Drift Op Amp Portfolio ${ }^{1}$

| Type | Ultralow <br> Noise | Micropower <br> $(<\mathbf{2 0} \boldsymbol{\mu} \mathbf{A})$ | Low <br> Power <br> $\mathbf{( < 1 ~ \mathbf { ~ m A } )}$ | $\mathbf{1 6}$ V <br> Operating <br> Voltage |
| :--- | :--- | :--- | :--- | :--- |
| Single | ADA4528-1 | ADA4051-1 | AD8628 | AD8638 |
| Dual |  | ADA4051-2 | AD8538 <br> AD8629 | AD8639 |
| Quad |  |  | AD8539 |  |

${ }^{1}$ See www.analog.com for a selection of zero-drift operational amplifiers.

Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.461.3113

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Pin Configurations .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics-2.5 V Operation ..... 3
Electrical Characteristics-5 V Operation. .....  4
Absolute Maximum Ratings ..... 5
Thermal Resistance ..... 5
REVISION HISTORY
9/11—Rev. 0 to Rev. A
Added 8-Lead LFCSP_WD Package.

$\qquad$
Universal
Changes to General Description Section .....
Added Figure 2; Renumbered Sequentially ..... 1
Changes to Offset Voltage, Offset Voltage Drift, Power SupplyRejection Ratio, and Settling Time to $0.1 \%$ Parameters,Table 23
Changes to Thermal Resistance Section and Table 5 ..... 5
Changes to Figure 41 and Figure 44 ..... 12
Changes to Figure 45 and Figure 48 ..... 13
Updated Outline Dimensions ..... 18
Changes to Ordering Guide ..... 18
ESD Caution .....  5
Typical Performance Characteristics .....  6
Applications Information ..... 15
Input Protection ..... 15
Rail-to-Rail Input and Output ..... 15
Noise Considerations ..... 15
Printed Circuit Board Layout ..... 17
Outline Dimensions ..... 18
Ordering Guide ..... 18

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS—2.5 V OPERATION

$\mathrm{V}_{\mathrm{S}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\mathrm{SY}} / 2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified.
Table 2.


## ELECTRICAL CHARACTERISTICS—5 V OPERATION

$\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=\mathrm{V}_{\text {SY }} / 2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise specified.
Table 3.


## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 6 V |
| Input Voltage | $\pm \mathrm{V}_{S Y} \pm 0.3 \mathrm{~V}$ |
| Input Current ${ }^{1}$ | $\pm 10 \mathrm{~mA}$ |
| Differential Input Voltage | $\pm \mathrm{V}_{S Y}$ |
| Output Short-Circuit Duration to GND | Indefinite |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 60 sec ) | $300^{\circ} \mathrm{C}$ |

${ }^{1}$ The input pins have clamp diodes to the power supply pins. Limit the input current to 10 mA or less whenever input signals exceed the power supply rail by 0.5 V .

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. This was measured using a 4-layer JEDEC thermal board with the exposed pad soldered to the PCB.

Table 5. Thermal Resistance

| Package Type | $\theta_{\mathbf{J A}}$ | $\boldsymbol{\theta}_{\boldsymbol{\jmath} \boldsymbol{c}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 8-Lead MSOP (RM-8) | 142 | 45 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 8-Lead LFCSP (CP-8-12) | 80 | 14 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

ESD (electrostatic discharge) sensitive device.
Charged devices and circuit boards can discharge
without detection. Although this product features
patented or proprietary protection circuitry, damage
may occur on devices subjected to high energy ESD.
Therefore, proper ESD precautions should be taken to
avoid performance degradation or loss of functionality.

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 3. Input Offset Voltage Distribution


Figure 4. Input Offset Voltage Drift Distribution


Figure 5. Input Offset Voltage vs. Common-Mode Voltage


Figure 6. Input Offset Voltage Distribution


Figure 7. Input Offset Voltage Drift Distribution


Figure 8. Input Offset Voltage vs. Common-Mode Voltage


Figure 9. Input Bias Current vs. Temperature


Figure 10. Input Bias Current vs. Common-Mode Voltage


Figure 11. Output Voltage ( $V_{0 L}$ ) to Supply Rail vs. Load Current


Figure 12. Input Bias Current vs. Temperature


Figure 13. Input Bias Current vs. Common-Mode Voltage


Figure 14. Output Voltage (VoL) to Supply Rail vs. Load Current


Figure 15. Output Voltage (Voн) to Supply Rail vs. Load Current


Figure 16. Output Voltage ( $V_{O L}$ ) to Supply Rail vs. Temperature


Figure 17. Output Voltage $\left(\mathrm{VOH}_{\mathrm{H}}\right)$ to Supply Rail vs. Temperature


Figure 18. Output Voltage (VOH) to Supply Rail vs. Load Current


Figure 19. Output Voltage $\left(V_{O L}\right)$ to Supply Rail vs. Temperature


Figure 20. Output Voltage (Vон) to Supply Rail vs. Temperature


Figure 21. Supply Current vs. Supply Voltage


Figure 22. Open-Loop Gain and Phase vs. Frequency


Figure 23. Closed-Loop Gain vs. Frequency


Figure 24. Supply Current vs. Temperature


Figure 25. Open-Loop Gain and Phase vs. Frequency


Figure 26. Closed-Loop Gain vs. Frequency


Figure 27. CMRR vs. Frequency


Figure 28. PSRR vs. Frequency


Figure 29. Output Impedance vs. Frequency


Figure 30. CMRR vs. Frequency


Figure 31. PSRR vs. Frequency


Figure 32. Output Impedance vs. Frequency


Figure 33. Large Signal Transient Response


Figure 34. Small Signal Transient Response


Figure 35. Small Signal Overshoot vs. Load Capacitance


Figure 36. Large Signal Transient Response


Figure 37. Small Signal Transient Response


Figure 38. Small Signal Overshoot vs. Load Capacitance


Figure 39. Positive Overload Recovery


Figure 40. Negative Overload Recovery


Figure 41. Positive Settling Time to $0.1 \%$


Figure 42. Positive Overload Recovery


Figure 43. Negative Overload Recovery


Figure 44. Positive Settling Time to 0.1\%


Figure 45. Negative Settling Time to $0.1 \%$


Figure 46. Voltage Noise Density vs. Frequency


Figure 47. Current Noise Density vs. Frequency


Figure 48. Negative Settling Time to 0.1\%


Figure 49. Voltage Noise Density vs. Frequency


Figure 50. Current Noise Density vs. Frequency


Figure 51. 0.1 Hz to 10 Hz Noise


Figure 52. THD + Noise vs. Amplitude


Figure 53. THD + Noise vs. Frequency


Figure 54. 0.1 Hz to 10 Hz Noise


Figure 55. THD + Noise vs. Amplitude


Figure 56. THD + Noise vs. Frequency

## APPLICATIONS INFORMATION

The ADA4528-1 is a precision, ultralow noise, zero-drift operational amplifier that features a patented chopping technique. This chopping technique offers ultralow input offset voltage of $0.3 \mu \mathrm{~V}$ typical and input offset voltage drift of $0.002 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ typical.
Offset voltage errors due to common-mode voltage swings and power supply variations are also corrected by the chopping technique, resulting in a typical CMRR figure of 158 dB and a PSRR figure of 150 dB at 2.5 V supply voltage. The ADA4528-1 has low broadband noise of $5.6 \mathrm{nV} / \sqrt{ } \mathrm{Hz}\left(\right.$ at $\mathrm{f}=1 \mathrm{kHz}, \mathrm{A}_{\mathrm{V}}=+100, \mathrm{~V}_{\mathrm{sy}}=$ 2.5 V ) and no $1 / \mathrm{f}$ noise component. These features are ideal for amplification of low level signals in dc or subhertz high precision applications.

## INPUT PROTECTION

The ADA4528-1 has internal ESD protection diodes that are connected between the inputs and each supply rail. These diodes protect the input transistors in the event of electrostatic discharge and are reverse-biased during normal operation. This protection scheme allows voltages as high as approximately 300 mV beyond the rails to be applied at the input of either terminal without causing permanent damage. Refer to Table 4 in the Absolute Maximum Ratings section.
When either input exceeds one of the supply rails by more than 300 mV , these ESD diodes become forward-biased and large amounts of current begin to flow through them. Without current limiting, this excessive fault current causes permanent damage to the device. If the inputs are expected to be subject to overvoltage conditions, insert a resistor in series with each input to limit the input current to 10 mA maximum. However, consider the resistor thermal noise effect on the entire circuit.

At a 5 V supply voltage, the broadband voltage noise of the ADA4528-1 is approximately $6 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ (at unity gain), and a $1 \mathrm{k} \Omega$ resistor has thermal noise of $4 \mathrm{nV} / \sqrt{\mathrm{Hz}}$. Adding a $1 \mathrm{k} \Omega$ resistor increases the total noise by $30 \%$ root sum square (rss).

## RAIL-TO-RAIL INPUT AND OUTPUT

The ADA4528-1 features rail-to-rail input and output with a supply voltage from 2.2 V to 5.5 V . Figure 57 shows the input and output waveforms of the ADA4528-1 configured as a unitygain buffer with a supply voltage of $\pm 2.5 \mathrm{~V}$ and a resistive load of $10 \mathrm{k} \Omega$. With an input voltage of $\pm 2.5 \mathrm{~V}$, the ADA4528-1 allows the output to swing very close to both rails. Additionally, it does not exhibit phase reversal.


Figure 57. Rail-to Rail Input and Output

## NOISE CONSIDERATIONS

## 1/f noise

1/f noise, also known as pink noise or flicker noise, is inherent in semiconductor devices and increases as frequency decreases. At low frequency, $1 / \mathrm{f}$ noise is a major noise contributor and causes a significant output voltage offset when amplified by the noise gain of the circuit. However, the ADA4528-1 eliminates the 1/f noise internally, thus making it an excellent choice for dc or subhertz high precision applications. The 0.1 Hz to 10 Hz amplifier voltage noise is only $97 \mathrm{nV} \mathrm{p}-\mathrm{p}\left(\mathrm{A}_{\mathrm{V}}=+100\right)$ at 2.5 V of supply voltage.
The low frequency $1 / \mathrm{f}$ noise appears as a slow varying offset to the ADA4528-1 and is greatly reduced by the chopping technique. This allows the ADA4528-1 to have a much lower noise at dc and low frequency in comparison to standard low noise amplifiers that are susceptible to $1 / \mathrm{f}$ noise. Figure 46 and Figure 49 show the voltage noise density of the amplifier with no 1/f noise.

## Source Resistance

The ADA4528-1 is one of the lowest noise zero drift amplifiers with $5.6 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ of broadband noise at $1 \mathrm{kHz}\left(\mathrm{V}_{\mathrm{SY}}=2.5 \mathrm{~V}\right.$ and $\left.A_{V}=+100\right)$ currently available in the industry. Therefore, it is important to consider the input source resistance of choice to maintain a total low noise. The total input referred broadband noise ( $\mathrm{e}_{\mathrm{N}}$ total) from any amplifier is primarily a function of three types of noise: input voltage noise, input current noise, and thermal (Johnson) noise from the external resistors. These uncorrelated noise sources can be summed up in a root sum squared (rss) manner by using the following equation:

$$
e_{N} \text { total }=\left[e_{n}^{2}+4 k T R_{S}+\left(i_{n} \times R_{S}\right)^{2}\right]^{1 / 2}
$$

where:
$e_{n}$ is the input voltage noise of the amplifier $(\mathrm{V} / \sqrt{ } \mathrm{Hz})$.
$I_{n}$ is the input current noise of the amplifier $(\mathrm{A} / \sqrt{ } \mathrm{Hz})$.
$R_{S}$ is the total input source resistance $(\Omega)$.
$k$ is the Boltzmann's constant $\left(1.38 \times 10^{-23} \mathrm{~J} / \mathrm{K}\right)$.
$T$ is the temperature in Kelvin (K).

The total equivalent rms noise over a specific bandwidth is expressed as

$$
e_{N, R M S}=e_{N} \operatorname{total} \sqrt{ } B W
$$

where $B W$ is the bandwidth in hertz.
This analysis is valid for broadband noise calculation. If the bandwidth of concern includes the chopping frequency, more complicated calculations must be made to include the effect of the noise spike at the chopping frequency (see Figure 60).
With a low source resistance of $\mathrm{R}_{\mathrm{s}}<1 \mathrm{k} \Omega$, the voltage noise of the amplifier dominates. As source resistance increases, the thermal noise of Rs dominates. As the source resistance further increases, where $R_{S}>100 \mathrm{k} \Omega$, the current noise becomes the main contributor of the total input noise. A good selection table for low noise op amps can be found in the AN-940 Application Note, Low Noise Amplifier Selection Guide for Optimal Noise Performance.

## Voltage Noise Density with Different Gain Configurations

Figure 58 shows the voltage noise density vs. closed-loop gain of a zero-drift amplifier from Competitor A. The voltage noise density of the amplifier increases from $11 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ to $21 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ as closedloop gain decreases from 1000 to 1 . Figure 59 shows the voltage noise density vs. frequency of the ADA4528-1 for three different gain configurations. The ADA4528-1 offers lower input voltage noise density of $6 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ to $7 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ regardless of gain configurations.


Figure 58. Competitor A: Voltage Noise Density vs. Closed-Loop Gain


Figure 59. Voltage Noise Density vs. Frequency

## Residual Ripple

Although the ACFB suppresses the chopping related ripples, there exists higher noise spectrum at the chopping frequency and its harmonics due to the remaining ripples. Figure 60 shows the voltage noise density of the ADA4528-1 configured in unity gain. A noise spike of $50 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ can be seen at the chopping frequency of 200 kHz . This noise spike is significant when the op amp has a closed-loop frequency that is higher than the chopping frequency. To further suppress the noise to a desired level, it is recommended to have a post filter at the output of the amplifier.


Figure 60. Voltage Noise Density

## PRINTED CIRCUIT BOARD LAYOUT

The ADA4528-1 is a high precision device with ultralow offset voltage and noise. Therefore, care must be taken in the design of the printed circuit board (PCB) layout to achieve optimum performance of the ADA4528-1 at board level.

To avoid leakage currents, keep the surface of the board clean and free of moisture. Coating the board surface creates a barrier to moisture accumulation and reduces parasitic resistance on the board.

Properly bypassing the power supplies and keeping the supply traces short minimizes power supply disturbances caused by output current variation. Connect bypass capacitors as close as possible to the device supply pins. Stray capacitances are a concern at the outputs and the inputs of the amplifier. It is recommended that signal traces be kept at a distance of at least 5 mm from supply lines to minimize coupling.
A potential source of offset error is the Seebeck voltage on the circuit board. The Seebeck voltage occurs at the junction of two dissimilar metals and is a function of the temperature of the junction. The most common metallic junctions on a circuit board are solder-to-board trace and solder-to-component lead. Figure 61 shows a cross section of a surface-mount component soldered to a PCB. A variation in temperature across the board (where $\mathrm{T}_{\mathrm{A} 1} \neq$ $\mathrm{T}_{\mathrm{A} 2}$ ) causes a mismatch in the Seebeck voltages at the solder joints, thereby resulting in thermal voltage errors that degrade the performance of the ultralow offset voltage of the ADA4528-1.


Figure 61. Mismatch in Seebeck Voltages Causes Seebeck Voltage Error
To minimize these thermocouple effects, orient resistors so that heat sources warm both ends equally. Where possible, the input signal paths should contain matching numbers and types of components to match the number and type of thermocouple junctions. For example, dummy components, such as zero value resistors, can be used to match the thermoelectric error source (real resistors in the opposite input path). Place matching components in close proximity and orient them in the same manner to ensure equal Seebeck voltages, thus cancelling thermal errors. Additionally, use leads that are of equal length to keep thermal conduction in equilibrium. Keep heat sources on the PCB as far away from amplifier input circuitry as is practical.
It is highly recommended to use a ground plane. A ground plane helps distribute heat throughout the board, maintains a constant temperature across the board, and reduces EMI noise pickup.

## OUTLINE DIMENSIONS



Figure 62. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters


FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND THE PIN CONFIGURATION A SECTION OF THIS DATA SHEET.

COMPLIANT TO JEDEC STANDARDS MO-229-WEED
Figure 63.8-Lead Lead Frame Chip Scale Package [LFCSP_WD] $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Very Thin, Dual Lead (CP-8-12)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADA4528-1ARMZ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead Mini Small Outline Package [MSOP] | RM-8 | A2R |
| ADA4528-1ARMZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead Mini Small Outline Package [MSOP] | RM-8 | A2R |
| ADA4528-1ARMZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead Mini Small Outline Package [MSOP] | $\mathrm{RM}-8$ | A2R |
| ADA4528-1ACPZ-R7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-8-12 | A2R |
| ADA4528-1ACPZ-RL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8 -Lead Lead Frame Chip Scale Package [LFCSP_WD] | CP-8-12 | A2R |

[^0]NOTES

Rev. A | Page 19 of 20
www.BDTIC.com/ADI

## NOTES


[^0]:    ${ }^{1} Z=$ RoHS Compliant Part.

