## feATURES

■ Sample Rate: 80Msps

- PGA Front End (2.25VP-p or 1.35V P-p Input Range)
- 71.8dB SNR and 87dB SFDR (PGA = 0)
- 70.2dB SNR and 87dB SFDR (PGA = 1)
- 500MHz Full Power Bandwidth S/H
- No Missing Codes
- Single 5V Supply
- Power Dissipation: 1.45W
- Two Pin Selectable Reference Values
- Data Ready Output Clock
- Pin Compatible 14-Bit 80Msps Device (LTC1750)
- 48-Pin TSSOP Package


## APPLICATIONS

- Direct IF Sampling
- Telecommunications
- Receivers
- Cellular Base Stations
- Spectrum Analysis
- Communications Test Equipment
- Undersampling


## DESCRIPTION

The LTC ${ }^{\circledR} 1749$ is an 80 Msps , 12 -bit A/D converter designed for digitizing wide dynamic range signals up to frequencies of 500 MHz . The input range of the ADC can be optimized with the on-chip PGA sample-and-hold circuit and flexible reference circuitry.
The LTC1749 has a highly linear sample-and-hold circuit with a bandwidth of 500 MHz . The SFDR is 80 dB with an input frequency of 250 MHz . Ultralow jitter of 0.15 ps $_{\text {RMS }}$ allows undersampling of IF frequencies with minimal degradation in SNR. DC specs include $\pm 1 \mathrm{LSB}$ INL and no missing codes.

The digital interface is compatible with $5 \mathrm{~V}, 3 \mathrm{~V}, 2 \mathrm{~V}$ and LVDS logic systems. The ENC and ENC inputs may be driven differentially from PECL, GTL and other low swing logic families or from single-ended TTL or CMOS. The low noise, high gain ENC and ENC inputs may also be driven by a sinusoidal signal without degrading performance. A separate output power supply can be operated from 0.5 V to 5 V , making it easy to connect directly to low voltage DSPs or FIFOs.

The 48-pin TSSOP package with a flow-through pinout simplifies the board layout.

[^0]
## BLOCK DIAGRAm

80Msps, 12-Bit ADC with a 2.25V Differential Input Range


## ABSOLUTE MAXIMUM RATINGS

$\mathrm{OV}_{D D}=\mathrm{V}_{\mathrm{DD}}$ (Notes 1, 2)
Supply Voltage (VD)
Analog Input Voltage (Note 3) .... -0.3 V to ( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
Digital Input Voltage (Note 4) ..... -0.3 V to ( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
Digital Output Voltage ................. - 0.3 V to ( $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ )
OGND Voltage $\qquad$
Power Dissipation ........................................... 2000mW
Operating Temperature Range LTC1749C $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC1749 ........................................... $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage Temperature Range ................. $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) ................. $300^{\circ} \mathrm{C}$

PACKAGE/ORDGR INFORMATION


Consult LTC Marketing for parts specified with wider operating temperature ranges.

CONVERTER CHARACTERISTICS
The $\bullet$ indicates specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution (No Missing Codes) |  | - | 12 |  |  | Bits |
| Integral Linearity Error | (Note 6) | $\bullet$ | $\begin{aligned} & -1.0 \\ & -1.5 \end{aligned}$ | $\pm 0.4$ | $\begin{aligned} & 1.0 \\ & 1.5 \end{aligned}$ | LSB LSB |
| Differential Linearity Error |  | $\bullet$ | -0.8 | $\pm 0.2$ | 0.8 | LSB |
| Offset Error | (Note 7) External Reference (VENSE $=1.125 \mathrm{~V}$, PGA $=0$ ) |  | -35 | $\pm 8$ | 35 | mV |
| Gain Error | External Reference (VEENSE $=1.125 \mathrm{~V}$, PGA $=0$ ) |  | -3.5 | $\pm 1$ | 3.5 | \%FS |
| Full-Scale Tempco | Internal Reference <br> External Reference $\left(V_{\text {SENSE }}=1.125 \mathrm{~V}\right)$ |  |  | $\begin{aligned} & \pm 40 \\ & \pm 20 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \end{aligned}$ |
| Offset Tempco |  |  |  | $\pm 20$ |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Referred Noise (Transition Noise) | $\mathrm{V}_{\text {SENSE }}=1.125 \mathrm{~V}, \mathrm{PGA}=0$ |  |  | 0.23 |  | $L_{\text {LSB }}^{\text {RMS }}$ |

Anfloc InPUT The • indicates specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VIN | Analog Input Range (Note 8) | $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.25 \mathrm{~V}$ | $\bullet$ | $\pm 0.7$ to $\pm 1.125$ |  |  | V |
| IN | Analog Input Leakage Current | $0<\mathrm{AlN}^{+}, \mathrm{A}_{\text {IN }}{ }^{-}<\mathrm{V}_{\text {DD }}$ | $\bullet$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Analog Input Capacitance | Sample Mode ENC < ENC Hold Mode ENC > ENC |  |  | $\begin{aligned} & 6.9 \\ & 2.4 \end{aligned}$ |  | pF pF |
| $\mathrm{t}_{\text {ACQ }}$ | Sample-and-Hold Acquisition Time |  | $\bullet$ |  | 5 | 6 | ns |
| $\mathrm{tap}^{\text {A }}$ | Sample-and-Hold Acquisition Delay Time |  |  |  | 0 |  | ns |
| t litter | Sample-and-Hold Acquisition Delay Time Jitter |  |  |  | 0.15 |  | pSRMS |
| CMRR Analog input Common Mode Rejection Ratio |  | $1.5 \mathrm{~V}<\left(\mathrm{AlN}^{-}=\mathrm{AlN}^{+}\right)<3 \mathrm{~V}$ |  |  | 80 |  | dB |
|  |  |  |  |  |  | 1749t |  |

DYOAMIC ACCURACY
$T_{A}=25^{\circ} \mathrm{C}, A_{I N}=-1 d B F S$ (Note 5 ), $V_{\text {SENSE }}=V_{D D}$

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SNR | Signal-to-Noise Ratio | 5 MHz Input Signal $(\mathrm{PGA}=0)$ <br> 5 MHz Input Signal $(\mathrm{PGA}=1)$ |  | $\begin{aligned} & 71.8 \\ & 70.2 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
|  |  | 30MHz Input Signal (PGA = 0) <br> 30MHz Input Signal (PGA = 1) | 70.5 | $\begin{aligned} & 71.7 \\ & 70.2 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
|  |  | 70MHz Input Signal (PGA = 0) <br> 70MHz Input Signal (PGA = 1) | 68.8 | $\begin{aligned} & 71.4 \\ & 70.1 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
|  |  | 140MHz Input Signal (PGA $=1$ ) |  | 69.8 |  | dB |
|  |  | 250MHz Input Signal (PGA = 1) |  | 69.3 |  | dB |
|  |  | 350MHz Input Signal (PGA = 1) |  | 67.4 |  | dB |
| SFDR | Spurious Free Dynamic Range | 5MHz Input Signal (PGA = 0) |  | 87 |  | dB |
|  |  | 5 MHz Input Signal (PGA = 1) |  | 87 |  | dB |
|  |  | 30 MHz Input Signal (PGA $=0$ ) (HD2 and HD3) | 76 | 87 |  | dB |
|  |  | 30MHz Input Signal ( $\mathrm{PGA}=0$ ) (Other) | 83 | 90 |  | dB |
|  |  | 70MHz Input Signal (PGA = 0) |  | 85 |  | dB |
|  |  | 70MHz Input Signal (PGA = 1) (HD2 and HD3) | 76 | 87 |  | dB |
|  |  | 70MHz Input Signal (PGA = 1) (Other) | 83 | 90 |  | dB |
|  |  | 140MHz Input Signal (PGA = 1) |  | 84 |  | dB |
|  |  | 250MHz Input Signal (PGA = 1) |  | 80 |  | dB |
|  |  | 350MHz Input Signal (PGA = 1) |  | 74 |  | dB |
| $\overline{S /(N+D)}$ | Signal-to-(Noise + Distortion) Ratio | 5 MHz Input Signal (PGA = 0) 5 MHz Input Signal (PGA = 1) |  | $\begin{aligned} & 71.7 \\ & 70.1 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
|  |  | 30 MHz Input Signal (PGA = 0) 30MHz Input Signal (PGA = 1) |  | $\begin{aligned} & 71.6 \\ & 70.0 \end{aligned}$ |  | dB dB |
|  |  | 70MHz Input Signal (PGA = 0) 70MHz Input Signal (PGA = 1) |  | $\begin{aligned} & 71.2 \\ & 69.9 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
|  |  | 250MHz Input Signal (PGA = 1) |  | 68.6 |  | dB |
| THD | Total Harmonic Distortion | 5 MHz Input Signal, First 5 Harmonics (PGA $=0$ ) 5MHz Input Signal, First 5 Harmonics (PGA = 1) |  | $\begin{aligned} & \hline-87 \\ & -87 \end{aligned}$ |  | dB dB |
|  |  | 30 MHz Input Signal, First 5 Harmonics (PGA $=0$ ) 30 MHz Input Signal, First 5 Harmonics ( $\mathrm{PGA}=1$ ) |  | $\begin{aligned} & \hline-87 \\ & -87 \end{aligned}$ |  | dB $d B$ |
|  |  | 70MHz Input Signal, First 5 Harmonics ( $\mathrm{PGA}=0$ ) 70MHz Input Signal, First 5 Harmonics (PGA =1) |  | $\begin{aligned} & -85 \\ & -87 \end{aligned}$ |  | dB dB |
|  |  | 250MHz Input Signal (PGA = 1) |  | 78 |  | dB |
| IMD | Intermodulation Distortion | $\begin{aligned} & \mathrm{f}_{\mathrm{IN} 1}=2.52 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN2} 2}=5.2 \mathrm{MHz}(\mathrm{PGA}=0) \\ & \mathrm{f}_{\mathrm{IN} 1}=2.52 \mathrm{MHz}, \mathrm{f}_{\mathrm{IN} 2}=5.2 \mathrm{MHz}(\mathrm{PGA}=1) \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline-87 \\ & -87 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dBC} \\ & \mathrm{dBC} \\ & \hline \end{aligned}$ |
|  | Sample-and-Hold Bandwidth | $\mathrm{R}_{\text {SOURCE }}=50 \Omega$ |  | 500 |  | MHz |

## InTEROAL REFERENCE CHARACTGRISTICS (Note 5)

| PARAMETER | CONDITIONS | MIN | TYP | MAX |
| :--- | :--- | :---: | :---: | :---: |
| $V_{\text {CM }}$ Output Voltage | $I_{\text {OUT }}=0$ | 1.95 | 2 | 2.05 |
| $V_{\text {CM }}$ Output Tempco | $I_{\text {OUT }}=0$ | $\pm 30$ | V |  |
| $V_{\text {CM }}$ Line Regulation | $4.75 \mathrm{~V} \leq \mathrm{V}_{\text {DD }} \leq 5.25 \mathrm{~V}$ | 3 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |  |
| $V_{\text {CM }}$ Output Resistance | $1 \mathrm{~mA} \leq\left\|I_{\text {OUT }}\right\| \leq 1 \mathrm{~mA}$ | 4 | $\mathrm{mV} / \mathrm{V}$ |  |

DIGITAL INPUTS ARD DIGITAL OUTPUTS The e indicates specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS |  |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage | $V_{D D}=5.25 \mathrm{~V}, \overline{\text { MSBINV }}$ and PGA |  | $\bullet$ | 2.4 |  |  | V |
| VIL | Low Level Input Voltage | $V_{D D}=4.75 \mathrm{~V}, \overline{\text { MSBINV }}$ and PGA |  | $\bullet$ |  |  | 0.8 | V |
| IN | Digital Input Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}$ |  | $\bullet$ |  |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance | $\overline{\text { MSBINV }}$ and PGA Only |  |  |  | 1.5 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\mathrm{OV}_{\mathrm{DD}}=4.75 \mathrm{~V}$ | $\mathrm{I}_{0}=-10 \mu \mathrm{~A}$ |  |  | 4.74 |  | V |
|  |  |  | $\mathrm{I}_{0}=-200 \mu \mathrm{~A}$ | $\bullet$ | 4 | 4.74 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\mathrm{OV}_{\mathrm{DD}}=4.75 \mathrm{~V}$ | $\mathrm{I}_{0}=160 \mu \mathrm{~A}$ |  |  | 0.05 |  | V |
|  |  |  | $\mathrm{I}_{0}=1.6 \mathrm{~mA}$ | $\bullet$ |  | 0.1 | 0.4 | V |
| $I_{\text {SOURCE }}$ | Output Source Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  |  |  | -50 |  | mA |
| $\mathrm{I}_{\text {SINK }}$ | Output Sink Current | $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$ |  |  |  | 50 |  | mA |

POWER REQUIREMEחTS
The $\bullet$ indicates specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $V_{D D}$ | Positive Supply Voltage |  | 4.75 | 5.25 | V |  |
| $\mathrm{I}_{\mathrm{DD}}$ | Positive Supply Current |  | $\bullet$ | 290 | 338 | mA |
| $\mathrm{P}_{\mathrm{DIS}}$ | Power Dissipation |  | $\bullet$ | 1.45 | 1.69 | W |
| $\mathrm{OV}_{D D}$ | Digital Output Supply Voltage |  | 0.5 | $V_{D D}$ | V |  |

## TIMIПG CHARACTERISTICS The © indicates specifications which apply over the full operating temperature

 range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 5)| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{0}$ | ENC Period | (Note 9) | $\bullet$ | 12.5 |  | 2000 | ns |
| $\mathrm{t}_{1}$ | ENC High | (Note 8) | $\bullet$ | 6 |  | 1000 | ns |
| $\mathrm{t}_{2}$ | ENC Low | (Note 8) | $\bullet$ | 6 |  | 1000 | ns |
| $\mathrm{t}_{3}$ | Aperture Delay | (Note 8) |  |  | 0 |  | ns |
| $\mathrm{t}_{4}$ | ENC to CLKOUT Falling | $C_{L}=10 \mathrm{pF}$ (Note 8) | - | 1 | 2.4 | 4 | ns |
| $\mathrm{t}_{5}$ | ENC to CLKOUT Rising | $\mathrm{C}_{L}=10 \mathrm{pF}$ (Note 8) |  | $t_{1}+t_{4}$ |  |  | ns |
|  | For 80Msps 50\% Duty Cycle | $C_{L}=10 \mathrm{pF}$ (Note 8) | $\bullet$ | 7.25 | 8.65 | 10.25 | ns |
| $\mathrm{t}_{6}$ | ENC to DATA Delay | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ (Note 8) | $\bullet$ | 2 | 4.9 | 7.2 | ns |
| $\mathrm{t}_{7}$ | ENC to DATA Delay (Hold Time) | (Note 8) | $\bullet$ | 1.4 | 3.4 | 4.7 | ns |
| $\mathrm{t}_{8}$ | ENC to DATA Delay (Setup Time) | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ (Note 8) |  | $\mathrm{t}_{0}-\mathrm{t}_{6}$ |  |  | ns |
|  | For 80Msps 50\% Duty Cycle | $\mathrm{C}_{L}=10 \mathrm{pF}$ (Note 8) | $\bullet$ | 5.3 | 7.6 | 10.5 | ns |
| $\mathrm{t}_{9}$ | CLKOUT to DATA Delay (Hold Time), 80Msps 50\% Duty Cycle | (Note 8) | $\bullet$ | 6 |  |  | ns |
| $t_{10}$ | CLKOUT to DATA Delay (Setup Time), 80Msps 50\% Duty Cycle | $C_{L}=10 \mathrm{pF}$ (Note 8) | $\bullet$ | 2.1 |  |  | ns |
|  | Data Latency |  |  |  | 5 |  | cycles |

## ELECTRICAL CHARACTERISTICS

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.
Note 2: All voltage values are with respect to GND (unless otherwise noted).
Note 3: When these pin voltages are taken below GND or above $\mathrm{V}_{\mathrm{DD}}$, they will be clamped by internal diodes. This product can handle input currents of greater than 100 mA below $G N D$ or above $V_{D D}$ without latchup.
Note 4: When these pin voltages are taken below GND, they will be clamped by internal diodes. This product can handle input currents of $>100 \mathrm{~mA}$ below GND without latchup. These pins are not clamped to $\mathrm{V}_{\mathrm{DD}}$.

Note 5: $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$, $\mathrm{f}_{\text {SAMPLE }}=80 \mathrm{MHz}$, differential ENC/ENC $=2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}} 80 \mathrm{MHz}$ sine wave, input range $= \pm 1.125 \mathrm{~V}$ differential, unless otherwise specified. Note 6: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.
Note 7: Bipolar offset is the offset voltage measured from - 0.5 LSB when the output code flickers between 000000000000 and 111111111111.

Note 8: Guaranteed by design, not subject to test. Note 9: Recommended operating conditions.

## TYPICAL PGRFORMANCE CHARACTERISTICS



1749 G01
8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=15 \mathrm{MHz}$, $-10 \mathrm{~dB}, \mathrm{PGA}=0$


DNL


8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=15 \mathrm{MHz}$, $-20 \mathrm{~dB}, \mathrm{PGA}=0$


8192 Point FFT, $f_{I N}=15 \mathrm{MHz}$, $-1 \mathrm{~dB}, \mathrm{PGA}=0$


8192 Point FFT, $f_{I N}=30.2 \mathrm{MHz}$, $-1 d B, P G A=0$


## TYPICAL PGRFORMARCG CHARACTERISTICS



1749 G07

$$
8192 \text { Point FFT, } \mathrm{f}_{\mathrm{IN}}=70.03 \mathrm{MHz} \text {, }
$$

$$
-10 \mathrm{~dB}, \mathrm{PGA}=0
$$



8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=140.2 \mathrm{MHz}$, $-10 \mathrm{~dB}, \mathrm{PGA}=1$


8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=30.2 \mathrm{MHz}$, $-20 \mathrm{~dB}, \mathrm{PGA}=0$


1749 G08
8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=70.03 \mathrm{MHz}$, -20 dB, PGA $=0$


8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=140.2 \mathrm{MHz}$, $-20 \mathrm{~dB}, \mathrm{PGA}=1$


8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=70.03 \mathrm{MHz}$, $-1 \mathrm{~dB}, \mathrm{PGA}=0$


8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=140.2 \mathrm{MHz}$, $-1 \mathrm{~dB}, \mathrm{PGA}=1$


8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=250.2 \mathrm{MHz}$, $-1 d B$, PGA = 1


## TYPICAL PGRFORMANCG CHARACTERISTICS



1749 G16
8192 Point 2-Tone FFT, 65.01MHz and $70.01 \mathrm{MHz},-7 \mathrm{~dB}, \mathrm{PGA}=0$


1749 G19
SFDR vs 140.2 MHz , Input Level, PGA $=1$


8192 Point FFT, $\mathrm{f}_{\mathrm{IN}}=250.2 \mathrm{MHz}$, $-20 \mathrm{~dB}, \mathrm{PGA}=1$


1749 G17
SFDR vs 30.2 MHz Input Level, PGA $=0$


SFDR vs 250.2 MHz , Input Level


8192 Point 2-Tone FFT, 25.01MHz and $30.1 \mathrm{MHz},-7 \mathrm{~dB}, \mathrm{PGA}=0$


SFDR vs 70.2MHz, Input Level, PGA $=0$


SNR vs Input Frequency and Amplitude, $\mathrm{PGA}=0$


## TYPICAL PGRFORMARCG CHARACTERISTICS

SNR vs Input Frequency and Amplitude, PGA = 1


SFDR and SNR vs Sample Rate, 15.2MHz, -1dB Input


SFDR (HD2 and HD3) vs Input Frequency and Amplitude, PGA $=0$


1749 G26
SFDR and SNR vs $\mathrm{V}_{\mathrm{DD}}, 15.2 \mathrm{MHz}$, -1dB Input


SFDR (HD2 and HD3) vs Input Frequency and Amplitude, PGA $=1$


1749 G27


## PIn functions

SENSE (Pin 1): Reference Sense Pin. GND selects a $\mathrm{V}_{\text {REF }}$ of 0.7 V . $\mathrm{V}_{\mathrm{DD}}$ selects 1.125 V . When $\mathrm{V}_{\text {SENSE }}$ is between 0.7 V and 1.125 V , $\mathrm{V}_{\text {SENSE }}$ is used as $\mathrm{V}_{\text {REF }}$. The ADC input range is $\pm \mathrm{V}_{\mathrm{REF}} / \mathrm{PGA}$ gain.
VCM (Pin 2): 2.0V Output and Input Common Mode Bias. Bypass to ground with $4.7 \mu \mathrm{~F}$ ceramic chip capacitor.
GND (Pins 3, 6, 9, 12, 13, 16, 19, 21, 36, 37): ADC Power Ground.
$\mathrm{A}_{\mathrm{IN}^{+}}$(Pin 4): Positive Differential Analog Input.
$A_{I N}{ }^{-}$(Pin 5): Negative Differential Analog Input.
VDD (Pins 7, 8, 17, 18, 20): 5V Supply. Bypass to AGND with $1 \mu \mathrm{~F}$ ceramic chip capacitors at Pin 8 and Pin 18.
REFLB (Pin 10): ADC Low Reference. Bypass to Pin 11 with $0.1 \mu \mathrm{~F}$ ceramic chip capacitor. Do not connect to Pin 14.
REFHA (Pin 11): ADC High Reference. Bypass to Pin 10 with $0.1 \mu$ F ceramic chip capacitor, to Pin 14 with a $4.7 \mu$ F ceramic capacitor and to ground with $1 \mu \mathrm{~F}$ ceramic capacitor.
REFLA (Pin 14): ADC Low Reference. Bypass to Pin 15 with $0.1 \mu \mathrm{~F}$ ceramic chip capacitor, to Pin 11 with a $4.7 \mu \mathrm{~F}$ ceramic capacitor and to ground with $1 \mu \mathrm{~F}$ ceramic capacitor.
REFHB (Pin 15): ADC High Reference. Bypass to Pin 14 with $0.1 \mu \mathrm{~F}$ ceramic chip capacitor. Do not connect to Pin 11.

MSBINV (Pin 22): MSB Inversion Control. Low inverts the MSB, 2's complement output format. High does not invert the MSB, offset binary output format.
ENC (Pin 23): Encode Input. The input sample starts on the positive edge.
ENC (Pin 24): Encode Complement Input. Conversion starts on the negative edge. Bypass to ground with $0.1 \mu \mathrm{~F}$ ceramic for single-ended ENCODE signal.
PGA (Pin 25): Programmable Gain Amplifier Control. Low selects an effective front-end gain of 1 . High selects an effective gain of $12 / 3$. The ADC input range is $\pm V_{\text {REF }} / P G A$ gain.
CLKOUT (Pin 26): Data Valid Output. Latch data on the rising edge of CLKOUT.
OGND (Pins 27, 38, 47): Output Driver Ground.
NC (Pins 28, 29): No Internal Connection.
D0, D1 (Pins 30, 31): Digital Outputs.
OV ${ }_{\text {DD }}$ (Pins 32, 43): Positive Supply for the Output Drivers. Bypass to ground with $0.1 \mu \mathrm{~F}$ ceramic chip capacitor.
D2-D4 (Pins 33 to 35): Digital Outputs.
D5-D8 (Pins 39 to 42): Digital Outputs.
D9-D11 (Pins 44 to 46): Digital Outputs.
OF (Pin 48): Over/Under Flow Output. High when an over or under flow has occurred.

## TImInG DIAGRAM



## APPLICATIONS INFORMATION

## DYNAMIC PERFORMANCE

## Signal-to-Noise Plus Distortion Ratio

The signal-to-noise plus distortion ratio $[\mathrm{S} /(\mathrm{N}+\mathrm{D})]$ is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components at the ADC output. The output is band limited to frequencies above $D C$ to below half the sampling frequency.

## Signal-to-Noise Ratio

The signal-to-noise ratio (SNR) is the ratio between the RMS amplitude of the fundamental input frequency and the RMS amplitude of all other frequency components except the first five harmonics and DC.

## Total Harmonic Distortion

Total harmonic distortion is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency. THD is expressed as:
where V 1 is the RMS amplitude of the fundamental frequency and V2 through Vn are the amplitudes of the second through nth harmonics. The THD calculated in this data sheet uses all the harmonics up to the fifth.

## Intermodulation Distortion

If the ADC input signal consists of more than one spectral component, the ADC transfer function nonlinearity can produce intermodulation distortion (IMD) in addition to THD. IMD is the change in one sinusoidal input caused by the presence of another sinusoidal input at a different frequency.
If two pure sine waves of frequencies fa and fb are applied to the ADC input, nonlinearities in the ADC transfer function can create distortion products at the sum and difference frequencies of $\mathrm{mfa} \pm \mathrm{nfb}$, where $m$ and $n=0,1,2,3$, etc. The 3rd order intermodulation products are $2 f \mathrm{fa}+\mathrm{fb}$, $2 \mathrm{fb}+\mathrm{fa}$, $2 \mathrm{fa}-\mathrm{fb}$ and 2 fb - fa. The intermodulation distortion is defined as the ratio of the RMS value of either input tone to the RMS value of the largest 3rd order intermodulation product.

$$
T H D=20 \log \frac{\sqrt{V 2^{2}+V 3^{2}+V 4^{2}+\ldots V n^{2}}}{V 1}
$$

## APPLLCATIONS InFORMATION

## Spurious Free Dynamic Range (SFDR)

Spurious free dynamic range is the peak harmonic or spurious noise that is the largest spectral component excluding the input signal and DC. This value is expressed in decibels relative to the RMS value of a full scale input signal.

## Input Bandwidth

The input bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3dB for a full scale input signal.

## Aperture Delay Time

The time from when a rising ENC equals the ENC voltage to the instant that the input signal is held by the sample and hold circuit.

## Aperture Delay Jitter

The variation in the aperture delay time from conversion to conversion. This random variation will result in noise
when sampling an $A C$ input. The signal to noise ratio due to the jitter alone will be:

$$
\text { SNR }_{\text {JITTER }}=-20 \log (2 \pi) \bullet F_{I N} \bullet T_{J I T T E R}
$$

## CONVERTER OPERATION

The LTC1749 is a CMOS pipelined multistep converter with a front-end PGA. The converter has four pipelined ADC stages; a sampled analog input will result in a digitized value five cycleslater, see the Timing Diagram section. The analog input is differential for improved common mode noise immunity and to maximize the input range. Additionally, the differential input drive will reduce even order harmonics of the sample-and-hold circuit. The encode inputis also differential for improved common mode noise immunity.

The LTC1749 has two phases of operation, determined by the state of the differential ENC/ENC input pins. For brevity, the text will refer to ENC greater than ENC as ENC high and ENC less than ENC as ENC low.

Each pipelined stage shown in Figure 1 contains an ADC, a reconstruction DAC and an interstage residue amplifier.


Figure 1. Functional Block Diagram

## APPLLCATIONS InFORMATION

In operation, the ADC quantizes the input to the stage and the quantized value is subtracted from the input by the DAC to produce a residue. The residue is amplified and output by the residue amplifier. Successive stages operate out of phase so that when the odd stages are outputting their residue, the even stages are acquiring that residue and visa versa.

When ENC is low, the analog input is sampled differentially directly onto the input sample-and-hold capacitors, inside the "Input S/H" shown in the block diagram. At the instant that ENC transitions from low to high, the sampled input is held. While ENC is high, the held input voltage is buffered by the S/H amplifier which drives the first pipelined ADC stage. The first stage acquires the output of the S/H during this high phase of ENC. When ENC goes back low, the first stage produces its residue which is acquired by the second stage. At the same time, the input $\mathrm{S} / \mathrm{H}$ goes back to acquiring the analog input. When ENC goes back high, the second stage produces its residue which is acquired by the third stage. An identical process is repeated for the third stage, resulting in a third stage residue that is sent to the fourth stage ADC for final evaluation.
Each ADC stage following the first has additional range to accommodate flash and amplifier offset errors. Results from all of the ADC stages are digitally synchronized such that the results can be properly combined in the correction logic before being sent to the output buffer.

## SAMPLE/HOLD OPERATION AND INPUT DRIVE

## Sample/Hold Operation

Figure 2 shows an equivalent circuit for the LTC1749 CMOS differential sample-and-hold. The differential analog inputs are sampled directly onto sampling capacitors (Csample) through NMOS switches. This direct capacitor sampling results in lowest possible noise for a given sampling capacitor size. The capacitors shown attached to each input (CPARASITIC) are the summation of all other capacitance associated with each input.
During the sample phase when ENC/ $\overline{E N C}$ is low, the NMOS switch connects the analog inputs to the sampling capacitors and they charge to, and track the differential input voltage. When ENC/ENC transitions from low to high the


Figure 2. Equivalent Input Circuit
sampled input voltage is held on the sampling capacitors. During the hold phase when ENC/ENC is high the sampling capacitors are disconnected from the input and the held voltage is passed to the ADC core for processing. As ENC/ENC transitions from high to low the inputs are reconnected to the sampling capacitors to acquire a new sample. Since the sampling capacitors still hold the previous sample, a charging glitch proportional to the change in voltage between samples will be seen at this time. If the change between the last sample and the new sample is small the charging glitch seen at the input will be small. If the input change is large, such as the change seen with input frequencies near Nyquist, then a larger charging glitch will be seen.

## Common Mode Bias

The ADC sample-and-hold circuit requires differential drive to achieve specified performance. Each input should swing within the valid input range, around a common mode voltage of 2.0V. The $\mathrm{V}_{\text {CM }}$ output pin (Pin 2) may be used to provide the common mode bias level. $\mathrm{V}_{\text {CM }}$ can be tied directly to the center tap of a transformer to set the DC input level or as a reference level to an op amp differential driver circuit. The $\mathrm{V}_{\text {CM }}$ pin must be bypassed to ground close to the ADC with a $4.7 \mu \mathrm{~F}$ or greater capacitor.

## APPLICATIONS InFORMATION

Input Drive Circuits

The LTC1749 requires differential drive for the analog inputs. A balanced input drive will minimize even order harmonics that are due to nonlinear behavior of the input drive circuits and the S/H circuit.
The S/H circuit of the LTC1749 is a switched capacitor circuit (Figure 2). The input drive circuitry will see a sampling glitch at the start of the sampling period, when ENC/ENC falls. Although designed to be linear as possible, a small fraction of this glitch is nonlinear and can result in additional observed distortion if the input drive circuitry is too slow. For most practical circuits the glitch nonlinearity is more than 100 dB below the fundamental. The glitch will decay during the sampling period with a time constant determined by the input drive and S/H circuitry.
For fast settling and wide bandwidth, a low drive impedance is required. The S/H bandwidth is partially determined by the source impedance. The full 500 MHz bandwidth is valid for source impedance (each input) less than $30 \Omega$. Higher source impedance can be used but full amplitude distortion will be better with a source impedance less than $100 \Omega$.

## Transformers

Transformers provide a simple method for converting a single-ended signal to a differential signal; however, they have poor performance characteristics at low and high input frequencies. The lower-3dB corner of RFtransformers can range from tens of kHz to tens of MHz . Operation near this corner results in poor 2nd order harmonic performance due to nonlinear transformer core behavior. The upper -3 dB corner can vary from tens of MHz to several GHz . Operation nearthe uppercorner can result in poor 2nd order performance due to poor balance on the secondary.

Transformers should be selected to have -3dB corners at least one octave away from the desired operating frequency. Transformers with larger cores usually have better performance at lower frequency and perform better when driving heavy loads.
Figure 3a shows the LTC1749 being driven by an RF transformer with a center tapped secondary. The secondary center tap is DC-biased with $\mathrm{V}_{\mathrm{CM}}$, setting the ADC input
signal at its optimum DC level of 2V. In this example a 1:1 transformer is used; however, other transformer impedance ratios may be substituted.

Figure 3b shows the use of a transformer without a center tapped secondary. In this example the secondary is biased with the addition of two resistors placed in series across the secondary winding. The center tap of the secondary resistors is connected to the ADC V Vm output to set the DC $^{\text {on }}$ bias. This circuit is better suited for high input frequency applications since center tapped transformers generally have less bandwidth and poor balance at high frequencies than noncenter tapped transformers.


Figure 3a. Single-Ended to Differential Conversion Using a Transformer


Figure 3b. Using a Transformer Without a Center Tapped Secondary

## Active Drive Circuits

Active circuits, open loop or closed loop, can be used to drive the ADC inputs. Closed-loop circuits such as op amps have excellent DC and low frequency accuracy but have poor high frequency performance. Figure 4 shows the dual $\mathrm{LT}^{\circledR} 1818$ op amp used for single-ended to differential signal conversion. Note that the two op amps do not have the same noise gain, which can result in poor balance at higher frequencies. The op amp configured in a gain of +1

APPLICATIONS INFORMATION


Figure 4. Differential Drive with Op Amps
can be configured in a noise gain of +2 with the addition of two equal valued resistors between the output and inverting input and betweenthe two inputs. This however will raise the noise contributed by the op amps.

## Reference Operation

Figure 5 shows the LTC1749 equivalent reference circuitry consisting of a 2 V bandgap reference, a 3-to-1 switch, a switch control circuit and a difference amplifier.
The 2V bandgap reference serves two functions. First, it is assessable at the $V_{C M}$ pin to provide a DC bias point for setting the common mode voltage of any external input circuitry. Second, it is used to derive internal reference levels that may be used to set the input range of the ADC. An external bypass capacitor is required for the 2 V reference output at the $V_{C M}$ pin. This provides a high frequency low impedance path to ground for internal and external circuitry. This is also the compensation capacitor for the reference, which will not be stable without this capacitor.
To achieve the optimal input range for an application, the internal reference voltage ( $\mathrm{V}_{\text {REF }}$ ) is flexible. The reference switch shown in Figure 5 connects $V_{\text {REF }}$ to one of two internally derived reference voltages, or to an externally derived reference voltage. The internally derived references are selected by strapping the SENSE pin to GND for 0.7 V , or to $\mathrm{V}_{\mathrm{DD}}$ for 1.125 V . When $0.7 \mathrm{~V}>\mathrm{V}_{\text {SENSE }}>1.125 \mathrm{~V}$,


Figure 5. Equivalent Reference Circuit
$V_{\text {SENSE }}$ is directly connected to $V_{\text {REF }}$. Because of the dual nature of the SENSE pin, driving it with a logic device is not recommended.

Reference voltages between 0.7 V and 1.125 V may be programmed with two external resistors as shown in Figure 6a. An external reference may be used by applying its output directly or through a resistor divider to the SENSE pin (Figure 6b). When the SENSE pin is driven with an externally derived reference voltage, it should be bypassed to ground as close to the device as possible with a $1 \mu \mathrm{~F}$ ceramic capacitor.

A difference amplifier generates the high and low references for the ADC. High speed switching circuits are connected to these outputs and they must be externally bypassed. Each output has two pins: REFHA and REFHB for the high reference and REFLA and REFLB for the low reference. The doubled output pins are needed to reduce package inductance. Bypass capacitors must be connected as shown in Figure 5.

# APPLICATIONS INFORMATION 



Figure 6a. 2V Range ADC


Figure 6b. 2V Range ADC with External Reference

## Input Range

The LTC1749 performance may be optimized by adjusting the ADC's input range to meet the requirements of the application. For lower input frequency applications ( $<40 \mathrm{MHz}$ ), the highest input range of $\pm 1.125 \mathrm{~V}(2.25 \mathrm{~V})$ will provide the best SNR while maintaining excellent SFDR. For higher input frequencies (>80MHz), a lower input range will provide better SFDR performance with a reduction in SNR.

The input range of the $A D C$ is determined as $\pm V_{\text {REF }} / A_{P G A}$, where $\mathrm{V}_{\text {REF }}$ is the reference voltage (described in the Reference Operation section) and ApGA is the effective

PGA gain. Table 1 shows the input range of the ADC versus the state of the two pins, PGA and SENSE.

## Driving the Encode Inputs

The noise performance of the LTC1749 can depend on the encode signal quality as much as on the analog input. The ENC/ENC inputs are intended to be driven differentially, primarily for immunity from common mode noise sources. Each input is biased through a 6 k resistor to a 2 V bias. The bias resistors set the DC operating point for transformer coupled drive circuits and can set the logic threshold for single-ended drive circuits.
Any noise present on the encode signal will result in additional aperture jitter that will be RMS summed with the inherent ADC aperture jitter.
In applications where jitter is critical (high input frequencies) take the following into consideration:

1. Differential drive should be used.
2. Use as large an amplitude as possible; if transformer coupled use a higher turns ratio to increase the amplitude.
3. If the ADC is clocked with a sinusoidal signal, filter the encode signal to reduce wideband noise.
4. Balance the capacitance and series resistance at both encode inputs so that any coupled noise will appear at both inputs as common mode noise.

The encode inputs have a common mode range of 1.8 V to $V_{D D}$. Each input may be driven from ground to $V_{D D}$ for single-ended drive.

Table 1

| PGA | $\mathrm{V}_{\text {SENSE }}$ | INPUT RANGE | COMMENTS |
| :---: | :---: | :---: | :---: |
| 0 | $=V_{D D}$ | $2.25 V_{\text {P-p }}$ Differential | Best Noise, SNR = 71.8dB. Good SFDR, >80dB Up to 100MHz |
| 1 | $=V_{D D}$ | $1.35 V_{\text {P-P }}$ Differential | Improved High Frequency Distortion. SNR = 70.5dB. SFDR > 80dB Up to 250MHz |
| 0 | = GND | 1.4VP-p Differential | Reduced Internal Reference Mode with PGA $=0$. Provides Similar Input Range as $V_{\text {SENSE }}=V_{D D}$ and PGA $=0$ But with Worse Noise. SNR $=70.3 \mathrm{~dB}$ |
| 1 | $=$ GND | 0.84V $\mathrm{V}_{\text {P-p }}$ Differential | Smallest Possible Input Span. Useful for Improved Distortion at Very High Frequencies, But with Reduced Noise Performance. SNR = 69dB |
| 0 | $0.7 \mathrm{~V}<\mathrm{V}_{\text {SENSE }}<1.125 \mathrm{~V}$ | $2 \times \mathrm{V}_{\text {SENSE }}$ Differential | Adjustable Input Range with Better Noise Performance. SNR $=71.8 \mathrm{~dB}$ with $V_{\text {SENSE }}=1.125 \mathrm{~V}$, SNR $=70.3 \mathrm{~dB}$ with $\mathrm{V}_{\text {SENSE }}=0.7 \mathrm{~V}$ |
| 1 | $0.7 \mathrm{~V}<\mathrm{V}_{\text {SENSE }}<1.125 \mathrm{~V}$ | $1.2 \times \mathrm{V}_{\text {SENSE }}$ Differential | Adjustable Input Range with Better High Frequency Distortion. SNR $=70.5 \mathrm{~dB}$ with $V_{\text {SENSE }}=1.125 \mathrm{~V}$, SNR $=69 \mathrm{~dB}$ with $\mathrm{V}_{\text {SENSE }}=0.7 \mathrm{~V}$ |

## APPLICATIONS InFORMATION



Figure 7. Transformer Driven ENC/ENC


Figure 8a. Single-Ended ENC Drive, Not Recommended for Low Jitter


Figure 8b. ENC Drive Using a CMOS-to-PECL Translator

## Maximum and Minimum Encode Rates

The maximum encode rate for the LTC1749 is 80Msps. For the ADC to operate properly the encode signal should have a $50 \%( \pm 4 \%)$ duty cycle. Each half cycle must have at least 6 ns for the ADC internal circuitry to have enough settling time for proper operation. Achieving a precise $50 \%$ duty cycle is easy with differential sinusoidal drive using a transformer or using symmetric differential logic such as PECL or LVDS. When using a single-ended encode signal asymmetric rise and fall times can result in duty cycles that are far from $50 \%$.

At sample rates slower than 80Msps the duty cycle can vary from $50 \%$ as long as each half cycle is at least 6 ns.
The lower limit of the LTC1749 sample rate is determined by droop of the sample-and-hold circuits. The pipelined
architecture of this ADC relies on storing analog signals on small valued capacitors. Junction leakage will discharge the capacitors. The specified minimum operating frequency for the LTC1749 is 1Msps.

## DIGITAL OUTPUTS

## Digital Output Buffers

Figure 9 shows an equivalent circuit for a single output buffer. Each buffer is powered by $\mathrm{OV}_{D D}$ and OGND , isolated from the ADC power and ground. The additional N -channel transistor in the output driver allows operation down to low voltages. The internal resistor in series with the output makes the output appear as $50 \Omega$ to external circuitry and may eliminate the need for external damping resistors.

## APPLICATIONS INFORMATION



Figure 9. Equivalent Circuit for a Digital Output Buffer

## Output Loading

As with all high speed/high resolution converters the digital output loading can affect the performance. The digital outputs of the LTC1749 should drive a minimal capacitive load to avoid possible interaction between the digital outputs and sensitive input circuitry. The output should be buffered with a device such as an ALVCH16373 CMOS latch. For full speed operation the capacitive Ioad should be kept under 10pF. A resistor in series with the output may be used but is not required since the ADC has a series resistor of $43 \Omega$ on chip.
Lower $\mathrm{OV}_{D D}$ voltages will also help reduce interference from the digital outputs.

## Format

The LTC1749 parallel digital output can be selected for offset binary or 2's complement format. The format is selected with the MSBINV pin; high selects offset binary.

## Overflow Bit

An overflow output bit indicates when the converter is overranged or underranged. When OF outputs a logic high the converter is either overranged or underranged.

## Output Clock

The ADC has a delayed version of the ENC input available as a digital output, CLKOUT. The CLKOUT pin can be used to synchronize the converter data to the digital system.

This is necessary when using a sinusoidal encode. Data will be updated just after CLKOUT falls and can be latched on the rising edge of CLKOUT.

## Output Driver Power

Separate output power and ground pins allow the output drivers to be isolated from the analog circuitry. The power supply for the digital output buffers, $O V_{D D}$, should be tied to the same power supply as for the logic being driven. For example if the converter is driving a DSP powered by a 3 V supply then $\mathrm{OV}_{\mathrm{DD}}$ should be tied to that same 3 V supply. $0 \mathrm{~V}_{\mathrm{DD}}$ can be powered with any voltage up to 5 V . The logic outputs will swing between OGND and OV $\mathrm{DD}^{\text {. }}$

## GROUNDING AND BYPASSING

The LTC1749 requires a printed circuit board with a clean unbroken ground plane. A multilayer board with an internal ground plane is recommended. The pinout of the LTC1749 has been optimized for a flowthrough layout so that the interaction between inputs and digital outputs is minimized. Layout for the printed circuit board should ensure that digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital track alongside an analog signal track or underneath the ADC.

High quality ceramic bypass capacitors should be used at the $\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{CM}}$, REFHA, REFHB, REFLA and REFLB pins as shown in the block diagram on the front page of this data

## APPLICATIONS InFORMATION

sheet. Bypass capacitors must be located as close to the pins as possible. Of particular importance are the capacitors between REFHA and REFLB and between REFHB and REFLA. These capacitors should be as close to the device as possible ( 1.5 mm or less). Size 0402 ceramic capacitors are recomended. The large $4.7 \mu \mathrm{~F}$ capacitorbetween REFHA and REFLA can be somewhat further away. The traces connecting the pins and bypass capacitors must be kept short and should be made as wide as possible.
The LTC1749 differential inputs should run parallel and close to each other. The input traces should be as short as possible to minimize capacitance and to minimize noise pickup.
An analog ground plane separate from the digital processing system ground should be used. All ADC ground pins labeled GND should connect to this plane. All ADC VDD bypass capacitors, reference bypass capacitors and input filter capacitors should connect to this analog plane. The LTC1749 has three output driver ground pins, labeled OGND (Pins 27, 38 and 47). These grounds should connect to the digital processing system ground. The output
driver supply, $\mathrm{OV}_{\mathrm{DD}}$ should be connected to the digital processing system supply. OV DD $^{\text {bypass capacitors should }}$ bypass to the digital system ground. The digital processing system ground should be connected to the analog plane at ADC OGND (Pin 38).

## HEAT TRANSFER

Most of the heat generated by the LTC1749 is transferred from the die through the package leads onto the printed circuit board. In particular, ground pins 12, 13, 36 and 37 are fused to the die attach pad. These pins have the lowest thermal resistance between the die and the outside environment. It is critical that all ground pins are connected to a ground plane of sufficient area. The layout of the evaluation circuit shown on the following pages has a low thermal resistance path to the internal ground plane by using multiple vias near the ground pins. A ground plane of this size results in a thermal resistance from the die to ambient of $35^{\circ} \mathrm{C} / \mathrm{W}$. Smaller area ground planes or poorly connected ground pins will result in higher thermal resistance.

PACKAGE DESCRIPTION
FW Package
48-Lead Plastic TSSOP (6.1mm)
(Reference LTC DWG \# 05-08-1651)



## NOTE:

1. CONTROLLING DIMENSION: MILLIMETERS
2. DIMENSIONS ARE IN $\frac{\text { MILLIMETERS }}{\text { (INCHES) }}$
3. DRAWING NOT TO SCALE

## RELATGD PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LTC1405 | 12-Bit, 5Msps Sampling ADC with Parallel Output | Pin Compatible with the LTC1420 |
| LTC1406 | 8-Bit, 20Msps ADC | Undersampling Capability up to 70MHz |
| LTC1411 | 14-Bit, 2.5Msps ADC | 5V, No Pipeline Delay, 80dB SINAD |
| LTC1412 | 12-Bit, 3Msps, Sampling ADC | $\pm 5 \mathrm{~V}$, No Pipeline Delay, 72dB SINAD |
| LTC1414 | 14-Bit, 2.2Msps ADC | $\pm 5 \mathrm{~V}$, 81dB SINAD and 95dB SFDR |
| LTC1420 | 12-Bit, 10Msps ADC | 71dB SINAD and 83dB SFDR at Nyquist |
| $\underline{\text { LT }{ }^{\text {® }} 1461}$ | Micropower Precision Series Reference | 0.04\% Max Initial Accuracy, 3ppm/ ${ }^{\circ} \mathrm{C}$ Drift |
| LTC1666 | 12-Bit, 50Msps DAC | Pin Compatible with the LTC1668, LTC1667 |
| LTC1667 | 14-Bit, 50Msps DAC | Pin Compatible with the LTC1668, LTC1666 |
| LTC1668 | 16-Bit, 50Msps DAC | 16-Bit Monotonic, 87dB SFDR, 5pV-s Glitch Impulse |
| LTC1741 | 12-Bit, 65Msps ADC | Pin Compatible with the LTC1743, LTC1745, LTC1747 |
| LTC1742 | 14-Bit, 65Msps ADC | Pin Compatible with the LTC1744, LTC1746, LTC1748 |
| LTC1743 | 12-Bit, 50Msps ADC | Pin Compatible with the LTC1741, LTC1745, LTC1747 |
| $\underline{\text { LTC1744 }}$ | 14-Bit, 50Msps ADC | Pin Compatible with the LTC1742, LTC1746, LTC1748 |
| LTC1745 | 12-Bit, 25Msps ADC | Pin Compatible with the LTC1741, LTC1743, LTC1747 |
| LTC1746 | 14-Bit, 25Msps ADC | Pin Compatible with the LTC1742, LTC1744, LTC1748 |
| LTC1747 | 12-Bit, 80Msps ADC | Pin Compatible with the LTC1741, LTC1743, LTC1745 |
| LTC1748 | 14-Bit, 80Msps ADC | Pin Compatible with the LTC1742, LTC1744, LTC1746 |
| LTC1750 | 14-Bit, 80Msps ADC with Wide Bandwidth | Pin Compatible with the LTC1749 |
| LT1807 | 325MHz, Low Distortion Dual Op Amp | Rail-to-Rail Input and Output |
| $\underline{\text { LT5512 }}$ | High Signal Level Down Converting Mixer | DC to 3GHz, 17dBm IIP3, Integrated L0 Buffer |
| $\underline{\text { LT5515 }}$ | Direct Conversion Demodulator | 1.5 GHz to $2.5 \mathrm{GHz}, 21.5 \mathrm{dBm}$ IIP3, Integrated L0 Quadrature Generator |
| LT5516 | Direct Conversion Quadrature Demodulator | 800 MHz to 3GHz, 17dBm IIP3, Integrated LO Buffer |
| LT5522 | High Signal Level Down Converting Mixer | 600 MHz to 3GHz, 25dBm IIP3, Integrated LO Buffer |


[^0]:    $\boldsymbol{\varnothing}$, LTC and LT are registered trademarks of Linear Technology Corporation.

