## features

- Up to 2 Differential or 4 Single-Ended Inputs
- Easy Drive Technology Enables Rail-to-Rail Inputs with Zero Differential Input Current
- Directly Digitizes High Impedance Sensors with Full Accuracy
- 600nV RMS Noise
- Programmable Gain from 1 to 256
- Integrated High Accuracy Temperature Sensor
- GND to VCC Input/Reference Common Mode Range
- Programmable $50 \mathrm{~Hz}, 60 \mathrm{~Hz}$, or Simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ Rejection Mode
- 2ppm INL, No Missing Codes
- 1ppm Offset and 15ppm Full-Scale Error
- $2 x$ Speed Mode/Reduced Power Mode ( 15 Hz Using Internal Oscillator and $80 \mu \mathrm{~A}$ at 7.5 Hz Output)
- No Latency: Digital Filter Settles in a Single Cycle, Even After a New Channel is Selected
- Single Supply 2.7V to 5.5 V Operation ( 0.8 mW )
- Internal Oscillator
- Tiny $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN Package


## APPLICATIONS

- Direct Sensor Digitizer
- Direct Temperature Measurement
- Instrumentation
- Industrial Process Control


## 16-Bit 2-/4-Channel $\Delta \Sigma$ ADC with PGA and Easy Drive Input Current Cancellation DESCRIPTION

The LTC ${ }^{\circledR} 2486$ is a 4-channel (2-channel differential), 16-bit, No Latency $\Delta \Sigma^{\text {TM }}$ ADC with Easy Drive ${ }^{\text {TM }}$ technology. The patented sampling scheme eliminates dynamic input current errors and the shortcomings of on-chip buffering through automatic cancellation of differential input current. This allows large external source impedances and rail-torail input signals to be directly digitized while maintaining exceptional DC accuracy.
The LTC2486 includes programmable gain, a high accuracy temperature sensor, and an integrated oscillator. This device can be configured to measure an external signal (from combinations of 4 analog input channels operating in single ended or differential modes) or its internal temperature sensor. It can be programmed to reject line frequencies of 50 Hz , 60 Hz , or simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$, provide a programmable gain from 1 to 256 in 8 steps, and configured to double its output rate. The integrated temperature sensor offers $1 / 2^{\circ} \mathrm{C}$ resolution and $2^{\circ} \mathrm{C}$ absolute accuracy.

The LTC2486 allows a wide common mode input range ( 0 V to $\mathrm{V}_{\mathrm{CC}}$ ), independent of the reference voltage. Any combination of single-ended or differential inputs can be selected and the first conversion after a new channel selection is valid.

[^0]
## TYPICAL APPLICATION

Data Acquisition System with Temperature Compensation


Absolute Temperature Error


## absolute maximum ratings

## PIn CONFIGURATION

(Notes 1, 2)
Supply Voltage ( $\mathrm{V}_{\text {CC }}$ ) .................................. -0.3 V to 6V
Analog Input Voltage
(CHO to CH3, COM).................. -0.3 V to $\left(\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}\right)$
$\mathrm{REF}^{+}$, REF $^{-}$............................... -0.3 V to ( $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ )
Digital Input Voltage..................... -0.3 V to ( $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ )
Digital Output Voltage................... -0.3 V to $\left(\mathrm{V}_{C C}+0.3 \mathrm{~V}\right)$
Operating Temperature Range
LTC2486C
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
LTC2486I ............................................ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Storage Temperature Range .................. $65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$


14-LEAD ( $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ ) PLASTIC DFN
$T_{J M A X}=125^{\circ} \mathrm{C}, \theta_{J A}=37^{\circ} \mathrm{C} / \mathrm{W}$
EXPOSED PAD (PIN 15) IS GND, MUST BE SOLDERED TO PCB

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC2486CDE\#PBF | LTC2486CDE\#TRPBF | 2486 | $14-$ Lead $(4 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC2486IDE\#PBF | LTC2486IDE\#TRPBF | 2486 | $14-$ Lead $(4 \mathrm{~mm} \times 3 \mathrm{~mm})$ Plastic DFN | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

## ELECTRICAL CHPRACERISTCS (ORMPLSPEED) The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Notes 3,4)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution (No Missing Codes) | $0.1 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }},-\mathrm{FS} \leq \mathrm{V}_{\text {IN }} \leq+\mathrm{FS}$ (Note 5) |  | 16 |  |  | Bits |
| Integral Nonlinearity | $\begin{aligned} & 5 \mathrm{~V} \leq V_{C C} \leq 5.5 \mathrm{~V}, V_{\text {REF }}=5 \mathrm{~V}, V_{\text {IN(CM })}=2.5 \mathrm{~V} \text { (Note 6) } \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}, V_{\text {IN(CM }}=1.25 \mathrm{~V} \text { (Note 6) } \\ & \hline \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | 20 | $\begin{aligned} & \text { ppm of } V_{\text {REF }} \\ & \text { ppm of } V_{\text {REF }} \end{aligned}$ |
| Offset Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC, }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ (Note 14) | $\bullet$ |  | 0.5 | 5 | $\mu \mathrm{V}$ |
| Offset Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ |  |  | 10 |  | $\mathrm{nV} /{ }^{\circ} \mathrm{C}$ |
| Positive Full-Scale Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.75 \mathrm{~V}_{\text {REF }} \mathrm{IN}^{-}=0.25 \mathrm{~V}_{\text {REF }}$ | $\bullet$ |  |  | 32 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Positive Full-Scale Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.75 \mathrm{~V}_{\text {REF }} \mathrm{IN}^{-}=0.25 \mathrm{~V}_{\text {REF }}$ |  |  | 0.1 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Negative Full-Scale Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC, }}, \mathrm{IN}^{+}=0.25 \mathrm{~V}_{\text {REF }} \mathrm{IN}^{-}=0.75 \mathrm{~V}_{\text {REF }}$ | $\bullet$ |  |  | 32 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Negative Full-Scale Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.25 \mathrm{~V}_{\text {REF }} \mathrm{IN}^{-}=0.75 \mathrm{~V}_{\text {REF }}$ |  |  | 0.1 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Total Unadjusted Error | $\begin{aligned} & 5 \mathrm{~V} \leq V_{C C} \leq 5.5 \mathrm{~V}, V_{\text {REF }}=2.5 \mathrm{~V}, V_{\text {IN(CM }}=1.25 \mathrm{~V} \\ & 5 \mathrm{~V} \leq V_{C C} \leq 5.5 \mathrm{~V}, V_{\text {REF }}=5 \mathrm{~V}, V_{\text {IN }(C M)}=2.5 \mathrm{~V} \\ & 2.7 \mathrm{~V} \leq V_{C C} \leq 5.5 \mathrm{~V}, V_{\text {REF }}=2.5 \mathrm{~V}, V_{\text {IN(CM }}=1.25 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 15 \\ & 15 \\ & 15 \end{aligned}$ |  | ppm of $V_{\text {REF }}$ ppm of $V_{\text {REF }}$ ppm of $\mathrm{V}_{\text {REF }}$ |
| Output Noise | $\begin{aligned} & 5.5 \mathrm{~V}<\mathrm{V}_{C C}<2.7 \mathrm{~V}, 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{REF}} \leq \mathrm{V}_{\mathrm{CC}}, \\ & G N D \leq I \mathrm{~N}^{+}=I \mathrm{~N}^{-} \leq \mathrm{V}_{\mathrm{CC}}(\text { Note } 13) \end{aligned}$ |  |  | 0.6 |  | $\mu \mathrm{V}_{\text {RMS }}$ |
| Internal PTAT Signal | $\mathrm{T}_{\mathrm{A}}=27^{\circ} \mathrm{C}$ (Note 14) |  | 27.8 | 28.0 | 28.2 | mV |
| Internal PTAT Temperature Coefficient |  |  |  | 93.5 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Programmable Gain |  | $\bullet$ | 1 |  | 256 |  |

ELECTRICAL CHARACTERISTICS (2X SPEED) The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Notes 3, 4)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Resolution (No Missing Codes) | $0.1 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }},-\mathrm{FS} \leq \mathrm{V}_{\text {IN }} \leq+\mathrm{FS}$ (Note 5) |  | 16 |  |  | Bits |
| Integral Nonlinearity | $\begin{aligned} & 5 \mathrm{~V} \leq V_{C C} \leq 5.5 \mathrm{~V}, V_{\text {REF }}=5 \mathrm{~V}, V_{\text {IN }(C M)}=2.5 \mathrm{~V} \text { (Note 6) } \\ & 2.7 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}, V_{\text {IN (CM })}=1.25 \mathrm{~V} \text { (Note 6) } \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 2 \\ & 1 \end{aligned}$ | 20 | ppm of $V_{\text {REF }}$ <br> ppm of $V_{\text {REF }}$ |
| Offset Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}($ Note 14) | $\bullet$ |  | 0.2 | 2 | mV |
| Offset Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ |  |  | 100 |  | $\mathrm{nV} /{ }^{\circ} \mathrm{C}$ |
| Positive Full-Scale Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.75 \mathrm{~V}_{\text {REF }} \mathrm{IN}^{-}=0.25 \mathrm{~V}_{\text {REF }}$ | $\bullet$ |  |  | 32 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Positive Full-Scale Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.75 \mathrm{~V}_{\text {REF }} \mathrm{IN}^{-}=0.25 \mathrm{~V}_{\text {REF }}$ |  |  | 0.1 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Negative Full-Scale Error | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.25 \mathrm{~V}_{\text {REF }} \mathrm{IN}^{-}=0.75 \mathrm{~V}_{\text {REF }}$ | $\bullet$ |  |  | 32 | ppm of $\mathrm{V}_{\text {REF }}$ |
| Negative Full-Scale Error Drift | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{IN}^{+}=0.25 \mathrm{~V}_{\text {REF }} \mathrm{IN}^{-}=0.75 \mathrm{~V}_{\text {REF }}$ |  |  | 0.1 |  | ppm of $\mathrm{V}_{\text {REF }} /{ }^{\circ} \mathrm{C}$ |
| Output Noise | $2.7 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}, 2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ |  |  | 0.85 |  | $\mu \mathrm{V}_{\mathrm{RMS}}$ |
| Programmable Gain |  | $\bullet$ | 1 |  | 128 |  |

COMVERTER CHARACTERASTICS The o denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Common Mode Rejection DC | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ (Note 5) | $\bullet$ | 140 |  |  | dB |
| Input Common Mode Rejection $50 \mathrm{~Hz} \pm 2 \%$ | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ (Note 5) | $\bullet$ | 140 |  |  | dB |
| Input Common Mode Rejection $60 \mathrm{~Hz} \pm 2 \%$ | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ (Note 5) | $\bullet$ | 140 |  |  | dB |
| Input Normal Mode Rejection $50 \mathrm{~Hz} \pm 2 \%$ | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}($ Notes 5, 7) | $\bullet$ | 110 | 120 |  | dB |
| Input Normal Mode Rejection $60 \mathrm{~Hz} \pm 2 \%$ | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}($ Notes 5, 8) | $\bullet$ | 110 | 120 |  | dB |
| Input Normal Mode Rejection $50 \mathrm{~Hz} / 60 \mathrm{~Hz} \pm 2 \%$ | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ (Notes 5, 9) | $\bullet$ | 87 |  |  | dB |
| Reference Common Mode Rejection DC | $2.5 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq \mathrm{V}_{\text {CC }}, \mathrm{GND} \leq \mathrm{IN}^{+}=\mathrm{IN}^{-} \leq \mathrm{V}_{\text {CC }}$ (Note 5) | $\bullet$ | 120 | 140 |  | dB |
| Power Supply Rejection DC | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{IN}^{+}=\mathrm{IN}^{-}=\mathrm{GND}$ |  |  | 120 |  | dB |
| Power Supply Rejection, $50 \mathrm{~Hz} \pm 2 \%$ | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{IN}^{+}=\mathrm{IN}^{-}=\mathrm{GND}$ (Notes 7, 9) |  |  | 120 |  | dB |
| Power Supply Rejection, $60 \mathrm{~Hz} \pm 2 \%$ | $\mathrm{V}_{\text {REF }}=2.5 \mathrm{~V}, \mathrm{IN}^{+}=\mathrm{IN}^{-}=\mathrm{GND}$ (Notes 8, 9) |  |  | 120 |  | dB |

 temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1 \mathrm{~N}^{+}$ | Absolute/Common Mode IN+ Voltage <br> (IN+ Corresponds to the Selected Positive Input Channel) |  |  | GND - 0.3V |  | $\mathrm{V}_{\text {CC }}+0.3 \mathrm{~V}$ | V |
| $1 \mathrm{~N}^{-}$ | Absolute/Common Mode IN- Voltage ( $\mathrm{IN}^{-}$Corresponds to the Selected Negative Input Channel) |  |  | GND - 0.3V |  | $\mathrm{V}_{\text {cC }}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\text {IN }}$ | Input Differential Voltage Range ( $\mathrm{IN}^{+}$- $\mathrm{IN}^{-}$) |  | $\bullet$ | -FS |  | +FS | V |
| FS | Full Scale of the Differential Input ( $\left.\mathrm{IN}^{+}-\mathrm{IN}^{-}\right)$ |  | $\bullet$ | $0.5 \mathrm{~V}_{\text {REF }} /$ Gain |  |  | V |
| LSB | Least Significant Bit of the Output Code |  | $\bullet$ | FS/ $22^{16}$ |  |  |  |
| REF+ | Absolute/Common Mode REF+ Voltage |  | $\bullet$ | 0.1 |  | $V_{C C}$ | V |
| REF- | Absolute/Common Mode REF- Voltage |  | $\bullet$ | GND |  | REF+ -0.1 V | V |
| $V_{\text {REF }}$ | Reference Voltage Range (REF ${ }^{+}$REF ${ }^{-}$) |  | $\bullet$ | 0.1 |  | $V_{C C}$ | V |
| $\mathrm{C}_{\text {S( }\left(\mathbb{N}_{+}\right)}$ | IN+ Sampling Capacitance |  |  |  | 11 |  | pF |
| $\mathrm{C}_{\text {S(IN-) }}$ | IN- Sampling Capacitance |  |  |  | 11 |  | pF |
| $\mathrm{C}_{\text {S(VREF) }}$ | $V_{\text {REF }}$ Sampling Capacitance |  |  |  | 11 |  | pF |
| IDC_LEAK(IN ${ }^{+}$) | IN+ DC Leakage Current | Sleep Mode, $\mathrm{IN}^{+}=$GND | $\bullet$ | -10 | 1 | 10 | nA |
| $\underline{\text { IDC_LEAK(IN }{ }^{-} \text {) }}$ | IN ${ }^{-}$DC Leakage Current | Sleep Mode, $\mathrm{IN}^{-}$= GND | $\bullet$ | -10 | 1 | 10 | nA |
| IDC_LEAK(REF ${ }^{+}$) | REF+ DC Leakage Current | Sleep Mode, REF $=\mathrm{V}_{\text {CC }}$ | $\bullet$ | -100 | 1 | 100 | nA |
| IDC_LEAK(REF-) | REF- DC Leakage Current | Sleep Mode, REF- = GND | $\bullet$ | -100 | 1 | 100 | nA |
| $\mathrm{t}_{\text {OPEN }}$ | MUX Break-Before-Make |  |  |  | 50 |  | ns |
| QIRR | MUX Off Isolation | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {P-P }}$ DC to 1.8 MHz |  |  | 120 |  | dB |

## DCGTALIRPUTS ARP PICITALOUTPUTS The e denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage ( $\left.\overline{\mathrm{CS}}, \mathrm{f}_{0}, \mathrm{SDI}\right)$ | $2.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ (Note 18) | $\bullet$ | $V_{\text {CC }}-0.5$ |  |  | V |
| VIL | Low Level Input Voltage (言, $\left.\mathrm{f}_{0}, \mathrm{SDI}\right)$ | $2.7 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}$ | $\bullet$ |  |  | 0.5 | V |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage (SCK) | $2.7 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V}$ (Notes 10, 15) | $\bullet$ | $V_{\text {CC }}-0.5$ |  |  | V |
| VIL | Low Level Input Voltage (SCK) | $2.7 \mathrm{~V} \leq \mathrm{V}_{\text {CC }} \leq 5.5 \mathrm{~V}$ (Notes 10, 15) | $\bullet$ |  |  | 0.5 | V |
| $1{ }_{\text {IN }}$ | Digital Input Current ( $\overline{\mathrm{CS}}, \mathrm{f}_{0}, \mathrm{SDI}$ ) | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\underline{1 N}$ | Digital Input Current (SCK) | OV $\leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}($ Notes 10, 15) | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance ( $\overline{\text { CS }}, \mathrm{f}_{0}, \mathrm{SDI}$ ) |  |  |  | 10 |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Digital Input Capacitance (SCK) | (Notes 10, 15) |  |  | 10 |  | pF |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage (SDO) | $\mathrm{I}_{0}=-800 \mu \mathrm{~A}$ | $\bullet$ | $V_{C C}-0.5$ |  |  | V |
| $\mathrm{V}_{\text {OL }}$ | Low Level Output Voltage (SDO) | $\mathrm{I}_{0}=1.6 \mathrm{~mA}$ | $\bullet$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage (SCK) | $\mathrm{I}_{0}=-800 \mu \mathrm{~A}$ (Notes 10, 17) | $\bullet$ | $V_{\text {CC }}-0.5$ |  |  | V |
| $\mathrm{V}_{0 \mathrm{~L}}$ | Low Level Output Voltage (SCK) | $\mathrm{I}_{0}=1.6 \mathrm{~mA}$ (Notes 10, 17) | $\bullet$ |  |  | 0.4 | V |
| $\mathrm{I}_{0 Z}$ | Hi-Z Output Leakage (SDO) |  | $\bullet$ | -10 |  | 10 | $\mu \mathrm{A}$ |

POWER REQUIREMERTS
The - denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {CC }}$ | Supply Voltage |  | $\bullet$ | 2.7 |  | 5.5 | V |
| $I_{C C}$ | Supply Current | Conversion Current (Note 12) <br> Temperature Measurement (Note 12) <br> Sleep Mode (Note 12) | $\bullet$ |  | $\begin{gathered} 160 \\ 200 \\ 1 \end{gathered}$ | $\begin{gathered} 275 \\ 300 \\ 2 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

DIGITAL IMPUTS AחD DIGITAL OUTPUTS The • denotes the speciifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 3)

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {EOSC }}$ | External Oscillator Frequency Range | (Note 16) | $\bullet$ | 10 |  | 4000 | kHz |
| theo | External Oscillator High Period |  | $\bullet$ | 0.125 |  | 50 | $\mu \mathrm{s}$ |
| tLE0 | External Oscillator Low Period |  | $\bullet$ | 0.125 |  | 50 | $\mu \mathrm{s}$ |
| toonv_1 | Conversion Time for 1x Speed Mode | 50Hz Mode 60Hz Mode Simultaneous 50/60Hz Mode External Oscillator | $\stackrel{\bullet}{\bullet}$ | $\begin{gathered} 157.2 \\ 131 \\ 144.1 \end{gathered}$ | 160.3 133.6 146.9 $41036 / /_{\text {EOSC }}$ (in kHz) | $\begin{aligned} & 163.5 \\ & 136.3 \\ & 149.9 \end{aligned}$ | ms ms ms ms |
| tconv_2 | Conversion Time for $2 \times$ Speed Mode | 50Hz Mode 60 Hz Mode Simultaneous 50/60Hz Mode External Oscillator | $\stackrel{\bullet}{\bullet}$ | $\begin{aligned} & \hline 78.7 \\ & 65.6 \\ & 72.2 \end{aligned}$ | 80.3 66.9 73.6 20556/f EOSC (in kHz) | $\begin{aligned} & 81.9 \\ & 68.2 \\ & 75.1 \end{aligned}$ | ms ms ms ms |
| fisck | Internal SCK Frequency | Internal Oscillator (Notes 10, 17) <br> External Oscillator (Notes 10, 11, 15) |  |  | $\begin{gathered} 38.4 \\ \mathrm{f}_{\mathrm{EOSC}} / 8 \\ \hline \end{gathered}$ |  | kHz kHz |
| DISCK | Internal SCK Duty Cycle | (Notes 10, 17) | $\bullet$ | 45 |  | 55 | \% |
| feSck | External SCK Frequency Range | (Notes 10, 11, 15) | $\bullet$ |  |  | 4000 | kHz |
| tLESCK | External SCK Low Period | (Notes 10, 11, 15) | $\bullet$ | 125 |  |  | ns |
| thesck | External SCK High Period | (Notes 10, 11, 15) | $\bullet$ | 125 |  |  | ns |
| todut_ISCK | Internal SCK 24-Bit Data Output Time | Internal Oscillator (Notes 10, 17) <br> External Oscillator (Notes 10, 11, 15) | $\bullet$ | 0.61 | $\begin{gathered} 0.625 \\ 192 / f_{\mathrm{EOSC}}(\text { in kHz }) \end{gathered}$ | 0.64 | ms ms |
| tDOUT_ESCK | External SCK 24-Bit Data Output Time | (Notes 10, 11, 15) |  |  | 24/fesck (in kHz) |  | ms |
| $\mathrm{t}_{1}$ | $\overline{C S} \downarrow$ to SDO Low |  | $\bullet$ | 0 |  | 200 | ns |
| $\mathrm{t}_{2}$ | $\overline{\text { CS }} \uparrow$ to SDO High Z |  | $\bullet$ | 0 |  | 200 | ns |
| $\mathrm{t}_{3}$ | $\overline{\text { CS }} \downarrow$ to SCK $\downarrow$ | Internal SCK Mode | $\bullet$ | 0 |  | 200 | ns |
| $\mathrm{t}_{4}$ | $\overline{\text { CS }} \downarrow$ to SCK $\uparrow$ | External SCK Mode | $\bullet$ | 50 |  |  | ns |
| tıamax | SCK $\downarrow$ to SDO Valid |  | $\bullet$ |  |  | 200 | ns |
| tıamin | SDO Hold After SCK $\downarrow$ | (Note 5) | $\bullet$ | 15 |  |  | ns |
| $\mathrm{t}_{5}$ | SCK Set-Up Before $\overline{C S} \downarrow$ |  | $\bullet$ | 50 |  |  | ns |
| $\mathrm{t}_{7}$ | SDI Setup Before SCK $\uparrow$ | (Note 5) | $\bullet$ | 100 |  |  | ns |
| $\mathrm{t}_{8}$ | SDI Hold After SCK $\uparrow$ | (Note 5) | $\bullet$ | 100 |  |  | ns |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: All voltage values are with respect to GND.
Note 3: Unless otherwise specified:

$$
\begin{aligned}
& V_{C C}=2.7 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\
& V_{\text {REFCM }}=\mathrm{V}_{\text {REF }} / 2, \mathrm{~F}_{\mathrm{S}}=0.5 \mathrm{~V}_{\text {REF }} / \text { Gain }
\end{aligned}
$$

$$
V_{I N}=I N^{+}-I N^{-}, V_{I N(C M)}=\left(I^{+}-I N^{-}\right) / 2
$$

where $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$are the selected input channels.
Note 4: Use internal conversion clock or external conversion clock source with $\mathrm{f}_{\mathrm{EOSC}}=307.2 \mathrm{kHz}$ unless other wise specified.
Note 5: Guaranteed by design, not subject to test.
Note 6: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band.
Note 7: 50 Hz mode (internal oscillator) or $\mathrm{f}_{\mathrm{EOSC}}=256 \mathrm{kHz} \pm 2 \%$ (external oscillator).
Note 8: 60 Hz mode (internal oscillator) or $\mathrm{f}_{\mathrm{EOSC}}=307.2 \mathrm{kHz} \pm 2 \%$ (external oscillator).

Note 9: Simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ mode (internal oscillator) or $\mathrm{f}_{\mathrm{EOSC}}=$ $280 \mathrm{kHz} \pm 2 \%$ (external oscillator).
Note 10: The SCK can be configured in external SCK mode or internal SCK mode. In external SCK mode, the SCK pin is used as a digital input and the driving clock is $\mathrm{f}_{\text {ESCK. }}$. In the internal SCK mode, the SCK pin is used as a digital output and the output clock signal during the data output is $\mathrm{f}_{\mathrm{ISCK}}$.
Note 11: The external oscillator is connected to the $f_{0}$ pin. The external oscillator frequency, $\mathrm{f}_{\mathrm{EOSC}}$, is expressed in kHz.
Note 12: The converter uses its internal oscillator.
Note 13: The output noise includes the contribution of the internal calibration operations.
Note 14: Guaranteed by design and test correlation.
Note 15: The converter is in external SCK mode of operation such that the SCK pin is used as a digital input. The frequency of the clock signal driving SCK during the data output is $\mathrm{f}_{\text {ESCK }}$ and is expressed in Hz .
Note 16: Refer to Applications Information section for performance vs data rate graphs.
Note 17: The converter in internal SCK mode of operation such that the SCK pin is used as a digital output.
Note 18: For $V_{C C}<3 V, V_{I H}$ is 2.5 V for pin $f_{0}$.


## TYPICAL PERFORMAOCE CHARACTERISTICS




RMS Noise vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )


Offset Error vs VIN(CM)


Offset Error vs $V_{\text {REF }}$



## LTC2486

## TYPICAL PERFORMANCE CHARACTERISTICS




PSRR vs Frequency at $V_{C C}$



PSRR vs Frequency at $V_{\text {CC }}$


Conversion Current vs Temperature



Conversion Current
vs Output Data Rate


## TYPICAL PERFORMANCE CHARACTERISTICS



Integral Nonlinearity (2x Speed
Mode; $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}$ )


Integral Nonlinearity (2x Speed
Mode; $\mathrm{V}_{\mathrm{CC}}=2.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=2.5 \mathrm{~V}$ )


Noise Histogram
(2x Speed Mode)


Offset Error vs $\mathrm{V}_{\text {IN(CM) }}$ (2x Speed Mode)


RMS Noise vs $V_{\text {ReF }}$
(2x Speed Mode)


Offset Error vs Temperature (2x Speed Mode)


## TYPICAL PERFORMANCE CHARACTERISTICS



PSRR vs Frequency at $\mathrm{V}_{\mathrm{C}}$ ( $2 x$ Speed Mode)


## PIn fUnCTIOnS

$\mathrm{f}_{0}$ (Pin1): Frequency Control Pin. Digital inputthat controls the internal conversion clock rate. When $\mathrm{f}_{0}$ is connected to GND, the converter uses its internal oscillator running at 307.2 kHz . The conversion clock may also be overridden by driving the $f_{0}$ pin with an external clock in order to change the output rate and the digital filter rejection null.
SDI (Pin 2): Serial Data Input. This pin is used to select the gain, line frequency rejection mode, $1 x$ or $2 x$ speed mode, temperature sensor, as well as the input channel. The serial data input is applied under control of the serial clock (SCK) during the data output/input operation. The first conversion following a new input or mode change is valid.

SCK (Pin 3): Bidirectional, Digital I/O, Clock Pin. In Internal Serial Clock Operation mode, SCK is generated internally and is seen as an output on the SCK pin. In External Serial Clock Operation mode, the digital I/O clock is externally applied to the SCK pin. The Serial Clock operation mode is determined by the logic level applied to the SCK pin at power up and during the most recent falling edge of $\overline{\mathrm{CS}}$.
$\overline{\mathrm{CS}}$ (Pin 4): Active LOW Chip Select. A LOW on this pin enables the digital input/output and wakes up the ADC. Following each conversion, the ADC automatically enters the Sleep mode and remains in this low power state as long as $\overline{\mathrm{CS}}$ is HIGH. A LOW-to-HIGH transition on $\overline{\mathrm{CS}}$ during the data output aborts the data transfer and starts a new conversion.

SDO (Pin 5): Three-State Digital Output. During the data output period, this pin is used as the serial data output. When the chip select pin is HIGH, the SDO pin is in a high impedance state. During the conversion and sleep periods, this pin is used as the conversion status output. When
the conversion is in progress this pin is HIGH; once the conversion is complete SDO goes low. The conversion status is monitored by pulling CS LOW.
GND (Pin6): Ground. Connect this pinto a commonground plane through a low impedance connection.

COM (Pin 7): The common negative input ( $\mathrm{IN}^{-}$) for all single ended multiplexer configurations. The voltage on CH 0 to CH 3 and COM pins can have any value between GND - 0.3V to $V_{C C}+0.3 \mathrm{~V}$. Within these limits, the two selected inputs ( $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$) provide a bipolar input range $\mathrm{V}_{\text {IN }}=\left(\mathrm{IN}^{+}-\mathrm{IN}^{-}\right)$from $-0.5 \bullet \mathrm{~V}_{\mathrm{REF}} /$ Gain to $0.5 \bullet \mathrm{~V}_{\text {REF }} /$ Gain. Outside this input range, the converter produces unique over-range and under-range output codes.

CHO to CH3 (Pins 8-11): Analog Inputs. May be programmed for single-ended or differential mode.
VCC (Pin 12): Positive Supply Voltage. Bypass to GND with a $10 \mu \mathrm{~F}$ tantalum capacitor in parallel with a $0.1 \mu \mathrm{~F}$ ceramic capacitor as close to the part as possible.
REF ${ }^{+}$(Pin 13), REF- (Pin 14): Differential Reference Input. The voltage on these pins can have any value between GND and $\mathrm{V}_{\mathrm{CC}}$ as long as the reference positive input, $\mathrm{REF}^{+}$, remains more positive than the negative reference input, REF-, by at least 0.1 V . The differential voltage $\mathrm{V}_{\text {REF }}=\left(\mathrm{REF}^{+}-\mathrm{REF}^{-}\right)$sets the full-scale range $\left(-0.5 \bullet \mathrm{~V}_{\text {REF }} /\right.$ Gain to $0.5 \bullet \mathrm{~V}_{\text {REF }} /$ Gain $)$ for all input channels. When performing an on-chip temperature measurement, the minimum value of $R E F=2 \mathrm{~V}$.

Exposed Pad (Pin 15): Ground. This pin is ground and must be soldered to the PCB ground plane. For prototyping purposes, this pin may remain floating.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1. Functional Block Diagram

## TEST CIRCUITS




Hi-Z TO VOL
$\mathrm{V}_{\mathrm{OH}}$ TO $\mathrm{V}_{\mathrm{OL}}$
$V_{0 L}$ TO Hi-Z ${ }^{2486}$ Tco2

## timing DIAGRAmS

Timing Diagram Using Internal SCK (SCK HIGH with $\overline{\text { CS }} \downarrow$ )


Timing Diagram Using External SCK (SCK LOW with $\overline{\text { CS }} \downarrow$ )


## APPLICATIONS INFORMATION

## CONVERTER OPERATION

## Converter Operation Cycle

The LTC2486 is a multi-channel, low power, delta-sigma, analog-to-digital converter with an easy-to-use, 4-wire interface and automatic differential input current cancellation. Its operation is made up of four states (See Figure 2). The converter operating cycle begins with the conversion, followed by the sleep state, and ends with the data input/ output cycle. The 4-wire interface consists of serial data output (SDO), serial clock (SCK), chip select ( $\overline{\mathrm{CS}}$ ) and serial data input (SDI).The interface, timing, operation cycle, and data output format is compatible with Linear's entire family of SPI $\Delta \Sigma$ converters.

Initially, at power up, the LTC2486 performs a conversion. Once the conversion is complete, the device enters the sleep state. While in this sleep state, if $\overline{\mathrm{CS}}$ is HIGH, power consumption is reduced by two orders of magnitude. The part remains in the sleep state as long as $\overline{\mathrm{CS}}$ is HIGH. The conversion result is held indefinitely in a static shift register while the part is in the sleep state.
Once $\overline{C S}$ is pulled LOW, the device powers up, exits the sleep state, and enters the data input/output state. If $\overline{\mathrm{CS}}$


Figure 2. LTC2486 State Transition Diagram
is brought HIGH before the first rising edge of SCK, the device returns to the sleep state and the power is reduced. If $\overline{\mathrm{CS}}$ is brought HIGH after the first rising edge of SCK, the data output cycle is aborted and a new conversion cycle begins. The data output corresponds to the conversion just completed. This result is shifted out on the serial data output pin (SDO) under the control of the serial clock pin (SCK). Data is updated on the falling edge of SCK allowing the user to reliably latch data on the rising edge of SCK (See Figure 3). The configuration data for the next conversion is also loaded into the device at this time. Data is loaded from the serial data input pin (SDI) on each rising edge of SCK. The data input/output cycle concludes once 24 bits are read out of the ADC or when $\overline{\mathrm{CS}}$ is brought HIGH. The device automatically initiates a new conversion and the cycle repeats.
Throughtiming control of the $\overline{\text { CS }}$ and SCK pins, the LTC2486 offers several flexible modes of operation (internal or external SCK and free-running conversion modes). These various modes do not require programming and do not disturb the cyclic operation described above. These modes of operation are described in detail in the Serial Interface Timing Modes section.

## Ease of Use

The LTC2486 data output has no latency, filter settling delay, or redundant data associated with the conversion cycle. There is a one-to-one correspondence between the conversion and the output data. Therefore, multiplexing multiple analog inputs is straightforward. Each conversion, immediately following a newly selected input or mode, is valid and accurate to the full specifications of the device.

The LTC2486 automatically performs offset and full scale calibration every conversion cycle independent of the input channel selected. This calibration is transparent to the user and has no effect with the operation cycle described above. The advantage of continuous calibration is extreme stability of offset and full-scale readings with respect to time, supply voltage variation, input channel, and temperature drift.

# APPLICATIONS INFORMATION 

Easy Drive Input Current Cancellation

The LTC2486 combines a high precision, delta-sigma ADC with an automatic, differential, input current cancellation front end. A proprietary front end passive sampling network transparently removes the differential input current. This enables external RC networks and high impedance sensors to directly interface to the LTC2486 without external amplifiers. The remaining common mode input current is eliminated by either balancing the differential input impedances or setting the common mode input equal to the common mode reference (see Automatic Differential Input Current Cancellation section). This unique architecture does not require on-chip buffers, thereby enabling signals to swing beyond ground and $\mathrm{V}_{\mathrm{Cc}}$. Moreover, the cancellation does not interfere with the transparent offset and full-scale auto-calibration and the absolute accuracy (full scale + offset + linearity + drift) is maintained even with external RC networks.

## Power-Up Sequence

The LTC2486 automatically enters an internal reset state when the power supply voltage, $\mathrm{V}_{\mathrm{CC}}$, drops below approximately 2 V . This feature guarantees the integrity of the conversion result, input channel selection, and serial clock mode.

When V ${ }_{\text {CC }}$ rises above this threshold, the converter creates an internal power-on-reset (POR) signal with a duration of approximately 4 ms . The POR signal clears all internal registers. The conversion immediately following a POR cycle is performed on the input channel $\mathrm{IN}^{+}=\mathrm{CHO}$ and $\mathrm{IN}^{-}=\mathrm{CH} 1$ with simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ rejection, $1 x$ output rate, and gain $=1$. The first conversion following a POR cycle is accurate within the specification of the device if the power supply voltage is restored to ( 2.7 V to 5.5 V ) before the end of the POR interval. A new input channel, rejection mode, speed mode, temperature selection or gain can be programmed into the device during this first data input/output cycle.

## Reference Voltage Range

This converteraccepts a truly differential external reference voltage. The absolute/common mode voltage range for the REF ${ }^{+}$and REF ${ }^{-}$pins covers the entire operating range of the device (GND to $\mathrm{V}_{\mathrm{CC}}$ ). For correct converter operation, $V_{\text {REF }}$ must be positive ( $\mathrm{REF}^{+}>\mathrm{REF}^{-}$).
The LTC2486 differential reference input range is 0.1 V to $V_{\text {CC }}$. For the simplest operation, $\mathrm{REF}^{+}$can be shorted to $V_{C C}$ and REF- can be shorted to GND. The converter output noise is determined by the thermal noise of the front end circuits, and as such, its value in nanovolts is nearly constant with reference voltage. A decrease in reference voltage will not significantly improve the converter's effective resolution. On the other hand, a decreased reference will improve the converter's overall INL performance.

## Input Voltage Range

The analog inputs are truly differential with an absolute, common mode range for the CHO to CH 3 and COM input pins extending from GND -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$. Outside these limits, the ESD protection devices begin to turn on and the errors due to input leakage current increase rapidly. Within these limits, the LTC2486 converts the bipolar differential input signal $\mathrm{V}_{\mathrm{IN}}=\mathrm{IN}^{+}-\mathrm{IN}^{-}$(where $I N^{+}$and $I N^{-}$are the selected input channels), from -FS = $-0.5 \cdot \mathrm{~V}_{\mathrm{REF}} /$ Gain to $+\mathrm{FS}=0.5 \cdot \mathrm{~V}_{\mathrm{REF}} /$ Gain where $\mathrm{V}_{\mathrm{REF}}=$ REF ${ }^{+}$- REF ${ }^{-}$. Outside this range, the converter indicates the overrange or the underrange condition using distinct output codes (see Table 1).

Signals applied to the input ( CHO to $\mathrm{CH} 3, \mathrm{COM}$ ) may extend 300 mV below ground and above $\mathrm{V}_{\mathrm{Cc}}$. In order to limit any fault current, resistors of up to 5 k may be added in series with the input. The effect of series resistance on the converter accuracy can be evaluated from the curves presented inthe Input Current/Reference Current sections. In addition, series resistors will introduce a temperature dependent error due to input leakage current. A 1nA input leakage current will develop a 1ppm offset error on a 5 k resistor if $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$. This error has a very strong temperature dependency.

## APPLICATIONS INFORMATION

## SERIAL INTERFACE PINS

The LTC2486 transmits the conversion result, reads the input configuration, and receives a start of conversion command through a synchronous 3- or 4-wire interface. During the conversion and sleep states, this interface can be used to access the converter status. During the data output state, it is used to read the conversion result, program the input channel, rejection frequency, speed multiplier, select the temperature sensor and set the gain.

## Serial Clock Input/Output (SCK)

The serial clock pin (SCK) is used to synchronize the data input/output transfer. Each bit is shifted out of the SDO pin on the falling edge of SCK and data is shifted into the SDI pin on the rising edge of SCK.
The serial clock pin (SCK) can be configured as either a master (SCK is an output generated internally) or a slave (SCK is an input and applied externally). Master mode (Internal SCK) is selected by simply floating the SCK pin. Slave mode (External SCK) is selected by driving SCK Iow during power up and each falling edge of $\overline{C S}$. Specific details of these SCK modes are described in the Serial Interface Timing Modes section.

## Serial Data Output (SDO)

The serial data output pin (SDO) provides the result of the last conversion as a serial bit stream (MSB first) during the data output state. In addition, the SDO pin is used as an end of conversion indicator during the conversion and sleep states.
When $\overline{\mathrm{CS}}$ is HIGH, the SDO driver is switched to a high impedance state in order to share the data output line with other devices. If $\overline{C S}$ is brought LOW during the conversion phase, the EOC bit (SDO pin) will be driven HIGH. Once the conversion is complete, if $\overline{\mathrm{CS}}$ is brought LOW, $\overline{\mathrm{EOC}}$ will be driven LOW indicating the conversion is complete and the result is ready to be shifted out of the device.

## Chip Select ( $\overline{\mathrm{CS}}$ )

The active low $\overline{\mathrm{CS}}$ pin is used to test the conversion status, enable I/O data transfer, initiate a new conversion, control the duration of the sleep state, and set the SCK mode.

At the conclusion of a conversion cycle, while $\overline{\mathrm{CS}}$ is HIGH, the device remains in a low power sleep state where the supply current is reduced several orders of magnitude. In order to exit the sleep state and enter the data output state, CS must be pulled low. Data is now shifted out the SDO pin under control of the SCK pin as described previously.
A new conversion cycle is initiated either at the conclusion of the data output cycle (all 24 data bits read) or by pulling $\overline{\text { CS HIGH }}$ any time between the first and 24th rising edges of the serial clock (SCK). In this case, the data output is aborted and a new conversion begins.

## Serial Data Input (SDI)

The serial data input (SDI) is used to select the input channel, rejection frequency, speed multiplier, gain, and to access the integrated temperature sensor. Data is shifted into the device during the data output/input state on the rising edge of SCK while $\overline{\mathrm{CS}}$ is low.

## OUTPUT DATA FORMAT

The LTC2486 serial output stream is 24 bits long. The first bit indicates the conversion status, the second bit is always zero, and the third bit conveys sign information. The next 17 bits are the conversion result, MSB first. The remaining 4 bits are always LOW.
Bit 23 (first output bit) is the end of conversion ( $\overline{\mathrm{EOC}}$ ) indicator. This bit is available on the SDO pin during the conversion and sleep states whenever $\overline{\mathrm{CS}}$ is LOW. This bit is HIGH during the conversion cycle, goes LOW once the conversion is complete, and is HIGH-Z when $\overline{\mathrm{CS}}$ is HIGH.

Bit 22 (second output bit) is a dummy bit (DMY) and is always LOW.
Bit 21 (third output bit) is the conversion result sign indicator (SIG). If the selected input $\left(\mathrm{V}_{\mathrm{IN}}=\mathrm{IN}^{+}-\mathrm{IN}^{-}\right)$is greater than or equal to 0 V , this bit is HIGH . If $\mathrm{V}_{\text {IN }}<0$, this bit is LOW.

Bit 20 (fourth output bit) is the most significant bit (MSB) of the result. This bit in conjunction with Bit 21 also provides underrange and overrange indication. If both Bit 21 and Bit 20 are HIGH, the differential input voltage is above

## APPLICATIONS InFORMATION

+FS. If both Bit 21 and Bit 20 are LOW, the differential input voltage is below -FS. The function of these bits is summarized in Table 1.

Table 1. LTC2486 Status Bits

| Input Range | Bit 23 <br> EOC | Bit 22 <br> DMY | Bit 21 <br> SIG | Bit 20 <br> MSB |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }} \geq 0.5 \bullet \mathrm{~V}_{\text {REF }} /$ Gain | 0 | 0 | 1 | 1 |
| $0 \mathrm{OV} \leq \mathrm{V}_{\text {IN }}<0.5 \cdot \mathrm{~V}_{\text {REF }} /$ Gain | 0 | 0 | $1 / 0$ | 0 |
| $-0.5 \cdot \mathrm{~V}_{\text {REF }} /$ Gain $\leq \mathrm{V}_{\text {IN }}<0 \mathrm{~V}$ | 0 | 0 | 0 | 1 |
| $\mathrm{~V}_{\text {IN }}<-0.5 \cdot \mathrm{~V}_{\text {REF }} /$ Gain | 0 | 0 | 0 | 0 |

Bits 20 to 4 are the 16-bit plus sign conversion result MSB first.

Bit 4 is the least significant bit $\left(\mathrm{LSB}_{16}\right)$.
Bits 3 to 0 are always LOW.
Data is shifted out of the SDO pin under control of the serial clock (SCK) (see Figure 3). Whenever $\overline{\mathrm{CS}}$ is HIGH, SDO remains high impedance and SCK is ignored.

In order to shift the conversion result out of the device, $\overline{\mathrm{CS}}$ must first be driven LOW. $\overline{\mathrm{EOC}}$ is seen at the SDO pin of the device once $\overline{C S}$ is pulled LOW. $\overline{E O C}$ changes in real time as a function of the internal oscillator or the clock applied to the $f_{0}$ pin from HIGH to LOW at the completion of a conversion. This signal may be used as an interrupt for an external microcontroller. Bit 23 ( $\overline{\mathrm{EOC}}$ ) can be captured on the first rising edge of SCK. Bit 22 is shifted out of the device on the first falling edge of SCK. The final data bit (Bit 0) is shifted out on the on the falling edge of the 23rd

SCK and may be latched on the rising edge of the 24th SCK pulse. On the falling edge of the 24th SCK pulse, SDO goes HIGH indicating the initiation of a new conversion cycle. This bit serves as $\overline{\mathrm{EOC}}$ (Bit 23) for the next conversion cycle. Table 2 summarizes the output data format.
As long as the voltage on the $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$pins remains between -0.3 V and $\mathrm{V}_{C C}+0.3 \mathrm{~V}$ (absolute maximum operating range) a conversion result is generated for any differential input voltage $\mathrm{V}_{\text {IN }}$ from $-\mathrm{FS}=-0.5 \cdot \mathrm{~V}_{\text {REF }} /$ Gain to $+\mathrm{FS}=0.5 \bullet \mathrm{~V}_{\text {REF }} /$ Gain. For differential input voltages greater than +FS , the conversion result is clamped to the value corresponding to + FS +1 LSB. For differential input voltages below -FS, the conversion result is clamped to the value -FS - 1LSB.

## INPUT DATA FORMAT

The LTC2486 serial input word is 16 bits long and contains two distinct sets of data. The first set (SGL, ODD, A2, $A 1, A 0)$ is used to select the input channel. The second set of data (IM, FA, FB, SPD, GS2, GS1, GS0) is used to select the frequency rejection, speed mode ( $1 \mathrm{x}, 2 \mathrm{x}$ ), temperature measurement, and gain.

After power up, the device initiates an internal reset cycle which sets the input channel to $\mathrm{CH} 0-\mathrm{CH} 1\left(\mathrm{IN}^{+}=\mathrm{CHO}, \mathrm{IN}^{-}=\right.$ CH 1 ), the frequency rejection to simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$, $1 \times$ output rate (auto-calibration enabled), and gain $=1$. The first conversion automatically begins at power up using this default configuration. Once the conversion is complete, a new word may be written into the device.


Figure 3. Channel Selection, Configuration Selection and Data Output Timing

## APPLICATIONS INFORMATION

Table 2. LTC2486 Output Data Format

| DIFFERENTIAL INPUT VOLTAGE $V_{\text {IN }}$ * | $\begin{aligned} & \text { BIT } 23 \\ & \text { EOC } \end{aligned}$ | BIT 22 <br> DMY | $\begin{gathered} \text { BIT } 21 \\ \text { SIG } \end{gathered}$ | $\begin{aligned} & \text { BIT } 20 \\ & \text { MSB } \end{aligned}$ | BIT 19 | BIT 18 | BIT 17 | $\ldots$ | BIT 4 | BITS 3 TO 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 N^{*}} \geq \mathrm{FS} * *$ | 0 | 0 | 1 | 1 | 0 | 0 | 0 | $\ldots$ | 0 | 0000 |
| FS** 1 1LSB | 0 | 0 | 1 | 0 | 1 | 1 | 1 | .. | 1 | 0000 |
| 0.5 •FS** | 0 | 0 | 1 | 0 | 1 | 0 | 0 | $\ldots$ | 0 | 0000 |
| $0.5 \cdot \mathrm{FS}^{* *}-1$ LSB | 0 | 0 | 1 | 0 | 0 | 1 | 1 | $\ldots$ | 1 | 0000 |
| 0 | 0 | 0 | 1/0*** | 0 | 0 | 0 | 0 | $\ldots$ | 0 | 0000 |
| -1LSB | 0 | 0 | 0 | 1 | 1 | 1 | 1 | $\ldots$ | 1 | 0000 |
| -0.5 • FS** | 0 | 0 | 0 | 1 | 1 | 0 | 0 | $\ldots$ | 0 | 0000 |
| -0.5•FS** -1 LSB | 0 | 0 | 0 | 1 | 0 | 1 | 1 | $\ldots$ | 1 | 0000 |
| -FS** | 0 | 0 | 0 | 1 | 0 | 0 | 0 | $\ldots$ | 0 | 0000 |
| $\mathrm{VIN}^{*}<-\mathrm{FS}$ ** | 0 | 0 | 0 | 0 | 1 | 1 | 1 | $\ldots$ | 1 | 0000 |

*The differential input voltage $\mathrm{V}_{I N}=I \mathrm{~N}^{+}-\mathrm{IN}$. **The full-scale voltage $\mathrm{FS}=0.5 \bullet \mathrm{~V}_{\text {REF }} /$ Gain.
***The sign bit changes state during the 0 output code when the device is operating in the $2 x$ speed mode.

The first three bits shifted into the device consist of two preamble bits and an enable bit. These bits are used to enable the device configuration and input channel selection. Valid settings for these three bits are 000, 100 and 101. Other combinations should be avoided. If the first three bits are 000 or 100, the following data is ignored (don't care) and the previously selected input channel and configuration remain valid for the next conversion.
If the first three bits shifted into the device are 101, then the next five bits select the input channel for the next conversion cycle (see Table 3).
The first input bit (SGL) following the 101 sequence determines if the input selection is differential (SGL = 0 ) or single-ended ( $\mathrm{SGL}=1$ ). For $\mathrm{SGL}=0$, two adjacent channels can be selected to form a differential input. For
Table 3 Channel Selection

| MUX ADDRESS |  |  |  |  | CHANNEL SELECTION |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL | ODD/ <br> SIGN | A2 | A1 | AO | 0 | 1 | 2 | 3 | COM |
| ${ }^{*} 0$ | 0 | 0 | 0 | 0 | $\mathrm{IN}^{+}$ | $\mathrm{IN}^{-}$ |  |  |  |
| 0 | 0 | 0 | 0 | 1 |  |  | $\mathrm{IN}^{+}$ | $\mathrm{IN}^{-}$ |  |
| 0 | 1 | 0 | 0 | 0 | $\mathrm{IN}^{-}$ | $\mathrm{IN}^{+}$ |  |  |  |
| 0 | 1 | 0 | 0 | 1 |  |  | $\mathrm{IN}^{-}$ | $\mathrm{IN}^{+}$ |  |
| 1 | 0 | 0 | 0 | 0 | $\mathrm{IN}^{+}$ |  |  |  | $\mathrm{IN}^{-}$ |
| 1 | 0 | 0 | 0 | 1 |  |  | $\mathrm{IN}^{+}$ |  | $\mathrm{IN}^{-}$ |
| 1 | 1 | 0 | 0 | 0 |  | $\mathrm{IN}^{+}$ |  |  | $\mathrm{IN}^{-}$ |
| 1 | 1 | 0 | 0 | 1 |  |  |  | $\mathrm{IN}^{+}$ | $\mathrm{IN}^{-}$ |

*Default at power up

SGL = 1 , one of four channels is selected as the positive input. The negative input is COM for all single ended operations. The remaining four bits (ODD, A2, A1, A0) determine which channel(s) is/are selected and the polarity (for a differential input).

The next serial input bit immediately following the input channel selection is the enable bit for the conversion configuration (EN2). If this bit is set to 0 , then the next conversion is performed using the previously selected converter configuration.

The second set of configuration data can be loaded into the device by setting EN2 = 1 (see Table 4). The first bit (IM) is used to select the internal temperature sensor. If IM = 1, the following conversion will be performed on the internal temperature sensor rather than the selected input channel. The next two bits (FA and FB) are used to set the rejection frequency. The next bit (SPD) is used to select either the $1 \times$ output rate if SPD $=0$ (auto-calibration is enabled and the offset is continuously calibrated and removed from the final conversion result) or the 2x output rate if SPD $=1$ (offset calibration disabled, multiplexing output rates up to 15 Hz with no latency). When $\mathrm{IM}=1$ (temperature measurement) SPD, GS2, GS1 and GS0 will be ignored and the device will operate in 1x mode. The final 3 bits (GS2, GS1, GSO) are used to set the gain. The configuration remains valid until a new input word with $E N=1$ (the first three bits are 101) and EN2 $=1$ is shifted into the device.

APPLICATIONS InFORMATION
Table 4. Converter Configuration

| 1 | 0 | EN | SGL | ODD | A2 | A1 | AO | EN2 | IM | FA | FB | SPD | GS2 | GS1 | GSO | CONVERTER CONFIGURATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | $\begin{gathered} \text { Any } \\ \text { Input } \\ \text { Channel } \end{gathered}$ |  |  |  |  | X | X | X | X | X | X | X | X | Keep Previous |
| 1 | 0 | 1 |  |  |  |  |  | 0 | X | X | X | X | X | X | X | Keep Previous |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 | Any Rejection Mode |  | 0 | 0 | 0 | 0 | External Input, Gain = 1, Autocalibration |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 0 | 0 | 0 | 1 | External Input, Gain = 4, Autocalibration |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 0 | 0 | 1 | 0 | External Input, Gain = 8, Autocalibration |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 0 | 0 | 1 | 1 | External Input, Gain $=16$, Autocalibration |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 0 | 1 | 0 | 0 | External Input, Gain = 32, Autocalibration |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 0 | 1 | 0 | 1 | External Input, Gain = 64, Autocalibration |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 0 | 1 | 1 | 0 | External Input, Gain = 128, Autocalibration |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 0 | 1 | 1 | 1 | External Input, Gain = 264, Autocalibration |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 1 | 0 | 0 | 0 | External Input, Gain $=1,2 \times$ Speed |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 1 | 0 | 0 | 1 | External Input, Gain $=2,2 x$ Speed |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 1 | 0 | 1 | 0 | External Input, Gain $=4,2 \times$ Speed |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 1 | 0 | 1 | 1 | External Input, Gain $=8,2 \times$ Speed |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 1 | 1 | 0 | 0 | External Input, Gain = 16, $2 x$ Speed |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 1 | 1 | 0 | 1 | External Input, Gain $=32,2 x$ Speed |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 1 | 1 | 1 | 0 | External Input, Gain $=64,2 \mathrm{x}$ Speed |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 |  |  | 1 | 1 | 1 | 1 | External Input, Gain = 128, $2 \times$ Speed |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 | 0 | 0 | Any Speed | Any Gain |  |  | External Input, Simultaneous 50Hz/60Hz Rejection |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 | 0 | 1 |  |  |  |  | External Input, 50 Hz Rejection |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 | 1 | 0 |  |  |  |  | External Input, 60Hz Rejection |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 0 | 1 | 1 |  |  |  |  | Reserved, Do Not Use |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 1 | 0 | 0 | X | X | X | X | Temperature Input, Simultaneous 50Hz/60Hz Rejection |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 1 | 0 | 1 | X | X | X | X | Temperature Input, 50 Hz Rejection |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 1 | 1 | 0 | X | X | X | X | Temperature Input, 60Hz Rejection |
| 1 | 0 | 1 |  |  |  |  |  | 1 | 1 | 1 | 1 | X | X | X | X | Reserved, Do Not Use |

## Rejection Mode (FA, FB)

The LTC2486 includes a high accuracy on-chip oscillator with no required external components. Coupled with an integrated 4th order digital low pass filter, the LTC2486 rejects line frequency noise. In the default mode, the LTC2486 simultaneously rejects 50 Hz and 60 Hz by at least 87 dB . If more rejection is required, the LTC2486 can be configured to reject 50 Hz or 60 Hz to better than 110 dB .

## Speed Mode (SPD)

Every conversion cycle, two conversions are combined to remove the offset (default mode). This result is free from offset and drift. In applications where the offset is not critical, the auto-calibration feature can be disabled with the benefit of twice the output rate. While operating in the $2 x$ mode (SPD $=1$ ), the linearity and full-scale errors are unchanged from the $1 x$ mode performance. In both the $1 x$
and $2 x$ mode there is no latency. This enables input steps or multiplexer changes to settle in a single conversion cycle, easing system overhead and increasing the effective conversion rate. During temperature measurements, the 1x mode is always used independent of the value of SPD.

## GAIN (GS2, GS1, GSO)

The input referred gain of the LTC2486 is adjustable from 1 to 256 (see Tables 5a and 5b). With a gain of 1 , the differential input range is $\pm \mathrm{V}_{\mathrm{REF}} / 2$ and the common mode input range is rail-to-rail. As the gain is increased, the differential input range is reduced to $\pm 0.5 \bullet \mathrm{~V}_{\text {REF }} /$ Gain but the common mode input range remains rail-to-rail. As the differential gain is increased, low level voltages are digitized with greater resolution. At a gain of 256 , the LTC2486 digitizes an input signal range of $\pm 9.76 \mathrm{mV}$ $\left(V_{\text {REF }}=5 \mathrm{~V}\right)$ with over 16,000 counts.

## APPLICATIONS INFORMATION

Table 5a. Performance vs Gain in Normal Speed Mode ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}$ )

| GAIN | $\mathbf{1}$ | $\mathbf{4}$ | $\mathbf{8}$ | $\mathbf{1 6}$ | $\mathbf{3 2}$ | $\mathbf{6 4}$ | $\mathbf{1 2 8}$ | $\mathbf{2 5 6}$ | UNIT |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Span | $\pm 2.5$ | $\pm 0.625$ | $\pm 0.312$ | $\pm 0.156$ | $\pm 78 \mathrm{~m}$ | $\pm 39 \mathrm{~m}$ | $\pm 19.5 \mathrm{~m}$ | $\pm 9.76 \mathrm{~m}$ | V |
| LSB | 38.1 | 9.54 | 4.77 | 2.38 | 1.19 | 0.596 | 0.298 | 0.149 | $\mu \mathrm{~V}$ |
| Noise Free Resolution |  |  |  |  |  |  |  |  |  |
| Gain Error | 65536 | 65536 | 65536 | 65536 | 65536 | 65536 | 32768 | 16384 | Counts |
| Offset Error | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 8 | ppm of FS |

Table 5b. Performance vs Gain in $2 x$ Speed Mode $\left(V_{C C}=5 V, V_{\text {REF }}=5 \mathrm{~V}\right)$

| GAIN | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{4}$ | $\mathbf{8}$ | $\mathbf{1 6}$ | $\mathbf{3 2}$ | $\mathbf{6 4}$ | $\mathbf{1 2 8}$ | UNIT |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Span | $\pm 2.5$ | $\pm 1.25$ | $\pm 0.625$ | $\pm 0.312$ | $\pm 0.156$ | $\pm 78 \mathrm{~m}$ | $\pm 39 \mathrm{~m}$ | $\pm 19.5 \mathrm{~m}$ | V |
| LSB | 38.1 | 19.1 | 9.54 | 4.77 | 2.38 | 1.19 | 0.596 | 0.298 | $\mu \mathrm{~V}$ |
| Noise Free Resolution* | 65536 | 65536 | 65536 | 65536 | 65536 | 65536 | 45875 | 22937 | Counts |
| Gain Error | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 5 | ppm of FS |
| Offset Error | 200 | 200 | 200 | 200 | 200 | 200 | 200 | 200 | $\mu \mathrm{~V}$ |

*The resolution in counts is calculated as the FS divided by LSB or the RMS noise value, whichever is larger.

## Temperature Sensor

The LTC2486 includes an integrated temperature sensor. The temperature sensor is selected by setting $\mathrm{IM}=1$. The digital output is proportional to the absolute temperature of the device. This feature allows the converter to perform cold junction compensation for external thermocouples or continuously remove the temperature effects of external sensors.

The internal temperature sensor output is 28 mV at $27^{\circ} \mathrm{C}$ $\left(300^{\circ} \mathrm{K}\right)$, with a slope of $93.5 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ independent of $\mathrm{V}_{\text {REF }}$ (see Figures 4 and 5). Slope calibration is not required if the reference voltage ( $\mathrm{V}_{\text {REF }}$ ) is known. A 5 V reference has a slope of $2.45 \mathrm{LSBs}_{16} /{ }^{\circ} \mathrm{C}$. The temperature is calculated from the output code (where DATAOUT ${ }_{16}$ is the decimal representation of the 16-bit result) for a 5 V reference using the following formula:

$$
\mathrm{T}_{\mathrm{K}}=\text { DATAOUT }_{16} / 2.45 \text { in Kelvin }
$$

If a different value of $\mathrm{V}_{\text {REF }}$ is used, the temperature output is:

$$
\mathrm{T}_{\mathrm{K}}=\text { DATAOUT }_{16} \bullet \mathrm{~V}_{\text {REF }} / 12.25 \text { in Kelvin }
$$

If the value of $\mathrm{V}_{\text {REF }}$ is not known, the slope is determined by measuring the temperature sensor at a known temperature $\mathrm{T}_{\mathrm{N}}$ (in ${ }^{\circ} \mathrm{K}$ ) and using the following formula:

This value of slope can be used to calculate further temperature readings using:

## $\mathrm{T}_{\mathrm{K}}=$ DATAOUT $_{16} /$ SLOPE

All Kelvin temperature readings can be converted to $T_{C}$ $\left({ }^{\circ} \mathrm{C}\right)$ using the fundamental equation:

$$
T_{C}=T_{K}-273
$$

## SERIAL INTERFACE TIMING MODES

The LTC2486's 4-wire interface is SPI and MICROWIRE compatible. This interface offers several flexible modes of operation. These include internal/external serial clock, 3 -or 4-wire l/0, single cycle or continuous conversion. The following sections describe each of these timing modes in detail. In all cases, the converter can use the internal oscillator ( $\mathrm{f}_{0}=\mathrm{LOW}$ ) or an external oscillator connected to the $f_{0}$ pin. For each mode, the operating cycle, data input format, data output format, and performance remain the same. Refer to Table 6 for a summary.

## External Serial Clock, Single Cycle Operation

This timing mode uses an external serial clock to shift out the conversion result and $\overline{\mathrm{CS}}$ to monitor and control the state of the conversion cycle (see Figure 6).

$$
\text { SLOPE }=\text { DATAOUT }_{16} / T_{N}
$$

## APPLICATIONS INFORMATION



Figure 4. Internal PTAT Digital Output vs Temperature


Figure 5. Absolute Temperature Error

Table 6. Serial Interface Timing Modes

| CONFIGURATION | SCK <br> SOURCE | CONVERSION <br> CYCLE CONTROL | DATA OUTPUT <br> CONTROL | CONNECTION AND <br> WAVEFORMS |
| :--- | :---: | :---: | :---: | :---: |
| External SCK, Single Cycle <br> Conversion | External | $\overline{\mathrm{CS}}$ and SCK | $\overline{\mathrm{CS}}$ and SCK | Figures 6, 7 |
| External SCK, 3-Wire I/0 | External | SCK | SCK | Figure 8 |
| Internal SCK, Single Cycle <br> Conversion | Internal | $\overline{\mathrm{CS}} \downarrow$ | $\overline{\mathrm{CS}} \downarrow$ | Figures 9, 10 |
| Internal SCK, 3-Wire I/0, <br> Continuous Conversion | Internal | Continuous | Internal | Figure 11 |



Figure 6. External Serial Clock, Single Cycle Operation

## APPLICATIONS InFORMATION

The external serial clock mode is selected during the powerup sequence and on each falling edge of $\overline{\mathrm{CS}}$. In order to enter and remain in the external SCK mode of operation, SCK must be driven LOW both at power up and on each $\overline{\mathrm{CS}}$ falling edge. If SCK is HIGH on the falling edge of $\overline{\mathrm{CS}}$, the device will switch to the internal SCK mode.

The serial data output pin (SDO) is $\mathrm{Hi}-\mathrm{Z}$ as long as $\overline{\mathrm{CS}}$ is HIGH. At any time during the conversion cycle, $\overline{\mathrm{CS}}$ may be pulled LOW in order to monitor the state of the converter. While $\overline{C S}$ is LOW, $\overline{E O C}$ is output to the SDO pin.
$\overline{\mathrm{EOC}}=1$ while a conversion is in progress and $\overline{\mathrm{EOC}}=0$ if the conversion is complete and the device is in the sleep state. Independent of $\overline{\mathrm{CS}}$, the device automatically enters the sleep state once the conversion is complete; however, in order to reduce the power, $\overline{\mathrm{CS}}$ must be HIGH.

When the device is in the sleep state, its conversion result is held in an internal static shift register. The device remains in the sleep state until the first rising edge of SCK is seen while $\overline{C S}$ is LOW. The input data is then shifted in via the SDI pin on each rising edge of SCK (including the firstrising edge). The channel selection and converter configuration mode will be used for the following conversion cycle. If the input channel or converter configuration is changed during this $\mathrm{I} / \mathrm{O}$ cycle, the new settings take effect on the conversion cycle following the data input/output cycle. The output data is shifted out the SDO pin on each falling edge of SCK. This enables external circuitry to latch the output on the rising edge of SCK. EOC can be latched on the first rising edge of SCK and the last bit of the conversion result can be latched on the 24th rising edge of SCK. On the 24th falling edge of SCK, the device begins a new conversion and SDO goes HIGH ( $\overline{\mathrm{EOC}}=1$ ) indicating a conversion is in progress.
At the conclusion of the data cycle, $\overline{\mathrm{CS}}$ may remain LOW and $\overline{\mathrm{EOC}}$ monitored as an end-of-conversion interrupt.

Typically, $\overline{\mathrm{CS}}$ remains LOW during the data output/input state. However, the data output state may be aborted by pulling $\overline{\mathrm{CS}}$ HIGH any time between the 1st falling edge and the 24th falling edge of SCK (see Figure 7). On the rising edge of $\overline{\mathrm{CS}}$, the device aborts the data output state and immediately initiates a new conversion. In order to program a new input channel, 8 SCK clock pulses are required. If the data output sequence is aborted prior to the 8th falling edge of SCK, the new input data is ignored and the previously selected input channel remains valid. If the rising edge of $\overline{\mathrm{CS}}$ occurs after the 8th falling edge of SCK, the new input channel is loaded and valid for the next conversion cycle. If $\overline{\mathrm{CS}}$ goes high between the 8th falling edge and the 16th falling edge of SCK, the new channel is still loaded, but the converter configuration remains unchanged. In order to program both the input channel and converter configuration, $\overline{\mathrm{CS}}$ must go high after the 16th falling edge of SCK (at this point all data has been shifted into the device).

## External Serial Clock, 3-Wire I/0

This timing mode uses a 3 -wire serial I/O interface. The conversion result is shifted out of the device by an externally generated serial clock (SCK) signal (see Figure 8). $\overline{\mathrm{CS}}$ is permanently tied to ground, simplifying the user interface or isolation barrier.

The external serial clock mode is selected at the end of the power-on reset (POR) cycle. The POR cycle typically concludes 4ms after $\mathrm{V}_{\text {CC }}$ exceeds 2V. The level applied to SCK at this time determines if SCK is internally generated or externally applied. In order to enter the external SCK mode, SCK must be driven LOW prior to the end of the POR cycle.
Since $\overline{\mathrm{CS}}$ is tied LOW, the end-of-conversion ( $\overline{\mathrm{EOC}}$ ) can be continuously monitored at the SDO pin during the convert and sleep states. $\overline{\text { EOC }}$ may be used as an interrupt to an external controller. $\overline{\mathrm{EOC}}=1$ while the conversion is in progress and $\overline{\mathrm{EOC}}=0$ once the conversion is complete.

## LTC2486

## APPLICATIONS InFORMATION



Figure 7. External Serial Clock, Reduced Output Data Length and Valid Channel Selection


Figure 8. External Serial Clock, 3-Wire Operation ( $\overline{C S}=0$ )

## APPLICATIONS INFORMATION

On the falling edge of $\overline{\mathrm{EOC}}$, the conversion result is loading into an internal static shift register. The output data can now be shifted out the SDO pin under control of the externally applied SCK signal. Data is updated on the falling edge of SCK. The input data is shifted into the device through the SDI pin on the rising edge of SCK. On the 24th falling edge of SCK, SDO goes HIGH, indicating a new conversion has begun. This data now serves as EOC for the next conversion.

## Internal Serial Clock, Single Cycle Operation

This timing mode uses the internal serial clock to shift out the conversion result and $\overline{\mathrm{CS}}$ to monitor and control the state of the conversion cycle (see Figure 9).
In order to select the internal serial clock timing mode, the serial clock pin (SCK) must be floating or pulled HIGH before the conclusion of the POR cycle and prior to each falling edge of $\overline{\mathrm{CS}}$. An internal weak pull-up resistor is active on the SCK pin during the falling edge of $\overline{C S}$; therefore, the internal SCK mode is automatically selected if SCK is not externally driven.

The serial data output pin (SDO) is Hi-Z as long as $\overline{\mathrm{CS}}$ is HIGH. At any time during the conversion cycle, $\overline{\mathrm{CS}}$ may be pulled low in order to monitor the state of the converter. Once $\overline{\mathrm{CS}}$ is pulled LOW, SCK goes LOW and $\overline{\mathrm{EOC}}$ is output to the SDO pin. $\overline{E O C}=1$ while the conversion is in progress and $\overline{E O C}=0$ if the device is in the sleep state.
When testing $\overline{\mathrm{EOC}}$, if the conversion is complete ( $\overline{\mathrm{EOC}}=$ 0 ), the device will exit sleep state. In order to return to the sleep state and reduce the power consumption, $\overline{\mathrm{CS}}$ must be pulled HIGH before the device pulls SCK HIGH. When the device is using its own internal oscillator ( $\mathrm{f}_{0}$ is tied LOW), the first rising edge of SCK occurs $12 \mu \mathrm{~s}\left(\mathrm{t}_{\text {EOCTEST }}=12 \mu \mathrm{~s}\right)$ after the falling edge of $\overline{\mathrm{CS}}$. If $f_{0}$ is driven by an external oscillator of frequency $\mathrm{f}_{\mathrm{EOSC}}$, then $\mathrm{t}_{\text {EOCTEST }}=3.6 / \mathrm{f}_{\text {EOSC }}$.
If $\overline{C S}$ remains LOW Ionger than $t_{\text {EOCTEST, }}$ the first rising edge of SCK will occur and the conversion result is shifted out the SDO pin on the falling edge of SCK. The serial input word (SDI) is shifted into the device on the rising edge of SCK.

After the 24th rising edge of SCK a new conversion automatically begins. SDO goes HIGH $(\overline{\mathrm{EOC}}=1)$ and SCK


Figure 9. Internal Serial Clock, Single Cycle Operation

## APPLICATIONS InFORMATION

remains HIGH for the duration of the conversion cycle. Once the conversion is complete, the cycle repeats.
Typically, $\overline{\mathrm{CS}}$ remains LOW during the data output state. However, the data output state may be aborted by pulling $\overline{\mathrm{CS}}$ HIGH any time between the 1st rising edge and the 32nd falling edge of SCK (see Figure 10). On the rising edge of $\overline{\mathrm{CS}}$, the device aborts the data output state and immediately initiates a new conversion. In order to program a new input channel, 8 SCK clock pulses are required. If the data output sequence is aborted prior to the 8th falling edge of SCK, the new input data is ignored and the previously selected input channel remains valid. If the rising edge of $\overline{\mathrm{CS}}$ occurs after the 8th falling edge of SCK, the new input channel is loaded and valid for the next conversion cycle. If $\overline{C S}$ goes high between the 8th falling edge and the 16th falling edge of SCK, the new channel is still loaded, but the converter configuration remains unchanged. In order to program both the input channel and converter configuration, $\overline{\mathrm{CS}}$ must go high after the 16th falling edge of SCK (at this point all data has been shifted into the device).

## Internal Serial Clock, 3-Wire I/O, Continuous Conversion.

This timing mode uses a 3 -wire interface. The conversion result is shifted out of the device by an internally generated serial clock (SCK) signal (see Figure 11). In this case, $\overline{\mathrm{CS}}$ is permanently tied to ground, simplifying the user interface or transmission over an isolation barrier.

The internal serial clock mode is selected at the end of the power-on reset (POR) cycle. The POR cycle is concluded approximately 4 ms after $\mathrm{V}_{\text {CC }}$ exceeds 2 V . An internal weak pull-up is active during the POR cycle; therefore, the internal serial clock timing mode is automatically selected if SCK is floating or driven HIGH.
During the conversion, the SCK and the serial data output pin (SDO) are HIGH $(\overline{\mathrm{EOC}}=1)$. Once the conversion is complete, SCK and SDO go LOW ( $\overline{\mathrm{EOC}}=0$ ) indicating the conversion has finished and the device has entered the sleep state. The device remains in the sleep state a minimum amount of time ( $1 / 2$ the internal SCK period) then immediately begins outputting and inputting data.


Figure 10. Internal Serial Clock, Reduced Data Output Length with Valid Channel and Configuration Selection

## APPLICATIONS INFORMATION



Figure 11. Internal Serial Clock, Continuous Operation

The input data is shifted through the SDI pin on the rising edge of SCK (including the first rising edge) and the output data is shifted out the SDO pin on the falling edge of SCK. The data input/output cycle is concluded and a new conversion automatically begins after the 24th rising edge of SCK. During the next conversion, SCK and SDO remain HIGH until the conversion is complete.

## The Use of a 10k Pull-Up on SCK for Internal SCK Selection

If $\overline{C S}$ is pulled HIGH while the converter is driving SCK LOW, the internal pull-up is not available to restore SCK to a logic HIGH state if SCK is floating. This will cause the device to exit the internal SCK mode on the next falling edge of $\overline{\mathrm{CS}}$. This can be avoided by adding an external 10 k pull-up resistor to the SCK pin.
Whenever SCK is LOW, the LTC2486's internal pull-up at SCK is disabled. Normally, SCK is not externally driven if the device is operating in the internal SCK timing mode. However, certain applications may require an external
driver on SCK. If the driver goes Hi-Z after outputting a LOW signal, the internal pull-up is disabled. An external 10k pull-up resistor prevents the device from exiting the internal SCK mode under this condition.

A similar situation may occur during the sleep state when $\overline{\mathrm{CS}}$ is pulsed HIGH-LOW-HIGH in order to test the conversion status. If the device is in the sleep state ( $\overline{\mathrm{EOC}}=0$ ), SCK will go LOW. If $\overline{\mathrm{SS}}$ goes HIGH before the time $\mathrm{t}_{\text {EOCtest }}$, the internal pull-up is activated. If SCK is heavily loaded, the internal pull-up may not restore SCK to a HIGH state before the next falling edge of $\overline{C S}$. The external 10k pull-up resistor prevents the device from exiting the internal SCK mode under this condition.

## PRESERVING THE CONVERTER ACCURACY

The LTC2486 is designed to reduce as much as possible sensitivity to device decoupling, PCB layout, anti-aliasing circuits, line frequency perturbations, and temperature sensitivity. In order to achieve maximum performance a few simple precautions should be observed.

## APPLICATIONS INFORMATION

## Digital Signal Levels

The LTC2486's digital interface is easy to use. Its digital inputs SDI, $\mathrm{f}_{0}, \overline{\mathrm{CS}}$, and SCK (in external serial clock mode) accept standard CMOS logic levels. Internal hysteresis circuits can tolerate edge transition times as slow as $100 \mu \mathrm{~s}$.
The digital input signal range is 0.5 V to $\mathrm{V}_{C C}-0.5 \mathrm{~V}$. During transitions, the CMOS input circuits draw dynamic current. For optimal performance, application of signals to the serial data interface should be reserved for the sleep and data output periods.
During the conversion period, overshoot and undershoot of fast digital signals applied to both the serial digital interface and the external oscillator pin ( $\mathrm{f}_{0}$ ) may degrade the converter performance. Undershoot and overshoot occur due to impedance mismatch of the circuit board trace at the converter pin when the transition time of an external control signal is less than twice the propagation delay from the driver to the input pin. For reference, on a regular FR-4 board, the propagation delay is approximately 183ps/inch. In order to prevent overshoot, a driver with a 1 ns transition time must be connected to the converter through a trace shorter than 2.5 inches. This becomes difficult when shared control lines are used and multiple reflections occur.

Parallel termination near the input pin of the LTC2486 will eliminate this problem, but will increase the driver power dissipation. A series resistor from $27 \Omega$ to $54 \Omega$ (depending on the trace impedance and connection) placed near the driver will also eliminate over/under shoot without additional driver power dissipation.
For many applications, the serial interface pins (SCK, SDI, $\overline{\mathrm{CS}}, \mathrm{f}_{0}$ ) remain static during the conversion cycle and no degradation occurs. On the other hand, if an external oscillator is used ( $f_{0}$ driven externally) it is active during the conversion cycle. Moreover, the digital filter rejection is minimal at the clock rate applied to $f_{0}$. Care must be taken to ensure external inputs and reference lines do not cross this signal or run near it. These issues are avoided when using the internal oscillator.

## Driving the Input and Reference

The input and reference pins of the LTC2486 are connected directly to a switched capacitor network. Depending on the relationship between the differential input voltage and the differential reference voltage, these capacitors are switched between these four pins. Each time a capacitor is switched between two of these pins, a small amount of charge is transferred. A simplified equivalent circuit is shown in Figure 12.


$$
\begin{aligned}
& 1\left(\mathbb{N}^{+}\right)_{\mathrm{AVG}}=1\left(\mathrm{~N}^{-}\right)_{\mathrm{AVG}}=\frac{V_{\operatorname{IINCM})}-V_{\mathrm{REF}(\mathrm{CM})}}{0.5 \cdot R_{\mathrm{EQ}}} \\
& 1\left(\mathrm{REF}^{+}\right)_{\text {AVG }} \approx \frac{\left.1.5 \mathrm{~V}_{\text {REF }}+\left(\mathrm{V}_{\text {REF(CM) }}-V_{\text {INCM }}\right)\right)}{0.5 \cdot R_{\text {EQ }}}-\frac{V_{N}^{2}}{V_{\text {REF }} \cdot R_{E Q}} \\
& \text { where: } \\
& V_{\text {REF }}=\text { REF }^{+}-\text {REF }- \\
& V_{\text {REF }}(C M)=\left(\frac{\text { REF }^{+}-\text {REF }^{-}}{2}\right) \\
& V_{\mathbb{N}}=\mathbb{I N}^{+}-{ }^{-}{ }^{-} \text {, WHERE IN }{ }^{+} \text {AND IN }{ }^{-} \text {ARE THE SELECTED INPUT CHANNELS } \\
& V_{\mathbb{I N ( C M )}}=\left(\frac{\mathbb{N}^{+}-\mathbb{N}^{-}}{2}\right) \\
& R_{\text {EQ }}=2.71 \mathrm{MQ} \text { INTERNAL OSCILLATOR 6OHz MODE } \\
& \mathrm{R}_{\mathrm{EO}}=2.98 \mathrm{M} \Omega \text { INTERNAL OSCILLATOR 50Hz/60Hz MODE } \\
& R_{E Q}=\left(0.833 \cdot 10^{12}\right) / /_{\text {EOSC }} \text { EXTERNAL OSCILLATOR }
\end{aligned}
$$

SWITCHING FREQUENCY
$\mathrm{f}_{\mathrm{SW}}=123 \mathrm{kHz}$ INTERNAL OSCILLATOR
$\mathrm{f}_{\mathrm{SW}}=0.4 \bullet \mathrm{f}_{\text {EOSC }}$ EXTERNAL OSCILLATOR
Figure 12. LTC2486 Equivalent Analog Input Circuit

## APPLICATIONS InFORMATION

When using the LTC2486's internal oscillator, the input capacitor array is switched at 123 kHz . The effect of the charge transfer depends on the circuitry driving the input/reference pins. If the total external RC time constant is less than 580ns the errors introduced by the sampling process are negligible since complete settling occurs.
Typically, the reference inputs are driven from a low impedance source. In this case, complete settling occurs even with large external bypass capacitors. The inputs (CHO to $\mathrm{CH} 3, \mathrm{COM}$ ), on the other hand, are typically driven from larger source resistances. Source resistances up to 10k may interface directly to the LTC2486 and settle completely; however, the addition of external capacitors at the input terminals in order to filter unwanted noise (anti-aliasing) results in incomplete settling.

## Automatic Differential Input Current Cancellation

In applications where the sensor output impedance is low (up to $10 \mathrm{k} \Omega$ with no external bypass capacitor or up to $500 \Omega$ with $0.001 \mu \mathrm{~F}$ bypass), complete settling of the input occurs. In this case, no errors are introduced and direct digitization is possible.

For many applications, the sensor output impedance combined with external input bypass capacitors produces RC time constants much greater than the 580ns required for 1ppm accuracy. For example, a $10 \mathrm{k} \Omega$ bridge driving a $0.1 \mu \mathrm{~F}$ capacitor has a time constant an order of magnitude greater than the required maximum.
The LTC2486 uses a proprietary switching algorithm that forces the average differential input currentto zero independent of external settling errors. This allows direct digitization of high impedance sensors without the need of buffers.

The switching algorithm forces the average input current on the positive input $\left(l_{I N}{ }^{+}\right)$to be equal to the average input current on the negative input $\left(l_{\mathrm{N}}{ }^{-}\right)$. Over the complete conversion cycle, the average differential input current $\left(I_{N_{N}}{ }^{+}-I_{I N}\right)$ is zero. While the differential input current is zero, the common mode input current $\left(l_{\mathbb{N}^{+}}+l_{\mathrm{IN}^{-}}\right) / 2$ is proportional to the difference between the common mode input voltage ( $\mathrm{V}_{\text {IN(CM) }}$ ) and the common mode reference voltage ( $\left.\mathrm{V}_{\mathrm{REF}(\mathrm{CM})}\right)$.

In applications where the input common mode voltage is equal to the reference common mode voltage, as in the case of a balanced bridge, both the differential and common mode input currents are zero. The accuracy of the converter is not compromised by settling errors.
In applications where the input common mode voltage is constant but different from the reference common mode voltage, the differential input current remains zero while the common mode input current is proportional to the difference between $\mathrm{V}_{\operatorname{IN}(\mathrm{CM})}$ and $\mathrm{V}_{\text {REF(CM) }}$. For a reference common mode voltage of 2.5 V and an input common mode of 1.5 V , the common mode input current is approximately $0.74 \mu \mathrm{~A}$. This common mode inputcurrent does not degrade the accuracy if the source impedances tied to $I \mathrm{~N}^{+}$and $\mathrm{IN}^{-}$are matched. Mismatches in source impedance lead to a fixed offset error but do not effect the linearity or full scale reading. A $1 \%$ mismatch in a 1 k source resistance leads to a $74 \mu \mathrm{~V}$ shift in offset voltage.

In applications where the common mode input voltage varies as a function of the input signal level (single ended type sensors), the common mode input current varies proportionally with input voltage. For the case of balanced input impedances, the common mode input current effects are rejected by the large CMRR of the LTC2486, leading to little degradation in accuracy. Mismatches in source impedances lead to gain errors proportional to the difference between the common mode input and common mode reference. 1\% mismatches in 1 k source resistances lead to gain errors on the order of 15ppm. Based on the stability of the internal sampling capacitors and the accuracy of the internal oscillator, a one-time calibration will remove this error.

In addition to the input sampling current, the input ESD protection diodes have a temperature dependent leakage current. This current, nominally $1 \mathrm{nA}( \pm 10 \mathrm{nA}$ Max), results in a small offset shift. A 1 k source resistance will create a $1 \mu \mathrm{~V}$ typical and a $10 \mu \mathrm{~V}$ maximum offset voltage.

## Reference Current

Similar to the analog inputs, the LTC2486 samples the differential reference pins ( REF $^{+}$and REF $^{-}$) transferring small amounts of charge to and from these pins, thus producing a dynamic reference current. If incomplete settling occurs (as a function the reference source resistance

## APPLICATIONS InFORMATION

and reference bypass capacitance) linearity and gain errors are introduced.
For relatively small values of external reference capacitance ( $C_{\text {REF }}<1 n F$ ), the voltage on the sampling capacitor settles for reference impedances of many $k \Omega$ (if $\mathrm{C}_{\text {REF }}=100 \mathrm{pF}$ up to $10 \mathrm{k} \Omega$ will not degrade the performance) (see Figures 13 and 14).

In cases where large bypass capacitors are required on the reference inputs ( $\mathrm{C}_{\text {REF }}>0.01 \mu \mathrm{~F}$ ) full-scale and linearity errors are proportional to the value of the reference resistance. Every ohm of reference resistance produces a full-scale error of approximately 0.5 ppm (while operating in simultaneous $50 \mathrm{~Hz} / 60 \mathrm{~Hz}$ mode) (see Figures 15 and 16). Ifthe input common mode voltage is equal to the reference common mode voltage, a linearity error of approximately


Figure 13. + FS Error vs RSOURCE at $V_{\text {REF }}$ (Small $\mathrm{C}_{\text {REF }}$ )


Figure 14. -FS Error vs R $\mathrm{R}_{\text {SOURCE }}$ at $\mathrm{V}_{\text {REF }}$ (Small $\mathrm{C}_{\text {REF }}$ )
0.67 ppm per $100 \Omega$ of reference resistance results (see Figure 17). In applications where the input and reference common mode voltages are different, the errors increase.


Figure 15. +FS Error vs $\mathrm{R}_{\text {SOURCE }}$ at $\mathrm{V}_{\text {REF }}$ (Large $\mathrm{C}_{\text {REF }}$ )


Figure 16. -FS Error vs $\mathrm{R}_{\text {Source }}$ at $\mathrm{V}_{\text {REF }}$ (Large $\mathrm{C}_{\text {ReF }}$ )


Figure 17. INL vs Differential Input Voltage and Reference Source Resistance for $\mathrm{C}_{\text {REF }}>1 \mu \mathrm{~F}$

## APPLICATIONS InFORMATION

A 1 V difference in between common mode input and common mode reference results in a6.7ppm INL error for every $100 \Omega$ of reference resistance.

In addition to the reference sampling charge, the reference ESD protection diodes have a temperature dependentleakage current. This leakage current, nominally $1 \mathrm{nA}( \pm 10 \mathrm{nA}$ max) results in a small gain error. A $100 \Omega$ reference resistance will create a $0.5 \mu \mathrm{~V}$ full scale error.

## Normal Mode Rejection and Anti-aliasing

One of the advantages delta-sigma ADCs offer over conventional ADCs is on-chip digital filtering. Combined with a large oversample ratio, the LTC2486 significantly simplifies anti-aliasing filter requirements. Additionally, the input current cancellation feature allows external low


Figure 18. Input Normal Mode Rejection, Internal Oscillator and 50Hz Rejection Mode


2486 F19
Figure 19. Input Normal Mode Rejection, Internal Oscillator and 60Hz Rejection Mode
pass filtering without degrading the DC performance of the device.
The SINC ${ }^{4}$ digital filter provides excellent normal mode rejection at all frequencies except DC and integer multiples of the modulator sampling frequency ( $\mathrm{f}_{\mathrm{S}}$ ) (see Figures 18 and 19). The modulator sampling frequency is $\mathrm{f}_{\mathrm{S}}=$ $15,360 \mathrm{~Hz}$ while operating with its internal oscillator and $\mathrm{f}_{\mathrm{S}}=\mathrm{F}_{\mathrm{EOSC}} / 20$ when operating with an external oscillator of frequency $\mathrm{F}_{\mathrm{EOSC}}$.
When using the internal oscillator, the LTC2486 is designed to reject line frequencies. As shown in Figure 20, rejection nulls occur at multiples of frequency $f_{N}$, where $f_{N}$ is determined by the input control bits FA and FB ( $\mathrm{f}_{\mathrm{N}}=50 \mathrm{~Hz}$ or 60 Hz or 55 Hz for simultaneous rejection). Multiples of the modulator sampling rate ( $f_{S}=f_{N} \bullet 256$ ) only reject noise to 15 dB (see Figure 21); if noise sources are present at these frequencies anti-aliasing will reduce their effects.


Figure 20. Input Normal Mode Rejection at DC


Figure 21. Input Normal Mode Rejection at $\mathrm{f}_{\mathrm{S}}=256 \bullet \mathrm{f}_{\mathrm{N}}$

## APPLICATIONS InFORMATION

The user can expect to achieve this level of performance using the internal oscillator, as shown in Figures 22, 23, and 24 . Measured values of normal mode rejection are


Figure 22. Input Normal Mode Rejection vs Input Frequency with Input Perturbation of $100 \%$ ( 60 Hz Notch)
shown superimposed over the theoretical values in all three rejection modes.
Traditional high order delta-sigma modulators suffer from potential instabilities at large input signal levels. The proprietary architecture used for the LTC2486 third order modulator resolves this problem and guarantees stability with input signals $150 \%$ of full-scale. In many industrial applications, it is not uncommon to have microvolt level signals superimposed over unwanted error sources with several volts of peak-to-peak noise. Figures 25 and 26 show measurement results for the rejection of a 7.5 V peak-to-peak noise source (150\% of full scale) applied to the LTC2486. From these curves, it is shown that the rejection performance is maintained even in extremely noisy environments.


Figure 25. Measure Input Normal Mode Rejection vs Input Frequency with Input Perturbation of $\mathbf{1 5 0 \%}$ ( 60 Hz Notch)


Figure 26. Measure Input Normal Mode Rejection vs Input Frequency with input Perturbation of $\mathbf{1 5 0 \%}$ (50Hz Notch)

## APPLICATIONS InFORMATION

Using the $2 x$ speed mode of the LTC2486 alters the rejection characteristics around DC and multiples of $\mathrm{f}_{\mathrm{S}}$. The device bypasses the offset calibration in order to increase the output rate. The resulting rejection plots are shown in Figures 27 and $28.1 x$ type frequency rejection can be achieved using the $2 x$ mode by performing a running average of the conversion results (see Figure 29).

## Output Data Rate

When using its internal oscillator, the LTC2486 produces up to 15 samples per second (sps) with a notch frequency of 60 Hz . The actual output data rate depends upon the length of the sleep and data output cycles which are controlled by the user and can be made insignificantly short. When operating with an external conversion clock ( $\mathrm{f}_{0}$ connected to an external oscillator), the LTC2486 output data rate can be increased. The duration of the conversion cycle is $41036 / f_{E O S C}$. If $f_{E O S C}=307.2 \mathrm{kHz}$, the converter behaves as if the internal oscillator is used.

An increase in $f_{E O S C}$ Over the nominal $307.2 k H z$ will translate into a proportional increase in the maximum output data rate (up to a maximum of 100sps). The increase in output


Figure 27. Input Normal Mode Rejection 2x Speed Mode
rate leads to degradation in offset, full-scale error, and effective resolution as well as a shift in frequency rejection. When using the integrated temperature sensor, the internal oscillator should be used or an external oscillator, $\mathrm{f}_{\mathrm{EOSC}}=$ 307.2 kHz maximum.

A change in $f_{E O S C}$ results in a proportional change in the internal notch position. This leads to reduced differential mode rejection of line frequencies. The common mode rejection of line frequencies remains unchanged, thus fully differential input signals with a high degree of symmetry on both the $\mathrm{IN}^{+}$and $\mathrm{IN}^{-}$pins will continue to reject line frequency noise.

An increase in $f_{\text {EOSC }}$ also increases the effective dynamic input and reference current. External RC networks will continue to have zero differential input current, but the time required for complete settling (580ns for $\mathrm{f}_{\text {EOSC }}=$ 307.2 kHz ) is reduced, proportionally.

Once the external oscillator frequency is increased above 1 MHz (a more than 3xincrease in output rate) the effectiveness of internal auto calibration circuits begins to degrade. This results in larger offset errors, full scale errors, and decreased resolution (see Figures 30 to 37).


Figure 28. Input Normal Mode Rejection 2x Speed Mode

## APPLICATIONS InFORMATION



Figure 29. Input Normal Mode Rejection 2x Speed Mode with and Without Running Averaging


Figure 30. Offset Error vs Output Data Rate and Temperature


Figure 33. Resolution (Noise RMS $\leq$ 1LSB $)$ vs Output Data Rate and Temperature


Figure 36. Resolution (Noise RMS $\leq$ 1LSB) vs Output Data Rate and Reference Voltage


Figure 31. +FS Error vs Output Data Rate and Temperature


Figure 34. Resolution (INL max $\leq 1$ LSB) vs Output Data Rate and Temperature


Figure 37. Resolution (INL ${ }_{\text {max }} \leq 1 L S B$ ) vs Output Data Rate and Reference Voltage

## APPLICATIONS INFORMATION

## Easy Drive ADCs Simplify Measurement of High Impedance Sensors

Delta-Sigma ADCs, with their high accuracy and high noise immunity, are ideal for directly measuring many types of sensors. Nevertheless, input sampling currents can overwhelm high source impedances or low-bandwidth, micropower signal conditioning circuits. The LTC2486 solves this problem by balancing the input currents, thus simplifying or eliminating the need for signal conditioning circuits.

A common application for a delta-sigma ADC is thermistor measurement. Figure 38 shows two examples of thermistor digitization benefiting from the Easy Drive technology.

The first circuit (applied to input channels CH 0 and CH 1 ) uses balanced reference resistors in order to balance the common mode input/reference voltage and balance the differential input source resistance. If reference resistors R1 and R4 are exactly equal, the input current is zero and no errors result. If these resistors have a $1 \%$ tolerance, the maximum error in measured resistance is $1.6 \Omega$ due to a shift in common mode voltage; far less than the 1\%
error of the reference resistors themselves. No amplifier is required, making this an ideal solution in micropower applications.

Easy Drive also enables very low power, low bandwidth amplifiers to drive the input to the LTC2486. As shown in Figure 38, CH2 is driven by the LT1494. The LT1494 has excellent DC specs for an amplifier with $1.5 \mu \mathrm{~A}$ supply current (the maximum offset voltage is $150 \mu \mathrm{~V}$ and the open loop gain is 100,000 ). Its 2 kHz bandwidth makes it unsuitable for driving conventional delta sigma ADCs. Adding a $1 \mathrm{k} \Omega, 0.1 \mu$ Ffilter solves this problem by providing a charge reservoirthat supplies the LTC2486 instantaneous current, while the 1 k resistor isolates the capacitive load from the LT1494.

Conventional delta sigma ADCs input sampling current lead to DC errors as a result of incomplete settling in the external RC network.

The Easy Drive technology cancels the differential input current. By balancing the negative input ( CH 3 ) with a $1 \mathrm{k} \Omega$, $0.1 \mu \mathrm{~F}$ network errors due to the common mode input current are cancelled.

## DE Package

14-Lead Plastic DFN ( $4 \mathrm{~mm} \times 3 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1708 Rev B)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED


1. DRAWING PROPOSED TO BE MADE VARIATION OF VERSION (WGED-3) IN JEDEC PACKAGE OUTLINE MO-229
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

## REVISION HISTORY (Revision history begins at Rev $c$ )

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| C | $11 / 09$ | Update Tables 1 and 2 | 16,17 |
| D | $7 / 10$ | Revised Typical Application drawing <br> Added Note 18 | 1 |

## TYPICAL APPLICATION



Figure 38. Easy Drive ADCs Simplify Measurement of High Impedance Sensors

## RELATGD PARTS




[^0]:    LT, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. No Latency $\Delta \Sigma$ and Easy Drive are trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

