## $2 \times 58 \mathrm{~W} / \mathrm{T} 8$ or $2 \times 36 \mathrm{~W} / \mathrm{T} 8$ ballast demonstration board driven by L6585D

## Introduction

This application note describes a demonstration board able to drive $2 \times 58 \mathrm{~W}$ linear T8 fluorescent tubes. In addition, the modifications needed to adapt the same board for $2 \times 36 \mathrm{~W}$ linear T8 fluorescent tubes are specified.

The ballast is controlled by STMicroelectronics' L6585D which integrates PFC and halfbridge control circuits, the relevant drivers, and the circuitry able to manage all lamp operating phases (preheating, ignition and run mode). Protections against primary failures (lamp disconnection, anti-capacitive mode, PFC overvoltage) are guaranteed and obtained with a minimum number of external components. After presenting the circuit description and design criteria, a short overview of the ballast performances is given.

Fluorescent lamps are driven more and more by electronic, rather than electromagnetic ballast, primarily because fluorescent lamps can produce around $20 \%$ more light for the same input power when driven above 20 kHz instead of $50 / 60 \mathrm{~Hz}$. Operation at this frequency also eliminates both light flickering (the response time of the discharge is too slow for the lamp to have a chance to extinguish during each cycle) and audible noise. An electronic ballast consumes less power and therefore dissipates less heat than an electromagnetic ballast. The energy saved can be estimated in the range of $20-25 \%$ for a given lamp power. Finally the electronic solution allows better control of the filament current and lamp voltage during preheating with the unquestionable benefit of increasing the mean lamp life.

Figure 1. $2 \times 58 \mathrm{~W}$ T8 ballast demonstration board


## Contents

1 Basis of half-bridge inverter topology ..... 4
2 Main characteristics ..... 5
3 Ballast design ..... 7
3.1 L6585D biasing circuitry (pin by pin) ..... 7
3.2 PFC power section design ..... 11
3.3 Half-bridge inverter design ..... 12
3.4 Symmetrical and asymmetrical EOL protection: improvements ..... 13
4 Experimental results ..... 16
5 Protections ..... 19
6 Conduction emissions test ..... 21
6.1 Adapting the design for a $2 \times 36 \mathrm{~W}$ T8 electronic ballast ..... 21
7 Revision history ..... 26

## List of figures

Figure 1. $2 \times 58 \mathrm{~W}$ T8 ballast demonstration board ..... 1
Figure 2. Electronic lamp ballast - capacitor-to-ground configuration ..... 4
Figure 3. Electronic lamp ballast - lamp-to-ground configuration ..... 4
Figure 4. Dual lamp ballast series configuration ..... 4
Figure 5. Dual lamp ballast parallel configuration ..... 4
Figure 6. Electrical schematic $2 \times 58$ W T8 ..... 6
Figure 7. TSM101 window comparator configuration ..... 13
Figure 8. External symmetrical EOL protection ..... 14
Figure 9. L6585 startup sequence ..... 17
Figure 10. One lamp ignition phase ..... 17
Figure 11. Low-side current in run mode ..... 18
Figure 12. Voltage and current lamp in run mode ..... 18
Figure 13. Asymmetrical EOL protection with broken cathode during run mode ..... 19
Figure 14. Symmetrical EOL protection behavior during ignition phase ..... 20
Figure 15. Conducted emissions at 230 Vac 50 Hz - line 1 peak detector ..... 21
Figure 16. Conducted emissions at 230 Vac 50 Hz - line 2 peak detector ..... 21

## 1 Basis of half-bridge inverter topology

The half-bridge inverter operates in zero voltage switching (ZVS) resonant mode, to reduce the switching losses and the electromagnetic interference generated by the output wiring and the lamp. Voltage-fed series resonant half-bridge inverters are currently used for compact fluorescent lamp ballasts (CFL) and for many European tube lamp (TL) ballasts.

Generally, for lighting applications, considering the current preheating, it's possible to choose between two different topologies of the resonant circuit: capacitor-to-ground (Figure 2) or lamp-to-ground (Figure 3).

Figure 2. Electronic lamp ballast - capacitor- Figure 3. Electronic lamp ballast - lamp-to-to-ground configuration ground configuration


In the design presented in this application note, a capacitor-to-ground configuration was used. For dual lamp ballast the lamps can be connected in series (Figure 4) or in parallel (Figure 5). In the system presented here, a parallel configuration was chosen for the following reasons:

- lower voltage stress on the ballast output stage components, on the wiring, and on the fixture sockets
- the resonant $L$ and $C$ associated with the lamps are less sensitive to component tolerances due to the lower operating lamp voltages compared to the series configuration
- better lamp control as it is possible to independently monitor both lamp operations

Figure 4. Dual lamp ballast series configuration


Figure 5. Dual lamp ballast parallel configuration


## 2 Main characteristics

The electrical specifications for the electronic lamp ballast are given in Table 1 and the schematic for the $2 \times 58 \mathrm{~W}$ T8 is presented in Figure 6. The ballast design procedure is detailed in the following section.

Table 1. Input and output parameters

| Input parameters |  |  |
| :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IN}}$ | Input voltage range | 185 to $265 \mathrm{~V}_{\mathrm{RMS}}$ |
| $\mathrm{f}_{\text {line }}$ | Line frequency | $50 / 60 \mathrm{~Hz}$ |
| Tube lamp |  |  |
| Number | 2 |  |
| Type | T8 in parallel configuration |  |
| Power | 58 W or 36 W |  |
|  | Target output parameters |  |
| PF | Power factor | $\approx 0.9$ |
| THD\% | Total harmonic distortion | $\leq 10$ |
| $\eta \%$ | Efficiency | $\approx 90 \%$ |

Figure 6. Electrical schematic $2 \times 58$ W T8


## 3 Ballast design

The design of the major parts of the circuit is described in this section.

### 3.1 L6585D biasing circuitry (pin by pin)

Designed in high-voltage BCD offline technology, the L6585D embeds a PFC controller, a half-bridge controller, the relevant drivers and the logic necessary to build an electronic ballast.

- Pin 1 OSC is one of the two oscillator inputs. The value of the capacitor connected to ground defines the half-bridge switching frequency in each operating state. A value of 1.8 nF was chosen.
- Pin 2 RF. The component choice with oscillator capacitance defines the half-bridge switching frequency in each operating state. A resistor $R_{14}$ connected to ground sets the run frequency while during preheating the switching frequency is set by the parallel of $\mathrm{R}_{14}$ with $\mathrm{R}_{13}$ connected between pins RF and EOI (short-circuit during preheating).

Choosing the following frequencies and ignition time:

$$
\mathrm{f}_{\mathrm{run}}=39 \mathrm{kHz} \quad \mathrm{f}_{\text {pre }}=65 \mathrm{kHz} \quad \mathrm{t}_{\mathrm{ign}}=60 \mathrm{~ms}
$$

we can immediately calculate $R_{14}$ with the following formula:

## Equation 1

$$
R_{14}=\frac{1.326}{f_{\text {run }} \cdot C_{5}}=20 \mathrm{k} \Omega
$$

and for the value of $R_{13}$ :

## Equation 2

$$
\mathrm{R}_{13}=\frac{1.326 \cdot \mathrm{R}_{14}}{\mathrm{f}_{\text {pre }} \cdot \mathrm{C}_{5} \cdot \mathrm{R}_{14}-1.41}=30 \mathrm{k} \Omega
$$

- Pin 3 EOI is a multifunction pin. During preheating the pin is internally shorted to ground by the logic, so the resistor ( $\mathrm{R}_{\mathrm{PRE}} / / \mathrm{R}_{\mathrm{RUN}}$ ) connected between the RF pin and ground sets the preheating switching frequency. During ignition pin EOI becomes high impedance. The ignition time is the time necessary for the pin voltage to exponentially rise from zero to 1.9 V . The growth is steered by the $\mathrm{C}_{6}{ }^{*} \mathrm{R}_{13}$ time constant. As the value of $R_{13}$ has already been calculated and $t_{\text {ign }}$ at start is fixed, the value of $C_{6}$ is calculated by the following formula:


## Equation 3

$$
C_{6}=\frac{t_{\mathrm{ign}}}{3 \cdot R_{13}}=666 \mathrm{nF}
$$

The value $\mathrm{C}_{6}=620 \mathrm{nF}$ was chosen. In order to have this value, two capacitors in parallel were mounted $\mathrm{C}_{6}=470 / / 150 \mathrm{nF}$.

- Pin 4 TCH is the time counter and it is necessary to establish the preheating time and the protection intervention time (either overcurrent or EOL). To implement the time counter, a $\mathrm{R}_{15} \mathrm{C}_{7}$ parallel network is connected between this pin and ground. Choosing $\mathrm{C}_{7}=690 \mathrm{nF}$ and $\mathrm{t}_{\text {pre }}=1 \mathrm{sec}$ and considering the internal current generator $\mathrm{I}_{\mathrm{CH}}=34 \mu \mathrm{~A}$, we can calculate $R_{15}$ as follows:


## Equation 4

$$
\mathrm{R}_{15}=\frac{\mathrm{t}_{\text {pre }}-\frac{\mathrm{C}_{7}}{\mathrm{I}_{\mathrm{CH}}} \cdot 4.63}{\mathrm{C}_{7} \cdot \ln \frac{4.63}{1.5}}=1.2 \mathrm{M} \Omega
$$

- Pin 5 EOLP is a 2 V reference and allows programming the window comparator of pin 6 (EOLR) according to table 5 of the L6585D datasheet. Choosing a reference tracking with the CTR pin and a window voltage amplitude $\pm 220 \mathrm{mV}$, we chose $\mathrm{R}_{16}=240 \mathrm{k} \Omega$.
- Pin 6 EOLR is the input of both the window comparator and a re-lamp comparator. Concerning the window comparator (choosing tracking with CTR pin), the center is the same voltage as the CTR pin so the resistive divider connected across the block capacitor (see $\mathrm{C}_{\text {block }}$ in Figure 2) is set such that under normal conditions:


## Equation 5

$$
\begin{gathered}
V_{C T R}=V_{\text {BUSpfc }} \cdot \frac{R_{19}}{R_{19}+\left(R_{7}+R_{12}\right)} \\
V_{\text {EOLR }}=\frac{V_{\text {BUSpfc }}}{2} \cdot \frac{R_{8}}{R_{8}+\left(R_{3}+R_{4}\right)} \\
V_{\text {EOLR }}=V_{C T R} \Rightarrow \frac{\left(R_{7}+R_{12}\right)}{R_{19}}=2 \cdot \frac{\left(R_{3}+R_{4}\right)}{R_{8}}+1
\end{gathered}
$$

To determine the resistance values of $\left(R_{7}+R_{12}\right), R_{19}$, $\left(R_{3}+R_{4}\right), R_{8}$, decisions concerning pin 7 CTR are needed.

- Pin 7 CTR is a multifunction pin (PFC overvoltage, feedback disconnection, reference for EOL in case of tracking reading), connected to a resistive divider to the PFC output bus. Establishing the maximum PFC overvoltage (PFC output overshoot e.g. at startup) at $\mathrm{V}_{\text {OVPBUSpfc }}=480 \mathrm{~V}$ and considering that the correspondent threshold on the CTR pin must be $\mathrm{V}_{\text {thrCTR }}=3.4 \mathrm{~V}$, we can immediately calculate $\mathrm{R}_{7}+\mathrm{R}_{12}=1.82 \mathrm{M} \Omega$ and $\mathrm{R}_{19}=13 \mathrm{k} \Omega$. From Equation 5, fixing $\mathrm{R}_{3}+\mathrm{R}_{4}=1120 \mathrm{k} \Omega$, the following resistance value is obtained $R_{8}=16 \mathrm{k} \Omega$.
- Pin 8 MULT. Assuming a peak value of $\mathrm{V}_{\text {multpkMax }}=1.8 \mathrm{~V}$ (at $\mathrm{VAC}=265 \mathrm{~V}$ ) on the multiplier input (MULT, pin 8), the peak value at minimum line voltage is $\mathrm{V}_{\text {MULTpkmin }}=1.8 \times 185 / 265=1.25 \mathrm{~V}$ which, multiplied by the maximum slope of the multiplier, 0.75 , gives 0.94 V peak voltage on current sense (CS, pin 4). Since the linearity limit ( 1 V ) is not exceeded, this is acceptable. Considering about $250 \mu \mathrm{~A}$ current for the divider, the lower resistor is $7.14 \mathrm{k} \Omega(20 / / 11 \mathrm{k} \Omega)$. To establish the upper resistance value (referring to the PFC section of the L6585D datasheet), the ratio between Vmult and Vin for different input voltage must be evaluated:


## Equation 6

$$
\begin{gathered}
V_{\text {inMax }} \Rightarrow \frac{R_{17}}{R_{17}+\left(R_{5}+R_{9}\right)}=\frac{V_{\text {multPK max }}}{\sqrt{2} \cdot V_{\text {inMax }}}=4.8 \cdot 10^{-3} \\
V_{\text {inMin }} \Rightarrow \frac{R_{17}}{R_{17}+\left(R_{5}+R_{9}\right)}=\frac{V_{\text {multslopeMax }}}{\sqrt{2 \cdot} \cdot V_{\text {inMin }}}=\frac{V_{\text {CSclamp }}}{\max \text { slope }} \frac{1}{\sqrt{2} \cdot V_{\text {inMin }}}=5.1 \cdot 10^{-3}
\end{gathered}
$$

where:

- $\quad \mathrm{V}_{\text {CSclamp }}$ is the clamp value of the voltage current sense for L6585D
- max slope is the maximum slope of the multiplier characteristic family for L6585D
- $\mathrm{V}_{\text {multSlopeMax }}$ is the maximum voltage in the mult pin with $\mathrm{Vin}=\mathrm{V}_{\text {inMin }}$

To work in the linear area of the multiplier characteristic family, the upper resistance choice is made considering the lowest of ratios calculated in Equation $6 \Rightarrow R_{5}+R_{9}=1.487 \mathrm{M} \Omega$. $R_{5}+R_{9}=1.390 \mathrm{M} \Omega$ was mounted.

- Pin 9 COMP is the output of the E/A and also one of the two inputs of the multiplier. The feedback compensation network, placed between this pin and INV (10), is simply a capacitor calculated as follows (considering $R_{6}+R_{11}$ is the upper resistance of the voltage divider between the PFC bus and COMP pin):


## Equation 7

$$
\mathrm{C}_{2}=\frac{10}{2 \cdot \pi \cdot\left(\mathrm{R}_{6}+\mathrm{R}_{11}\right)}=530 \mathrm{nF}
$$

A value of $C_{2}=560 \mathrm{nF}$ was chosen.

- Pin 10 INV. To implement the voltage control loop, a resistive divider (Figure 6) is connected between the regulated output voltage $\mathrm{V}_{\mathrm{BUSpfc}}=420 \mathrm{~V}$ of the boost and the pin. The internal reference on the noninverting input of the $E / A$ is 2.5 V , so $R_{6}$ and $R_{11}$ (Figure 6) are then selected, establishing a max overvoltage $\Delta \mathrm{V}_{\text {OVPBUSpfc }}=60 \mathrm{~V}$, as follows:


## Equation 8

$$
\begin{gathered}
\frac{R_{6}+R_{11}}{R_{18}}=\frac{V_{\text {BUSpfc }}}{2.5}-1 \\
\mathrm{R}_{6}+\mathrm{R}_{11}=\frac{\Delta \mathrm{V}_{\text {OVPBUSpfc }}}{\mathrm{I}_{\text {OVPth }}}=3 \mathrm{M} \Omega \\
\Rightarrow \mathrm{R}_{18}=17.964 \mathrm{k} \Omega \Rightarrow 18 \mathrm{k} \Omega
\end{gathered}
$$

where $l_{\text {OVPth }}=20 \mu \mathrm{~A}$ is the threshold current flowing through the compensation network in case an abrupt load drop happens.

- Pin 11 ZCD is the input to the zero current detector circuit. The ZCD pin is connected to the auxiliary winding of the boost inductor through a limiting resistor. The ZCD circuit is negative-going edge-triggered: when the voltage on the pin falls below 0.7 V , the PWM latch is set and the MOSFET is turned on. To do so, however, the circuit must first be armed. Prior to falling below 0.7 V , the voltage on pin 11 must experience a positivegoing edge exceeding 1.4 V (due to the MOSFET's turnoff). The maximum main-to-
auxiliary winding turn ratio, m , has to ensure that the voltage delivered to the pin during the MOSFET's OFF-time is sufficient to arm the ZCD circuit.

Then:

## Equation 9

$$
\mathrm{m} \leq \frac{\mathrm{V}_{\text {BUSpfc }}-\sqrt{2} \cdot \mathrm{~V}_{\text {inRMS }(\max )}}{1.4}=33.10
$$

We chose $\mathrm{m}=10$.
Considering the upper and lower clamp voltage of the ZCD pin, its minimum current sink current capability, according to the max and min voltage of the PFC bus, we can immediately calculate and choose $R_{10}=15 \mathrm{k} \Omega$.

- Pin12 PFCS is the inverting input of the current sense comparator. As the voltage across the sense resistor (proportional to the instantaneous inductor current) crosses the threshold set by the multiplier output, the power MOSFET is turned off. Following the indication given in AN966, page 13, considering the max peak current absorbed by two lamps, it is possible to determine the following PFC sense resistor:


## Equation 10

$$
R_{22} \leq 340 \mathrm{~m} \Omega
$$

We chose $R_{22}=330 \mathrm{~m} \Omega$ with a power rating of 0.5 W .
Considering the clamp value voltage on this pin, $\mathrm{V}_{\mathrm{CSclamp}}=1.16 \mathrm{~V}$, it was possible to determine the maximum inductor current $I_{L \max }=3.5 \mathrm{~A}$.

- Pin13 PFG. To correctly drive the external MOSFET, a resistor $R_{21}=10 \Omega$ was used.
- Pin 14 HBCS. Establishing during ignition, for each lamp, a maximum current of $I_{\text {IGNmax }}=2.5 \mathrm{~A}$ and considering the HBCS threshold during ignition phase $\mathrm{V}_{\mathrm{HBCS} \text {-ign }}=1.6 \mathrm{~V}$, we can calculate $\mathrm{R}_{\text {senseHB }}=\mathrm{R}_{31}$ :


## Equation 11

$$
R_{31}=\frac{V_{\text {HBCS-ign }}}{l_{\mathrm{IGNmax} \text { TOT }}}=0.32 \Omega
$$

We chose R31 $=0.33 \Omega$.

- Pin 15 GND: ground
- Pin 16 LSD. To correctly drive the external half-bridge low-side MOSFET, a resistor $R_{23}=62 \Omega$ was used.
- Pin 17 Vcc . This pin is externally connected to the startup circuit (by means of $\mathrm{R}_{34}, \mathrm{R}_{35}$, $\mathrm{R}_{37}, \mathrm{R}_{40}, \mathrm{R}_{41}$ ) and to the self-supply circuit consisting of a charge pump composed of the net $\mathrm{C}_{16}, \mathrm{C}_{17}, \mathrm{C}_{18}, \mathrm{D}_{8}, \mathrm{D}_{9}, \mathrm{R}_{29}$.
- Pin 18 Out: high-side driver floating reference. This pin is connected close to the source of the high-side power MOSFET.
- Pin 19 HSD. To correctly drive the external half-bridge low-side MOSFET a resistor $\mathrm{R}_{20}=62 \Omega$ was used.
- Pin 20 Boot. For the high-side section a $C_{b o o t}=100 \mathrm{nF}$ was selected.


### 3.2 PFC power section design

## Input capacitor

The input high-frequency filter capacitor $\mathrm{C}_{4}$ has to attenuate the switching noise due to the high-frequency inductor current ripple. The worst conditions occur on the peak of the minimum rated input voltage $\mathrm{V}_{\text {inmin }}=185 \mathrm{~V}$ where:

- the coefficient of maximum high frequency voltage ripple $r=0.05$
- total system efficiency is possible, considering the minimum half-bridge switching frequency $\mathrm{f}_{\text {swmin }}=39 \mathrm{kHz}$ and the total output power $\mathrm{P}_{\text {outTOT }}=2 * 58=116 \mathrm{~W}$, to determine the input capacitor $\mathrm{C}_{4}$ as follows:


## Equation 12

$$
C_{4}=\frac{\frac{P_{\text {outTOT }}}{\eta \cdot V_{\text {in min }}}}{2 \cdot \pi \cdot f_{\text {sw min }} \cdot V_{\text {in min }} \cdot r}=307 \mathrm{nF}
$$

$\mathrm{C}_{4}=470 \mathrm{nF}$ was chosen.

## Output capacitor

The output bulk capacitor $\mathrm{C}_{1}$ selection depends on the DC output voltage, the admitted overvoltage, the output power and the desired voltage ripple where:

- PFC output voltage $\mathrm{V}_{\text {busPFC }}=420 \mathrm{~V}$
- the coefficient of low-frequency (twice the mains frequency $f_{\min }=50 \mathrm{~Hz}$ ) voltage ripple $r_{1}=0.05$
We can calculate the bulk capacitor in Equation 13:


## Equation 13

$$
C_{1}=\frac{\frac{P_{\text {outTOT }}}{V_{\text {busPFC }}}}{2 \pi \cdot 2 f_{\text {main }} \cdot V_{\text {busPFC }} \cdot r_{1}}=21 \mu \mathrm{~F}
$$

To have the smallest ripple and good reliability, we chose capacitor $\mathrm{C}_{1}=47 \mu \mathrm{~F}, 450 \mathrm{~V}$.

## Boost inductor

The inductance $L_{p f c}$ is usually determined so that the minimum switching frequency $f_{\text {min }}$ pfc is greater than the maximum frequency of the internal starter in order to ensure a correct TM operation. Considering the minimum suggested value for the PFC section $f_{\min } \mathrm{pfc}=20 \mathrm{kHz}$ and that it can occur at the either the maximum $\mathrm{V}_{\text {inrmsMax }}=265 \mathrm{~V}$ or the minimum $\mathrm{V}_{\text {inrmsMin }}=185 \mathrm{~V}$ mains voltage, the inductor value is defined by:

Equation 14

$$
\mathrm{L}_{\mathrm{pfc}}=\frac{\mathrm{V}_{\text {inrms }}^{2} \cdot\left(\mathrm{~V}_{\text {busPFC }}-\sqrt{2} \cdot \mathrm{~V}_{\text {inrms }}\right)}{2 \cdot \mathrm{f}_{\text {minpfc }} \cdot \frac{\mathrm{P}_{\text {out }}}{\eta} \cdot \mathrm{V}_{\text {busPFC }}}
$$

To obtain a margin from $f_{\min }$ pfc we chose $f_{\text {pfc }}=33 \mathrm{kHz}$. In this condition the lower value for the inductor is determined by $\mathrm{V}_{\text {inrms }}=\mathrm{V}_{\text {inrmsMax }}$ and $\mathrm{L}_{\mathrm{pfc}}=0.8 \mathrm{mH}$ with, as previously stated in the PFCS pin description, a maximum current $I_{\text {Lmax }}=3.5 \mathrm{~A}$.

## Power MOSFET

The choice of the MOSFET concerns mainly its $R_{D S(o n)}$, which depends on the output power, and its breakdown voltage. This last voltage is fixed just by the output voltage $\mathrm{V}_{\text {buspfc }}=420 \mathrm{~V}$, plus the overvoltage $\Delta \mathrm{V}_{\text {OVPpfc }}=60 \mathrm{~V}$ allowed and a safety margin.
The MOSFET's power dissipation depends on the conduction and switching losses. Establishing maximum total power losses $\mathrm{P}_{\text {lossesAdm }}=1 \%$ and $\mathrm{P}_{\text {outTOT }}=1.16 \mathrm{~W}$, it is easy to verify that in choosing SuperMesh power MOSFET STD6NK50Z, the estimated total MOSFET power losses, in the worst case, is about $P_{\text {lossesEst }}=0.6 \mathrm{~W}$, so this choice was the definitive one.

## Boost diode

The boost freewheeling diode is a fast recovery one. The breakdown voltage is fixed with the same criterion as the MOSFET. The values of its DC and RMS current, which are needed to choose the current rating of the diode, are given as follows:

## Equation 15

$$
\begin{gathered}
\mathrm{I}_{\mathrm{D} 2 \mathrm{dc}}=\frac{\mathrm{P}_{\text {outTOT }}}{\mathrm{V}_{\mathrm{BUSpfc}}}=0.276 \mathrm{~A} \\
\mathrm{I}_{\mathrm{D} 2 \mathrm{mms}}=2 \sqrt{2} \cdot I_{\mathrm{rms}} \cdot \sqrt{\frac{4 \sqrt{2}}{9 \pi} \cdot \frac{\mathrm{~V}_{\text {inrms }}}{V_{\text {BUSpfc }}}}=0.6 \mathrm{~A}
\end{gathered}
$$

Since the PFC works in transition mode, the Turbo 2 Ultrafast high-voltage rectifier STTH1L06 was selected.

### 3.3 Half-bridge inverter design

Concerning the resonant circuit design, according the criteria described in AN993 section 5, we chose the following:

$$
\begin{gathered}
\mathrm{L}_{\text {res }}=\mathrm{L}_{1}=\mathrm{L}_{2}=1.8 \mathrm{mH} \\
\mathrm{C}_{\text {res }}=\mathrm{C}_{9}=\mathrm{C}_{14}=10 \mathrm{nF} / 1600 \mathrm{~V} \\
\mathrm{C}_{\text {block }}=\mathrm{C}_{12}=\mathrm{C}_{15}=100 \mathrm{nF} / 400 \mathrm{~V}
\end{gathered}
$$

The P-Mos selection in the half-bridge section is performed mainly considering the max power losses admitted on each switch $P_{\text {lossesAdm } 1}=0.5 \% P_{\text {outTOT }} \cong 0.6 \mathrm{~W}$ and the rms current through it IrmsMOS $\cong 0.6 \mathrm{~A}$. Concerning half-bridge devices, using the second generation MDmesh Power MOSFET STD8NM60N, the estimated power losses in it result in $\mathrm{P}_{\text {lossesEstHB }} \cong 0.468 \mathrm{~W}$.

### 3.4 Symmetrical and asymmetrical EOL protection: improvements

As previously stated, the L6585D includes two functions concerning EOL protections which are summarized as follows:
a) The first function has been designed to detect the ageing of the lamp with particular attention to the effect appearing as asymmetric rectification. The idea is to measure the variation of the DC component of the lamp voltage that can be either positive or negative. A window comparator has been introduced (centered around Vref with amplitude " $\mathrm{V}_{\mathrm{w}}$ ") that triggers when the EOL-R voltage is higher than $\mathrm{V}_{\text {set }}+\mathrm{V}_{\mathrm{w}} / 2$ or lower than Vref- $\mathrm{V}_{\mathrm{w}} / 2$. This kind of protection is compliant to the two standard ballast configurations (lamp-to-ground and block capacitor-toground).
b) Concerning the second function, as soon as a fault due to broken lamp in ignition mode (1.6 V threshold crossing) or a symmetrical EOL in run mode ( 0.9 V threshold crossing) triggers the TCH timer, the frequency control starts. When the timer ends, the current is monitored on the HBCS pin at the first cycle. In both conditions if the HBCS threshold is still crossed, the oscillator stops, the chip enters low-consumption mode /shutdown mode and this condition is latched until the mains supply is removed or re-lamp is detected.
The following improvements in the protection functions have been implemented:

- The asymmetric rectification protection, described above, was implemented to monitor the status of only one lamp. To protect the second lamp with the same criteria (voltage window comparator) as the first one, a voltage and current control TSM101 in the configuration shown in Figure 7 was used. With this circuit it was possible to obtain the asymmetric rectification protection in a reliable and independent manner for each lamp.

Figure 7. TSM101 window comparator configuration


The design criteria for TSM101 in window comparator configuration is described in the following paragraphs. By means of a voltage divider $R_{24}, R_{25}, R_{54}+R_{26}$, from the block
capacitor of the second lamp, TSM101 checks that the average voltage value on the capacitor is $\mathrm{V}_{\mathrm{AVE}}=210 \mathrm{~V}$.
Considering that the voltage window used for the first lamp is $\Delta \mathrm{V}_{\text {window1 }}=2^{*} 220 \mathrm{mV} \cong$ $15 \% \mathrm{~V}_{\text {CTR }}$, for the second lamp a similar percent voltage window $\Delta \mathrm{V}_{\text {window } 2} \cong 15 \% \mathrm{~V}_{\text {AVE }}=$ 31 V was chosen. Establishing the second voltage window and considering that the voltage reference in TSM101 is $\mathrm{V}_{\text {ref }}=1.24 \mathrm{~V}$, it is easy to calculate the resistance value of the voltage divider mentioned in the previous paragraph (presuming, in normal conditions, an absorbed current in it of $I_{\text {Vdivider }} \cong 116 \mu \mathrm{~A}$ ) as follows:

## Equation 16

$$
\begin{gathered}
R_{\text {tot }}=R_{24}+R_{25}+R_{54}+R_{26}=\frac{V_{\text {AVE }}}{I_{\text {Vdivider }}}=1.81 \mathrm{M} \Omega \\
R_{54}+R_{26}=V_{\text {ref }} \cdot \frac{R_{\text {tot }}}{V_{\text {AVE }}+\frac{\Delta V_{\text {window } 2}}{2}}=9954 \Omega \Rightarrow R_{54}+R_{26}=10 \mathrm{k} \Omega \\
R_{25}=\frac{V_{\text {ref }}-\left(R_{54}+R_{26}\right) \cdot \frac{\left(V_{\text {AVE }}-\frac{\Delta V_{\text {window } 2}}{2}\right)}{R_{\text {tot }}}}{\left(V_{\text {AVE }}-\frac{\Delta V_{\text {window } 2}}{2}\right)} \\
\frac{R_{\text {tot }}}{}
\end{gathered} 1540 \Omega \Rightarrow R_{25}=1.6 \mathrm{k} \Omega .
$$

- The symmetrical EOL protection described in paragraph $b$ of this section was improved because for a two-lamp application an event such as the breaking of one lamp and the ignition of the other one may not activate the embedded device protection quickly enough.

To avoid this type of issue and in order to increase the reliability of the protection, an external circuit as shown in Figure 8 was implemented.

Figure 8. External symmetrical EOL protection


This circuit (considering that it is possible to latch the device maintaining the CTR pin to zero voltage), by means of an inverting logic made by $Q_{5}$ and $Q_{6}$, is activated by the voltage on the half-bridge current sense resistor $\mathrm{V}_{\mathrm{R} 31}$. Overcoming a fixed voltage threshold on the HB current sense, the X0205MA SCR is activated which consequently activates $Q_{8}$ and causes the CTR pin to go down to zero voltage. The device is latched until the main supply is removed.

## 4 Experimental results

The schematic of the tested board is shown in Figure 6. The board was first tested in terms of efficiency, power factor, total harmonic distortion and thermal behavior for the input voltage range. Table 2 and Table 3 show the results obtained for testing during 45 minutes.

Table 2. $2 \times 58$ W T8 board performance

| $\mathbf{V}_{\mathbf{I N}}$ <br> $\mathbf{( V )}$ | $\mathbf{P}_{\mathbf{I N}}$ <br> $\mathbf{( W )}$ | $\mathbf{P}_{\text {OUTlamp1 }}$ <br> (W) | $\eta$ | $\mathbf{I}_{\mathbf{I N}}$ <br> $(\mathbf{A})$ | $\mathbf{P F}$ | THD <br> (\%) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 185 | 115.5 | 52 | 0.90 | 0.645 | 0.995 | 7.9 |
| 230 | 112.5 | 52 | 0.92 | 0.515 | 0.992 | 8 |
| 265 | 113.5 | 52 | 0.91 | 0.455 | 0.988 | 10 |

All results obtained are very good. Efficiency is about $90 \%$, the power factor corrector is constantly 0.99 , and THD is about $8 \%$.

Table 3. $2 \times 58$ W T8 thermal results of critical system components

| $\mathbf{V}_{\mathbf{I N}}(\mathbf{V})$ | Ambient temp ( $\left.{ }^{\circ} \mathbf{C}\right)$ | Temp MOS $_{\text {LowSide }}$ <br> $\left({ }^{\circ} \mathrm{C}\right)$ | Temp MOS $_{\text {HighSide }}$ <br> $\left({ }^{\circ} \mathbf{C}\right)$ | Temp MOS $_{\text {PFC }}\left({ }^{\circ} \mathbf{C}\right)$ | Temp L6585D ( $\left.{ }^{\circ} \mathbf{C}\right)$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 185 | 23 | 71 | 79 | 58 | 49 |
| 230 | 23 | 71 | 79 | 47 | 47 |
| 265 | 23 | 71 | 78 | 44 | 47 |

Concerning thermal behavior, from the results given in Table 3, it is easy to deduce, considering the highest ambient temperature, that there is a good safety margin from the max junction temperature of the MOS.

Startup sequence
Figure 9 shows the startup sequence: the IC supply voltage $\mathrm{V}_{\mathrm{Cc}}$ reaches $\mathrm{V}_{\mathrm{CCon}}$, the halfbridge starts oscillating and starts the charge capacitor connected to TCH. When the voltage at the TCH pin reaches VCHP (4.63 V), the same capacitor is discharged following an exponential decrease steered by the time constant, which defines the preheating time.

During this time, the EOI pin is forced to ground and the switching frequency is set by the oscillator at the preheating value. When the voltage at the TCH pin drops down to 1.53 V , the EOI pin is exponentially charged according to a time constant that defines the ignition time. At the same time the TCH pin goes down to ground. During this phase the oscillator generates a reduction of the switching frequency. As the voltage at EOI exceeds 1.9 V , the chip enters run mode.

Figure 9. L6585 startup sequence


Figure 10 shows the lamp ignition phase. The voltage across it increases linearly as well as the current flowing through it.

Figure 10. One lamp ignition phase


Figure 11. Low-side current in run mode


Figure 12. Voltage and current lamp in run mode


## 5 Protections

As previously stated in Section 3.4, due to the presence of two lamps, TSM101 must be added to implement the asymmetric EOL protection, and inverter logic with a SCR must be added to implement the symmetrical EOL protection. The following failures were simulated to test these:

- Cathode breaking in run mode
- Broken tube or failure to strike during ignition phase

As shown in Figure 13, as soon as a cathode of one lamp is broken, the voltage on the EOLR pin goes out from the valid voltage window and the L6585D stops switching.

Figure 13. Asymmetrical EOL protection with broken cathode during run mode


When one of the two lamps is broken or the the gas inside is exhausted, during the ignition phase, as illustrated in Figure 14, the right lamp is ignited normally, but the voltage across the broken lamp rises up continually until an established threshold is exceeded that activates the SCR, by means of an inverter logic, and moves the CTR pin down to ground. In this condition the L6585D is latched.

Figure 14. Symmetrical EOL protection behavior during ignition phase


## 6 Conduction emissions test

Conducted emissions have been measured in neutral and line wires using peak detector and considering the limits for lighting applications i.e. EN55015. The measurements have been performed at 230 Vac line. The results are shown in Figure 15 and Figure 16. Since the emission level is below both the quasi-peak and average limits with an acceptable margin, the power supply passes the precompliance test.

Figure 15. Conducted emissions at 230 Vac 50 Hz - line 1 peak detector


Figure 16. Conducted emissions at 230 Vac 50 Hz - line 2 peak detector


### 6.1 Adapting the design for a $2 \times 36$ W T8 electronic ballast

Using a developed design for 2 x 58 W T8 tubes, it was possible to do some simple adjustments to adapt the same design for $2 \times 36$ W T8 tubes. Using the same resonant
circuit, the adjustments concern only the operating frequencies of the lamp, setting the following ones at:

$$
\mathrm{f}_{\text {run }}=49 \mathrm{kHz} \quad \mathrm{f}_{\text {preh }}=65 \mathrm{kHz}
$$

we can immediately calculate, by means of Equation 1 and Equation 2, the following value resistances:

$$
\mathrm{R}_{14}=15 \mathrm{k} \Omega \quad \mathrm{R}_{13}=47 \mathrm{k} \Omega
$$

In addition a new calibration for the symmetric end-of-life operation is needed, changing the following resistance to:

$$
\mathrm{R}_{56}=75 \Omega
$$

Testing the board with these modifications the experimental results are given below in Table 4:

Table 4. $2 \times 36 \mathrm{~W}$ T8 board performance

| $\mathbf{V}_{\mathbf{I N}}(\mathbf{V})$ | $\mathbf{P}_{\mathbf{I N}}(\mathbf{W})$ | $\mathbf{P}_{\text {Outlamp1 }}(\mathbf{W})$ | $\eta$ | $\mathbf{I}_{\mathbf{I N}}(\mathbf{A})$ | $\mathbf{P F}$ | THD (\%) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 185 | 74 | 33 | 0.89 | 0.39 | 0.994 | 6.9 |
| 230 | 73.5 | 33 | 0.89 | 0.315 | 0.987 | 7.6 |
| 265 | 73.4 | 33 | 0.89 | 0.275 | 0.979 | 8.7 |

Table 5. Bill of material

| Item | Qty | Ref. | Part/value | Tolerance (\%) | Voltage current | Watt | Technology information | Package footprint | Manufacturer | Manufacturer code | RS/ distrelec /other code |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | C1 | $47 \mu \mathrm{~F}, 098 \mathrm{~A}$ | 20\% | 450 V |  | Electrolytic capacitor |  | EPCOS | B43858C5476M 000 |  |
| 2 | 1 | C2 | $\begin{gathered} 560 \mathrm{nF} \\ (470 / / 100 \\ \mathrm{nF}) \end{gathered}$ | 5\% | 50 V |  | COG ceramic capacitor | SMD 0805 |  |  |  |
| 3 | 1 | C3 | 33 nF | 5\% | 50 V |  | COG ceramic capacitor | SMD 0806 |  |  |  |
| 4 | 1 | C4 | 470 nF | 10\% | 630 V |  | Polyester capacitor | Radial 22.5 mm lead spacing | EPCOS | $\begin{gathered} \text { B32523Q8474K } \\ 000 \end{gathered}$ |  |
| 5 | 1 | C5 | 1.8 nF | 5\% | 50 V |  | COG ceramic capacitor | SMD 0805 |  |  |  |
| 6 | 1 | C6 | 660 nF (470//150) nF - ceramic | 5\% | 50 V |  | COG ceramic capacitor | SMD 0805 |  |  |  |
| 7 | 1 | C7 | $\begin{gathered} 680 \mathrm{nF} \\ (470 / / 220) \\ \mathrm{nF} \text {-ceramic } \end{gathered}$ | 5\% | 50 V |  | COG ceramic capacitor | SMD 0805 |  |  |  |
| 8 | 1 | C8 | $10 \mathrm{nF}-$ ceramic- | 5\% | 50 V |  | COG ceramic capacitor | SMD 0805 |  |  |  |

Table 5. Bill of material (continued)

| Item | Qty | Ref. | Part/value | Tolerance (\%) | Voltage current | Watt | Technology information | Package footprint | Manufacturer | Manufacturer code | RS/ distrelec /other code |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 9 | 2 | C9, C14 | 10 nF | 5\% | 1600 V |  | Metallized polypropylene film capacitors | Radial 22.5 mm lead spacing | EPCOS | $\begin{gathered} \text { B32653A1103J } \\ 000 \end{gathered}$ |  |
| 10 | 2 | C10,C11 | 100 nF | 10\% | 300 Vac |  | X2 polypropylene capacitor |  |  |  | $\begin{gathered} \text { RS: } 441- \\ 9616 \end{gathered}$ |
| 11 | 2 | C12, C15 | $\begin{aligned} & 100 \mathrm{nF}, \\ & 400 \mathrm{~V}- \end{aligned}$ <br> polyesterlead spacing 10 mm | 10\% | 400 V |  | Metallized polyester film capacitors | Radial 10 mm lead spacing | EPCOS | $\begin{gathered} \text { B32561J6104K } \\ 000 \end{gathered}$ |  |
| 12 | 1 | C13 | $\begin{gathered} 100 \mathrm{nF}- \\ 50 \mathrm{~V}-10 \% \end{gathered}$ | 10\% | 50 V |  | Ceramic capacitor | SMD 1206 |  |  |  |
| 13 | 1 | C16 | 1 nF | 5\% | 630 V |  | Polypropylene capacitor | Radial 5mm lead spacing | EVOX RIFA | PFR5 102J630J11L4 | $\begin{gathered} \text { RS: } 240- \\ 4836 \end{gathered}$ |
| 14 | 1 | C17 | $4.7 \mu \mathrm{~F}$ | 20\% | 50 V |  | Electrolytic capacitor | Cylindrical 2.5 mm lead spacing |  |  |  |
| 15 | 2 | C18, C19 | 100 nF ceramic | 5\% | 50 V |  | COG Ceramic capacitor | SMD 0805 |  |  |  |
| 16 | 1 | C20 | 1 nF Y1 | 20\% | 250 Vac |  | Y1 Ceramic capacitor | Radial 9.5 mm lead spacing | CERA MITE | $\begin{aligned} & \text { 440LD10-AD } \\ & \text { 10PCM } \end{aligned}$ | $\begin{gathered} \text { RS: } 214- \\ 5896 \end{gathered}$ |
| 17 | 1 | C21 | 100 nF | 10\% | 630 V |  | polypropylene capacitor | Radial 15 mm lead spacing | EPCOS | B32652A6104K | $\begin{gathered} \text { RS: 190- } \\ 8371 \end{gathered}$ |
| 18 | 1 | C22 | 220 pF -ceramiclead spacing 5 mm | 10\% | 1 kV |  | Ceramic disc capacitor | Radial 5 mm lead spacing | Panasonic | $\begin{gathered} \text { ECKA3A221KB } \\ \mathrm{P} \end{gathered}$ | $\begin{gathered} \text { RS: } 473- \\ 0373 \end{gathered}$ |
| 19 | 1 | C25 | Not mounted |  |  |  |  |  |  |  |  |
| 20 | 3 | $\begin{gathered} \text { D7,D11, } \\ \text { D12 } \end{gathered}$ | BAT46 |  | 150 mA |  | Small signal Schottky diode | SMD SOD- 323 | STMicroelectronics | BAT46JFILM |  |
| 21 | 1 | D2 | STTH1L06 |  |  |  | Ultrafast high voltage rectifier | DO-41 | STMicroelectronics | STTH1L06 |  |
| 22 | 4 | $\begin{aligned} & \text { D3,D4, } \\ & \text { D5,D6 } \end{aligned}$ | GF1M-1A |  | $\underset{\mathrm{A}}{1000 \mathrm{~V} 1}$ |  | Rectifier diode | $\begin{gathered} \text { SMD } \\ \text { DO214BA } \end{gathered}$ |  |  | $\begin{gathered} \text { RS: 269- } \\ 451 \end{gathered}$ |
| 23 | 2 | D8, D13 | LL4148 |  | $\begin{gathered} 75 \mathrm{~V} 150 \\ \mathrm{~mA} \end{gathered}$ |  | Switching diode | $\begin{aligned} & \text { SMD SOD- } \\ & 80 \end{aligned}$ |  |  |  |
| 24 | 1 | D9 | 16 V | 5\% | 16 V | $\begin{aligned} & 500 \\ & \mathrm{~mW} \end{aligned}$ | Zener diodes | $\begin{gathered} \text { SMD SOD- } \\ 123 \end{gathered}$ |  |  | $\begin{gathered} \text { RS: } 447-1838 \\ 1838 \end{gathered}$ |
| 25 | 1 | D10 | 1N4007 |  | $\begin{gathered} 1000 \mathrm{~V} \\ 1 \mathrm{~A} \end{gathered}$ |  | Rectifier diode | DO-41 |  |  |  |
| 26 | 1 | F1 | 3,15 A |  | 250 V |  | TR5 quick acting submin PCB F fuse | RADIAL |  |  | $\begin{gathered} \text { RS: } 226-1 \\ 6549 \end{gathered}$ |
| 27 | 1 | J1 | CON3 |  |  |  | 3 way screw terminal block 7.5 mm pitch | THT 7.5 mm lead spacing |  |  | $\begin{aligned} & \text { RS: } 548- \\ & 7317 \end{aligned}$ |
| 28 |  | Lamp, Lamp2 | T8 Lamp1- 58 W |  | 250 V |  | 4 pins PCB terminal strip | THT 5 mm lead spacing | WAGO (www. wago.it) | 739-104 |  |

23/27

Table 5. Bill of material (continued)

| Item | Qty | Ref. | Part/value | Tolerance (\%) | Voltage current | Watt | Technology information | Package footprint | Manufacturer | Manufacturer code | RS/ distrelec /other code |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 29 | $\stackrel{1}{\text { Note }^{(1)}}$ | LPFC1 | 0.8 mH |  |  |  |  |  |  |  |  |
| 30 | 1 | LPFC2 | $\underset{\mathrm{A}}{2 \times 39 \mathrm{mH} / 0.7}$ |  |  |  | Common mode choke |  | EPCOS | $\begin{gathered} \text { B82732R2701B } \\ 030 \end{gathered}$ |  |
| 31 | $\stackrel{2}{\text { Note }^{(1)}}$ | L1, L2 | $\begin{gathered} 1.8 \mathrm{mH}+/- \\ 5 \% \end{gathered}$ | 5\% |  |  |  |  |  |  |  |
| 32 | 3 | $\begin{gathered} \text { Q5, Q6, } \\ \text { Q8 } \end{gathered}$ | BC847 |  | 100 mA |  | NPN transistor | SMD SOT-23 |  |  |  |
| 33 | 2 | Q2, Q4 | $\underset{\mathrm{N}}{\text { STD8NM60 }}$ |  | $\begin{gathered} 600 \mathrm{~V} \\ 7 \mathrm{~A} \end{gathered}$ |  | $\begin{gathered} \text { MDmesh }^{\text {TM }} \\ \text { Power } \\ \text { MOSFET } \end{gathered}$ | SMD DPAK | STMicroelectronics | STD8NM60N |  |
| 34 | 1 | Q3 | STD6NK50Z |  | $\begin{gathered} 500 \mathrm{~V} \\ 6 \mathrm{~A} \end{gathered}$ |  | Supermesh MOSFET | SMD DPAK | STMicroelectronics | STD6NK50Z |  |
| 35 | 1 | Q7 | X0205MA |  | $\begin{gathered} 600 \mathrm{~V} \\ 0.050 \\ \mathrm{~mA} \end{gathered}$ |  | SCRs | TO92 | STMicroelectronics | X0205MA |  |
| 36 | 2 | R3, R4 | $560 \mathrm{k} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 37 | 1 | R5, | $1 \mathrm{M} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 38 | 2 | R7, R12 | $910 \mathrm{k} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 39 | 2 | R6, R11 | $1.5 \mathrm{M} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 40 | 1 | R8 | $16 \mathrm{k} \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 41 | 1 | R9 | $390 \mathrm{k} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 42 | 1 | R10 | $15 \mathrm{k} \Omega$ | 5\% |  | 1/4 W | Carbon film resistor | axial |  |  |  |
| 43 | 1 | R13 | $30 \mathrm{~K} \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 44 | 1 | R14 | $20 \mathrm{k} \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 45 | 1 | R15 | $1.2 \mathrm{M} \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 46 | 1 | R16 | $240 \mathrm{k} \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 47 | 1 | R17 | 20//11 k $\Omega$ -parallelo- | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 48 | 1 | R18 | $18 \mathrm{k} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 49 | 1 | R19 | $13 \mathrm{k} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 50 | 2 | R20, R23 | $62 \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 51 | 2 | $\begin{aligned} & \text { R21, } \\ & \text { R48 } \end{aligned}$ | $10 \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 52 | 1 | R29 | $10 \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |

www.BDTIC.com/ST

Table 5. Bill of material (continued)

| Item | Qty | Ref. | Part/value | Tolerance (\%) | Voltage current | Watt | Technology information | Package footprint | Manufacturer | Manufacturer code | RS/ distrelec /other code |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 53 | 2 | R22, R31 | $0.33 \Omega$ | 1\% |  | 1W | Precision wire resistors | axial |  |  | Distrele: 720643 |
| 54 | 1 | R24 | $1.8 \mathrm{M} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 55 | 1 | R25 | $1.6 \mathrm{k} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 56 | 1 | R26 | $10 \mathrm{k} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 57 | 4 | $\begin{aligned} & \text { R27,R3, } \\ & \text { R37,R41 } \end{aligned}$ | $56 \mathrm{k} \Omega$ | 5\% |  | 1/4 W | Carbon film resistor | axial |  |  |  |
| 58 | 1 | R50 | $56 \mathrm{k} \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 59 | 3 | $\begin{gathered} \text { R32,R33, } \\ \text { R52 } \end{gathered}$ | $0 \Omega$ jumper |  |  |  |  | SMD 1206 |  |  |  |
| 60 | 2 | R53, R54 | $0 \Omega$ jumper |  |  |  |  | SMD 0805 |  |  |  |
| 61 | 2 | R34,R35 | $180 \mathrm{k} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 62 | 2 | R36,R40 | $68 \mathrm{k} \Omega$ | 5\% |  | 1/4 W | Carbon film resistor | axial |  |  |  |
| 63 | 1 | R46 | $470 \mathrm{k} \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 64 | 2 | R47,R49 | $330 \mathrm{k} \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 65 | 1 | R51 | $2 \mathrm{k} \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 66 | 1 | R55 | $470 \Omega$ | 1\% |  | 1/8 W | Metal film resistor | SMD 0805 |  |  |  |
| 67 | 1 | R56 | $18 \mathrm{k} \Omega$ | 1\% |  | 1/4 W | Metal film resistor | SMD 1206 |  |  |  |
| 68 | 1 | U1 | L6585D |  |  |  | Combo IC for PFC and ballast control | SMD SO-20 | STMicroelectronics | L6585D |  |
| 69 | 1 | U2 | TSM101 |  |  |  | Voltage and current controller | SMD SO-8 | STMicroelectronics | TSM101AIDT |  |
| 70 | 15 | JUMP | Insulate wire- jump Note ${ }^{(2)}$ | Wire 0.6 mm |  |  | Wire 0.6 mm |  |  |  |  |
| 71 | 4 | Spacer | Spacer/ distanziatori | 10 mm |  |  | Nylon |  |  |  |  |

1. Nostra Fornitura max 50 pcs
2. The wire-jump must be insulated

## 7 Revision history

Table 6. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| 06-Aug-2008 | 1 | Initial release |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

