

### Controlling a -5V Rail Using the UCC3919, +3V to +8V Hot Swap Power Manager

By Dave Olson

This design note is intended to show the hot swap designer how to control a -5V rail using a UCC3919 Hot Swap Power Manager. The technique shown could also be applied using other positive Hot Swap Power Managers. Two circuit configurations are presented, one for systems with independent ground returns that will allow low side current sensing, and one for systems employing a common ground plane that require high side current sensing.

Fig. 1 shows the UCC3919 configured to control a –5V rail using low side (ground side) current sensing. As shown in fig 1, a positive 5V is established across the UCC3919 by connecting the IC's VDD pin to the interface ground or return lead, and the IC's GND pin to the –5V input. Using low side current sensing maintains the proper input common mode voltage range on the internal Linear Current Amplifier and Overcurrent comparators and therefore allows direct connection from the sense resistor to the CSP and CSN pins. The external n-channel MOSFET should be placed between the load and the input source (–5V) to provide adequate gate drive voltage when the load is switched on.



Figure 1. Controlling a –5V Rail with the UCC3919 with low side current sensing.

Fig. 2 shows the UCC3919 configured to control a -5V rail using high side (source side) current sensing. Because the voltage on the sense resistor is outside the acceptable common mode input range of the internal Linear Current Amplifier, level shift circuitry must be used. The current is sensed differentially using a low offset, rail-to rail input/output, op amp. The op amp translates the current sensed in the -5V rail to a voltage level in the common mode range of the internal Linear Current Amplifier for direct comparison to the IMAX pin. To minimize errors associated with the differential amplifier precision resistors should be used. Using 0.1% tolerance resistors provides a 9.5% Rss tolerance on the sensed current at V<sub>SENSE</sub> = 50mV.

It is important that the components and signal inputs which interface to the UCC3919 keep their correct voltage reference with respect to the IC. In other words, components referenced to the IC's GND pin should remain referenced to the IC's GND pin and components normally referenced to VDD should remain referenced to the VDD pin. Level shift circuitry will be required to interface the SD, L/R and FLT pins to standard 5V logic. Possible level shift circuits for interfacing to the SD, L/R, and FLT pins are shown in Fig. 3.

In either circuit configuration all IC or hot swap functions are maintained. However, operation of the power limit function changes slightly. Note that the voltage on R<sub>PL</sub> is fixed at -5V regardless of the voltage across the load. Therefore, the additional current injected into the fault timer capacitance will always be fixed at I<sub>PL</sub>= VIN/R<sub>PL</sub>. Equations (15) and (16) in the UCC3919 datasheet should use this value of I<sub>PL</sub> in place of I<sub>PL</sub>(avg) listed on the datasheet. All other equations presented in the data sheet are valid.

#### Please Note: The UCC3919 is not a floating Hot Swap Power Manager, absolute maximum voltage ratings must be adhered to.

For complete details about the operation of the UCC3919 Hot Swap Power Manager , please refer to the UCC3919 Data Sheet and the UCC3919 Application Note.



Figure 2: Controlling a –5V rail using the UCC3919 with high side current sensing.



Figure 3: Level shift circuitry for interfacing to the SD, FLT, and L/R pins.

UNITRODE CORPORATION 7 CONTINENTAL BLVD. • MERRIMACK, NH 03054 TEL. (603) 424-2410 • FAX (603) 424-3460

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated