Trademark Information

The Nallatech Logo, the DIME logo, the DIME-II logo, FUSE, FIELD Upgradeable Systems Environment, DIME, DIME-II, XtremeDSP Development Kit-IV, and the “Bally”, Ben and “Strath” product name prefixes are all trademarks of Nallatech Limited. “The Algorithms to Hardware Company”, “Making Hardware Soft”, “FPGA-Centric Systems”, “the only logical solution” and “software defined systems” are Service Marks of Nallatech Limited.

All products or brand names mentioned herein are used for identification purposes only and are trademarks, registered trademarks, or service marks of their respective owners.

Copyright Information

This document, which is supplied in confidence, is the copyright property of Nallatech Limited. Neither the whole, nor any extract may be disclosed, loaned, copied or used for any purpose other than those purposes for which written permission was given at the time of release. Application for any uplifting or relaxation of these restrictions must be made in writing to Nallatech Limited, who may at their discretion refuse any such application or give it qualified or absolute approval.

Copyright ©1993 - 2005 Nallatech Limited

All Rights Reserved
Technical Support

For technical support issues please contact Xilinx (see below for contact details):

**Contacting Xilinx:**

**Support:**

**WWW:**

Go to [http://support.xilinx.com](http://support.xilinx.com)

**Email:**

support@xilinx.com

**Contacting Nallatech**

**WWW:**

[www.nallatech.com](http://www.nallatech.com)

**Product Registration**

Nallatech XtremeDSP Development Kit-IV support lounge. The XtremeDSP Development Kit-IV is provided with an initial 90-day access to the support lounge upon registration. This lounge provides access to Nallatech software updates and relevant application notes as they become available. Continued access, beyond the 90 days, to this lounge is available on establishment of a maintenance agreement with Nallatech. The support lounge is available on the internet at:


In the actions section of this web page you will see an option to register your product. Registration requires the serial number of the XtremeDSP Development Kit-IV. The serial number is located on the bottom of the small blue board case.
Contents

About this User Guide ........................................................................................................... xiii

Part I: Introduction..................................................................................................................1

XtremeDSP Development Kit-IV Overview ........................................................................ 3
XtremeDSP Development Kit-IV Key Features .................................................................. 4
XtremeDSP Development Kit-IV Functional Diagram ......................................................... 6

Introduction to Nallatech Systems and Solutions .............................................................. 9

Introduction ........................................................................................................................ 9
Motherboards and Modules ............................................................................................... 9
DIME-II Standard ................................................................................................................ 10
FUSE Operating System .................................................................................................... 10
MATLAB ............................................................................................................................. 11
DIMEscript .......................................................................................................................... 11
DIMEtalk ............................................................................................................................. 11

Part II: XtremeDSP Development Kit-IV Features ............................................................13

Physical Layout ...................................................................................................................15

XtremeDSP Development Kit-IV Overview ...................................................................... 15
XtremeDSP Development Kit-IV Board Case Layout ........................................................ 16
Front ..................................................................................................................................... 16
Left Side .............................................................................................................................. 16
Right Side ............................................................................................................................ 17

XtremeDSP Development Kit-IV Hardware Physical Layout ............................................ 17
Front View ......................................................................................................................... 17
Back View .......................................................................................................................... 18

ADCs ......................................................................................................................................19

Introduction ......................................................................................................................... 19
ADC Architecture ............................................................................................................... 20
Hardware .............................................................................................................................. 21

Analog ADC Inputs ........................................................................................................... 21
ADC Clocking ..................................................................................................................... 22
Analog Performance .......................................................................................................... 22
ADC Front End Configuration .......................................................................................... 23

Firmware .............................................................................................................................. 27
Timing Constraints .............................................................................................................. 28
<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Hardware</td>
<td>59</td>
</tr>
<tr>
<td>Introduction</td>
<td>59</td>
</tr>
<tr>
<td>Software</td>
<td>57</td>
</tr>
<tr>
<td>Firmware</td>
<td>55</td>
</tr>
<tr>
<td>DACs</td>
<td>45</td>
</tr>
<tr>
<td>Introduction</td>
<td>45</td>
</tr>
<tr>
<td>Software</td>
<td>43</td>
</tr>
<tr>
<td>Firmware</td>
<td>41</td>
</tr>
<tr>
<td>Hardware</td>
<td>39</td>
</tr>
<tr>
<td>Introduction</td>
<td>39</td>
</tr>
<tr>
<td>Software</td>
<td>37</td>
</tr>
<tr>
<td>Firmware</td>
<td>36</td>
</tr>
<tr>
<td>DACs</td>
<td>34</td>
</tr>
<tr>
<td>Introduction</td>
<td>34</td>
</tr>
<tr>
<td>Software</td>
<td>33</td>
</tr>
<tr>
<td>Firmware</td>
<td>31</td>
</tr>
<tr>
<td>DACs</td>
<td>30</td>
</tr>
<tr>
<td>Introduction</td>
<td>30</td>
</tr>
<tr>
<td>Software</td>
<td>29</td>
</tr>
<tr>
<td>Firmware</td>
<td>28</td>
</tr>
<tr>
<td>Hardware</td>
<td>27</td>
</tr>
<tr>
<td>Introduction</td>
<td>27</td>
</tr>
<tr>
<td>Software</td>
<td>26</td>
</tr>
<tr>
<td>Firmware</td>
<td>24</td>
</tr>
<tr>
<td>DACs</td>
<td>22</td>
</tr>
<tr>
<td>Introduction</td>
<td>22</td>
</tr>
<tr>
<td>Software</td>
<td>21</td>
</tr>
<tr>
<td>Firmware</td>
<td>20</td>
</tr>
<tr>
<td>DACs</td>
<td>19</td>
</tr>
<tr>
<td>Introduction</td>
<td>19</td>
</tr>
<tr>
<td>Software</td>
<td>18</td>
</tr>
<tr>
<td>Firmware</td>
<td>16</td>
</tr>
<tr>
<td>DACs</td>
<td>15</td>
</tr>
<tr>
<td>Introduction</td>
<td>15</td>
</tr>
<tr>
<td>Software</td>
<td>14</td>
</tr>
<tr>
<td>Firmware</td>
<td>12</td>
</tr>
<tr>
<td>DACs</td>
<td>11</td>
</tr>
<tr>
<td>Introduction</td>
<td>11</td>
</tr>
<tr>
<td>Software</td>
<td>10</td>
</tr>
<tr>
<td>Firmware</td>
<td>9</td>
</tr>
<tr>
<td>DACs</td>
<td>8</td>
</tr>
<tr>
<td>Introduction</td>
<td>8</td>
</tr>
<tr>
<td>Software</td>
<td>7</td>
</tr>
<tr>
<td>Firmware</td>
<td>6</td>
</tr>
<tr>
<td>DACs</td>
<td>5</td>
</tr>
<tr>
<td>Introduction</td>
<td>5</td>
</tr>
<tr>
<td>Software</td>
<td>4</td>
</tr>
<tr>
<td>Firmware</td>
<td>3</td>
</tr>
<tr>
<td>DACs</td>
<td>2</td>
</tr>
<tr>
<td>Introduction</td>
<td>2</td>
</tr>
<tr>
<td>Software</td>
<td>1</td>
</tr>
<tr>
<td>Firmware</td>
<td>1</td>
</tr>
</tbody>
</table>
Reset Structure .................................................................................................................. 59
Firmware ............................................................................................................................ 60
Software .............................................................................................................................. 61
    FUSE Software Reset Function ..................................................................................... 61
    Listing of Calls in the FUSE API for Reset Control ......................................................... 62
Clocks ..................................................................................................................................... 63
    Introduction ...................................................................................................................... 63
Hardware ............................................................................................................................. 64
    Physical Clock Resources .............................................................................................. 64
    Clocking Configuration ................................................................................................. 65
    Source Descriptions ...................................................................................................... 65
    Inter-FPGA Clock Management ..................................................................................... 68
    ADC and DAC Clocks ...................................................................................................... 69
    ZBT Clocks ..................................................................................................................... 69
Firmware ............................................................................................................................ 70
    Using the Virtex-4 DCMS ............................................................................................. 70
    Clocking the ADCs and DACs ..................................................................................... 73
Software ................................................................................................................................ 75
    Setting the Clocks in FUSE .......................................................................................... 75
    Listing of Calls in the FUSE API to Set the Clocks ......................................................... 76
Bus Structure ..................................................................................................................... 79
    Introduction ...................................................................................................................... 79
    Bus Naming ..................................................................................................................... 79
Hardware ............................................................................................................................. 80
Firmware ............................................................................................................................ 81
Software ............................................................................................................................. 81
Board and System Level Monitoring Capabilities ............................................................ 83
    Introduction ...................................................................................................................... 83
    Temperature Monitoring ............................................................................................... 84
    JTAG Chain Access ....................................................................................................... 92
        General JTAG Header ............................................................................................... 93
        Parallel-IV JTAG Header .......................................................................................... 93
        Configuration Status Monitoring ............................................................................ 95
Power Specifications ........................................................................................................... 97
    Introduction ...................................................................................................................... 97
    External Standalone Power Supply Specification ......................................................... 97
    PCI Power Specification ............................................................................................... 98
Hardware ............................................................................................................................. 99
    Power Supply LEDs ...................................................................................................... 101
    Cooling ............................................................................................................................ 102
    External Connectors ...................................................................................................... 104
    Enabling Power Supplies at Power-On (using External Power Supply and JTAG...
connectors) ................................................................................................................................105

Environmental Specifications .........................................................................................107
Specifications .............................................................................................................................107
Operating Temperatures..................................................................................................... 107
Storage Temperatures.......................................................................................................... 107
Relative Humidity.................................................................................................................. 107

Part III: System Level Design .......................................................................................... 109

Building a Host Interface .................................................................................................. 111
Introduction ...............................................................................................................................111
Hardware ....................................................................................................................................111
Design Partitioning ................................................................................................................ 111
Interface Communications Bus .......................................................................................... 113
Firmware .....................................................................................................................................114
Interface FPGA to User FPGA Interface Core .............................................................. 114
Implementing the Communications Mechanism ............................................................ 114
Communications Bus Protocol ......................................................................................... 115
Further Information on Interface Core ............................................................................ 118
Software ......................................................................................................................................118
FUSE API Interlinks ............................................................................................................... 118
Interface Performance ........................................................................................................ 119

Part IV: FPGA Configuration ............................................................................................ 121

FPGA Configuration .............................................................................................................123
Configuration Options ......................................................................................................... 123
Module and Device Numbering within FUSE .................................................................... 123
Key Steps for FPGA Configuration ................................................................................... 124
Using the FUSE APIs or DIMEscript .............................................................................. 124
Access through JTAG Headers ......................................................................................... 125
FPGA Configuration using the FUSE Probe Tool .................................................. 125
FPGA Configuration using the FUSE APIs .................................................................... 125
FPGA Configuration using DIMEscript ........................................................................ 126
FPGA Configuration using General JTAG Chain ................................................... 126

Part V: Hardware Examples .............................................................................................. 129

Feature Examples ................................................................................................................ 131
Introduction ...............................................................................................................................131
Simple ADC Hookup Example .......................................................................................... 131
Example Overview ............................................................................................................. 131
Source ...................................................................................................................................... 131
Implementation ..................................................................................................................... 131
Running the Example ........................................................................................................ 132
ADC to DAC Example ........................................................................................................ 135
Example Overview................................................................................................................ 135
Source...................................................................................................................................... 135
Implementation ...................................................................................................................... 135
Running the Example ............................................................................................................ 135
Host Interface Example .......................................................................................................... 138
Example Overview................................................................................................................ 138
Source...................................................................................................................................... 138
Implementation ...................................................................................................................... 138
Running the Example ............................................................................................................ 139
Relevant Application Notes ..............................................................................................146

Part VI: Xilinx ISE Support ..................................................................................................147
Common ISE Settings ..........................................................................................................149
Synthesis and Implementation Settings .............................................................................149
Synthesis Options................................................................................................................. 149
Implementation Options...................................................................................................... 149

Part VII: Xilinx Impact Support ..........................................................................................153
Impact Support .................................................................................................................... 155
Introduction ............................................................................................................................ 155
Set up a Connection .............................................................................................................. 155
Connect a JTAG Download Cable...................................................................................... 155
Open the Card to Enable Power Supplies.......................................................................... 155
Alternative Method of Enabling Power Supplies............................................................... 156
Launch Impact...................................................................................................................... 157

Part VIII: Chipscope ILA Support ..........................................................................................161
Chipscope ILA Support ........................................................................................................ 163
Introduction ............................................................................................................................ 163
Connect a JTAG Download Cable ...................................................................................... 163
XtremeDSP Development Kit-IV Chipscope Example .................................................... 164
Overview............................................................................................................................... 164
Creating the ICON and ILA Cores...................................................................................... 164
Manually Instantiating the ICON and ILA Cores in your Design .................................... 169
Analyzing the Design.......................................................................................................... 171

Part IX: Xilinx Embedded Developer’s Support ..............................................................179
Xilinx Embedded Developer’s Kit (EDK) Support ............................................................. 181
Introduction ............................................................................................................................ 181
Design Notes .......................................................................................................................... 181
Resets.................................................................................................................................... 181
Using the ZBT as a Peripheral............................................................................................. 181
XMD Support......................................................................................................................... 182
EDK Example ......................................................................................................................... 183
Load the FPGA Design with FUSE ................................................................. 184
Connect via XMD .............................................................................................. 185
Start the Software Debugger ............................................................................... 186

Part X: Xilinx System Generator Support ...................................................... 189

System Generator Support .............................................................................. 191
Introduction ........................................................................................................... 191
Overview of System Generator ........................................................................... 191
Installing the System Generator Plug-In for the Kit ......................................... 192
Using the HDL Netlist Flow (QAM Example) .................................................. 192
  Example Overview ............................................................................................ 192
  Simulating the QAM Example .......................................................................... 192
Using the Cosimulation Flow (MAC FIR Example) ......................................... 200
  Example Overview ............................................................................................ 200
  Simulating the MAC FIR Cosimulation Example ........................................... 200
  Cosimulation Flow ............................................................................................ 202
Chipscope Use in System Generator ............................................................... 208
  Example Overview ............................................................................................ 208
  Chipscope Pro Overview .................................................................................. 208
  Chipscope in System Generator ...................................................................... 209
Real-time debug .................................................................................................... 215
Importing Data Into MATLAB Workspace From Chipscope .......................... 220

Part XI: Board Firmware .................................................................................. 221
Changing the Firmware ...................................................................................... 223
Introduction .......................................................................................................... 223
The Firmware Utilities ........................................................................................ 223
Performing a Firmware Update ......................................................................... 224
  Converting from 5VIO PCI and USB firmware to 5VIO and 3.3VIO PCI firmware 224
  Converting from PCI Firmware only to 5VIO PCI and USB firmware ............. 225

Part XII: Reference Information .................................................................... 227
Pinout Information .............................................................................................. 229
Local Bus Pinouts - Interface Communications ............................................. 229
Adjacent Out Bus - Interface Communications ............................................... 230
Adjacent Header (J8) .......................................................................................... 231
PLINKS 0: PLINK Header (J10) .......................................................................... 232
PLINKS 7: Nallatech RS232 Connections in Part ............................................. 232
  Nallatech RS232 Test Header (J9 and J12) ......................................................... 233
DIME-II Control and Monitoring Signals ......................................................... 233
  DIME-II Specific Pins ....................................................................................... 233
  User LEDs ......................................................................................................... 234
  On Board Temperature Sensor ....................................................................... 234
ZBT SRAM .................................................................................................................................234
ZBT SRAM Bank A ............................................................................................................. 234
ZBT SRAM Bank B ............................................................................................................. 236
Inter-FPGA Clock Infrastructure Signals ....................................................................238
  Clock sources arriving at Clock FPGA ........................................................................ 238
  Clock Feedback Signals ............................................................................................... 239
  Clocking Pinouts for DACs and ADCs .................................................................... 239
DAC Signal Pinouts ...............................................................................................................239
ADC Signal Pinouts ...............................................................................................................240
User I/O Header (J16 on module) .................................................................................241
Part XIII: Troubleshooting .................................................................................................243
FAQ ...................................................................................................................................................245
  XtremeDSP Development Kit-IV FAQs .....................................................................245
About this User Guide

This User Guide provides detailed information on the XtremeDSP Development Kit-IV. It allows you to become acquainted with the Kit, its features and the functionality it provides. Before reading this manual it is recommended you read the Getting Started Guide supplied with the Kit for installation procedures. The Kit User Guide provides details on the individual features available and how they are used, as well as information on support for certain tools. At the end of the User Guide you will find a reference section containing pinout information and a troubleshooting guide.

Symbols Used

Throughout this guide there are symbols to draw attention to important information:

\[ \downarrow \] The red arrow symbol indicates a set of procedures to follow, such as installing software or setting up hardware.

The blue ‘i’ symbol indicates useful or important information.

The red ‘!’ symbol indicates a warning, which requires special attention.

User Guide Format

The User Guide is divided into Sections, which are grouped into Parts. The parts divide the document as follows:

- Introduction: Provides an introduction to the User Guide and the key aspects of the underlying hardware and software architecture.
- XtremeDSP Development Kit-IV Features: This part provides details on the key features provided in the Kit such as the use of the ADC and DAC components.
- System Level Design: Provides information on creating a complete system that uses the Kit hardware and the FUSE API in a host application.
- Configuration: Discusses the different ways in which the Kit’s FPGAs may be configured.
- Hardware Examples: Provides a number of implemented examples of using particular hardware features.
• Xilinx ISE Support: Details support and use of the Kit within the Xilinx ISE tool flow.
• Xilinx Impact Support: Details support for the Xilinx Impact programming tool.
• Xilinx Chipscope ILA Support: Details support for the Xilinx Chipscope ILA tool.
• Xilinx Embedded Developers Kit: Provides details on support for the Xilinx EDK tools.
• Xilinx System Generator Support: Provides details on support for the Xilinx System Generator tool.
• Board Firmware: Gives details on how to update or change the firmware for the host interface on the hardware.
• Reference Information: Provides full user pinout details for the main FPGAs available for programming.
• Troubleshooting: Contains help and a FAQ for common queries.

Related Documentation

There are a number of additional sources of information on specific products used in the Kit. Generally these are included in the documents folder in the CDs indicated in brackets.

• Analog Devices AD6645 ADC Datasheet (XtremeDSP Kit CD)
• Analog Devices AD9772A DAC Datasheet (XtremeDSP Kit CD)
• Maxim 1617 Datasheet (XtremeDSP Kit CD)
• Micron ZBT SRAM Datasheet (XtremeDSP Kit CD)
• Nallatech BenADDA Datasheet (XtremeDSP Kit CD)
• Nallatech DIMEscript User Guide (FUSE CD)
• Nallatech FUSE C-C++ API Developers Guide (FUSE CD)
• Nallatech FUSE System Software User Guide (FUSE CD)
• Nallatech PCI to User FPGA Interface Core Application Note (FUSE CD)
• Xilinx Virtex-II and Virtex-4 Datasheet (available on Xilinx Website)

Abbreviations

• ADC: Analog to Digital Converter
• API: Application Program Interface
• ATX: Advanced Technology eXtended
• BIST: Built-In Self Test
• DAC: Digital to Analog Converter
• DCM: Digital Clock Manager
• DIME: DSP and Image Processing Modules for Enhanced FPGAs
• DLL: Delay Locked Loop
• EDK: Embedded Developer's Kit
• ENOB: Effective Number of Bits
• FPGA: Field Programmable Gate Array
• FPS: Fixed Power Supply
• FUSE: Field Upgradeable System Environment
• GUI: Graphical User Interface
• ILA: (Xilinx) Integrated Logic Analyzer
• I/O: Input/Output
• JTAG: Joint Test Action Group
• LVDS: Low Voltage Differential Signalling
• LVTTL: Low Voltage Transistor-Transistor Logic
• PCB: Printed Circuit Board
• PCI: Peripheral Component Interconnect
• PLL: Phase Locked Loop
• PPS: Programmable Power Supply
• SNR: Signal to Noise Ratio
• SRAM: Static Random Access Memory
• VCO: Voltage Controlled Oscillator
• VHDL: VHSC (Very High Speed Integrated Circuits) Hardware Description Language
• ZBT: Zero Bus Turnaround memory

**Typographical Conventions**

The following typographical convention are used in this manual:

- **Red text** indicates a cross-reference to information within the document set you are currently reading. Click the red text to go to the referenced item. To return to the original page, right click anywhere on the current page and select Go To Previous View.

- **Blue underlined text** indicates a link to a Web page. Click blue-underlined text to browse the specified Web site.

- **Italics** denotes the following items:
  - References to other documents:
    - See the FUSE System Software User Guide for more information.
  - Emphasis in text:
    - Enable Loopback should not be enabled until all other registers have been set up.
FUSE Naming Conventions

Please note that the XtremeDSP Development Kit-IV clocks are named differently in the FUSE System Software compared to this User Guide. The clock naming conventions are shown in Table 1 on page xvi.

<table>
<thead>
<tr>
<th>Clock Names in FUSE</th>
<th>Clock Names in Documentation</th>
</tr>
</thead>
<tbody>
<tr>
<td>System Clock (SYSCLK)</td>
<td>Clock A (CLK A)</td>
</tr>
<tr>
<td>DSP Clock (DSPCLK)</td>
<td>Clock B (CLK B)</td>
</tr>
<tr>
<td>Pixel Clock (PIXCLK)</td>
<td>Clock C (CLK C)</td>
</tr>
</tbody>
</table>

Table 1: FUSE Naming Conventions

For more information on how the clocks are named please see “DIME-II System Clocks” on page 63.

Scope

Please note that this User Guide provides information exclusively on the XtremeDSP Development Kit-IV. It does not provide details on previous versions of the XtremeDSP Development Kit.

Comments and Suggestions

At the back of this book, you will find a remarks form. We welcome any comments you may have on our product or its documentation. Your remarks will be examined thoroughly and taken into account for future versions of Nallatech products.
Part I: Introduction

This part of the User Guide provides an introduction to the XtremeDSP Development Kit-IV and outlines its key features and functionality.
Section 1

XtremeDSP Development Kit-IV Overview

In this section:

- XtremeDSP Development Kit-IV Key Features
- XtremeDSP Development Kit-IV Functional Diagram

For installation instructions please refer to the Getting Started Guide supplied in the XtremeDSP Development Kit-IV CD wallet and also on the XtremeDSP Development Kit-IV CD. This guide covers all installation procedures for the Kit including hardware installation and FUSE software installation.
1.1 XtremeDSP Development Kit-IV Key Features

The XtremeDSP Development Kit-IV serves as an ideal development platform for the Virtex-4 FPGA technology and provides an entry into the scalable DIME-II systems available from Nallatech. Its dual channel high performance ADCs and DACs, as well as the user programmable Virtex-4 device are ideal to implement high performance signal processing applications such as Software Defined Radio, 3G Wireless, Networking, HDTV or Video Imaging.

The key features of the Kit include:

**Hardware**

- XtremeDSP development board consisting of a motherboard populated with a module (daughter card) in a blue stand-alone board case. The motherboard is referred to as the "BenONE-Kit Motherboard" and the module is referred to as the "BenADDA DIME-II module".
  - BenONE-Kit Motherboard
    - Supports the supplied BenADDA DIME-II module only
    - Spartan-II FPGA for 3.3V/5V PCI or USB interface
    - Host interfacing via 3.3V/5V PCI 32-bit/33-MHz or USB v1.1 interfaces
    - Status LEDs
    - JTAG configuration headers
    - User 0.1” pitch pin headers connected directly to user programmable FPGA I/O
  - BenADDA DIME-II module
    - Virtex-4 User FPGA: XC4VSX35-10FF668
    - 2 independent ADC channels: AD6645 ADC (14-bits up to 105 MSPS)
    - 2 independent DAC channels: AD9772 DAC (14-bits up to 160 MSPS)
    - Support for external clock, on board oscillator and programmable clocks
    - Two banks of ZBT-SRAM (133MHz, 512Kx32-bits per bank)
• Multiple Clocking Options: Internal & External
• Status LEDs
• External power supply (US Mains cable with separate UK, European or Australian mains adaptors)
• Wide ranging input (90 - 264Vac), multiple output, power supply, generating:
  • +5 Volts @ 5A, +12 Volts @ 2A, -12 Volts @ 800mA
• USB v1.1 compatible cable, 2 metres long
• 5 MCX to BNC cables for connecting to the ADC / DAC and external clock connectors
• PCI Backplate and 2 screws
• 2x BNC jack to jack adaptors for use in loop back configurations
• Large blue Kit carrying case

'XtremeDSP Installation Pack' containing
• Nallatech FUSE (Field Upgradeable Systems Environment) Software CD. Provides the ability to control and configure FPGAs, and provides facilities to transfer data between the Kit and a host PC via a GUI or a C based API
• Nallatech XtremeDSP Development Kit-IV CD that provides documentation on the Nallatech hardware as well as hardware support files for the use within the Nallatech FUSE environment
• Optional Nallatech evaluation software

'Xilinx XtremeDSP Software Evaluation CD Kit' (supplied separately)
• Evaluation for the Xilinx Foundation ISE
• Evaluation for the Xilinx System Generator for DSP
• Evaluation for MATLAB® Simulink
1.2 XtremeDSP Development Kit-IV Functional Diagram

The XtremeDSP Development Kit-IV features three Xilinx FPGAs - a Virtex-4 User FPGA, a Virtex-II FPGA for clock management and a Spartan-II Interface FPGA. The Virtex-4 device is available exclusively for user designs whilst the Spartan-II is supplied pre-configured with firmware for PCI/USB interfacing. The PCI/USB interfacing firmware and low level drivers abstract the PCI/USB interfacing from the user resulting in a simplified design process for user designs/applications. The Interface FPGA communicates directly with the larger User FPGA (XC4VSX35-10FF668) via a dedicated communications bus that is made up of the LBUS and ADJOUT busses shown in Figure 2 on page 6.

The Virtex-4 XC4VSX35-10FF668 device is intended to be used for the main part of a user’s design. The Virtex-II XC2V80-4CS144 is intended to be used as a clock configuration device in a design.

For more information on:
- communications between the User FPGA and the Spartan-II Interface FPGA, refer to “Interface FPGA to User FPGA Interface Core” on page 114.
- ADCs, refer to the features section “ADCs” on page 19.
- DACs, refer to the features section “DACs” on page 29.
- ZBT SRAM memory, refer to the features section “ZBT SRAM Memory” on page 41.
- status LEDs, refer to the features section “LEDs” on page 53.
• user 0.1” pitch pin headers, refer to the features section “Digital I/O” on page 49.
• JTAG headers, refer to the features section “Board and System Level Monitoring Capabilities” on page 83.
• clocking options, refer to the features section “Clocks” on page 63.
• temperature sense capabilities, refer to the features section “Board and System Level Monitoring Capabilities” on page 83.
Section 2

Introduction to Nallatech Systems and Solutions

In this section:

- Introduction
- Motherboards and Modules
- DIME-II Standard
- FUSE
- MATLAB
- DIMEscript
- DIMEtalk

2.1 Introduction

Nallatech provides professional, low risk, high-performance FPGA computing solutions for customers' challenging applications. Our customers benefit from the advantages Nallatech solutions provide, with the reassurance that they are using a complete solution from a trusted supplier with over ten years experience in FPGA systems technology. This is backed by a committed team worldwide, who are dedicated to delivering world-class product solutions, customer service and support, to a global customer base.

2.2 Motherboards and Modules

Nallatech provide a comprehensive range of motherboards and modules which can be used in a variety of applications. The XtremeDSP Development Kit-IV provides a PCI/USB motherboard (BenONE) that can support a single specific module. The module used is the BenADDA that provides FPGA resources in addition to ADC inputs and DAC outputs. Nallatech motherboards and modules are designed to a standard called DIME-II.
2.3 DIME-II Standard

DIME-II is a modular standard developed specifically for Field Programmable Gate Arrays (FPGAs) which allows design engineers to develop re-programmable systems with the opportunity to alter or experiment with the partitioning of their designs at any stage of the design cycle. DIME-II has been introduced in response to ever increasing bandwidth and performance requirements. This standard addresses the high performance needs for future generations of reconfigurable computers. Software support for DIME-II hardware is provided by FUSE.

2.4 FUSE Operating System

Nallatech’s FUSE System Software provides configuration, control and communications functionality between host systems and Nallatech FPGA computing hardware. This enables developers to design complex processing systems, with seamless integration between software, hardware and FPGA applications.

FUSE provides several interfaces, including the scripting language DIMEscript, FUSE Probe Tool and the FUSE development APIs for C/C++, with optional APIs also available for Java and MATLAB®. FUSE is available as FUSE for Windows® and FUSE for Linux®. In the XtremeDSP Development Kit-IV, FUSE for Windows® is only provided as part of the Kit. Key features include:

- fast and simple device configuration
- multiple card support
- multiple interface support
- interfacing and control of Nallatech hardware features

Figure 3 on page 10 provides an overview of the FUSE operating system.

![FUSE Reconfigurable Computer Operating System](image)

Further details on FUSE are provided in the documentation supplied on the FUSE CD or installed as part of the FUSE installation process.
2.5 MATLAB

The FUSE Toolbox for MATLAB® is another level of integration that allows the user to develop applications for a Nallatech DIME based system straight from the MATLAB® environment. Each function of the toolbox is a wrapping of the corresponding function from the FUSE C/C++ library where appropriate. The software interface is implemented as a set of mex-files (see FUSE Toolbox for MATLAB Developer's Guide). These mex-files provide access to the C/C++ FUSE API through calls from the MATLAB environment. An evaluation copy of FUSE Toolbox for MATLAB is provided with the Kit.

2.6 DIMEscript

DIMEscript has been developed by Nallatech as a simple method of accessing motherboards and modules without the need to resort to programming using high level languages like C/C++. DIMEscript is an interpreted language which means that the language is read in line-by-line and appropriate actions taken. This, in turn, means that any errors in the script are only found when the relevant line is executed.

This is in contrast to a compiled language where the required action is checked in advance and made into a more machine friendly form. In the case of the compiled language, syntax and other features can be fully checked before running the code. DIMEscript enables users to:

- open a Nallatech card
- read data from the card
- write data to the card
- access various specific card functions

The intention of DIMEscript is to provide a useful scripting language to control DIME based systems without having to create say a C based application which may be overkill for a simple setup or specific test.

2.7 DIMEtalk

DIMEtalk is a design tool for implementing communications networks within FPGAs. DIMEtalk provides an integrated design environment which allows users to implement communications networks within an FPGA system using simple block components such as routers, nodes and edge components. DIMEtalk also provides a library of software functions, which are accessible via the FUSE software. These functions provide easy access to the FPGA network from a software environment.

A DIMEtalk network is composed of routers helping nodes communicate using packets. Each DIMEtalk connected process is represented by a node which acts as a doorway into the network. The simplest form of node can be thought of as an area of memory accessible by processes on the DIMEtalk network and the associated process behind the node. An evaluation copy of DIMEtalk is provided with the Kit on the Nallatech Evaluation Software CD.
Introduction to Nallatech Systems and Solutions

Figure 4 on page 12 represents an example DIMEtalk network.

 PCI FPGA and Host PC

 FPGA Process Block

 R N

 B E

 FPGA Process Block

 Physical Link

 Nodes are the points at which data enters or leaves the network.

 Routers route the data through the network.

 Bridges move data between physical devices across a defined physical media.

 Edges are special types of node that indicate data entering/leaving the network from another data transfer standard (such as PCI).

 Figure 4: DIMEtalk Example Network
Part II: XtremeDSP Development Kit-IV Features

This part of the User Guide provides information on the key features of the XtremeDSP Development Kit-IV including: physical layout, ADCs, DACs, ZBT memory, digital I/O, LEDs, resets, clocks, bus structure, system monitoring, power and environmental considerations.
Section 3

Physical Layout

In this section:

- XtremeDSP Development Kit-IV Overview
- XtremeDSP Development Kit-IV Board Case Layout
- XtremeDSP Development Kit-IV Physical Layout

3.1 XtremeDSP Development Kit-IV Overview

Table 2 on page 15 lists the individual items that are supplied in the Kit.

<table>
<thead>
<tr>
<th>Item #</th>
<th>Description</th>
<th>Quantity</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>BenONE-PCI DIME-II Motherboard PECA</td>
<td>1</td>
</tr>
<tr>
<td>2</td>
<td>XtremeDSP Development Kit-IV Board Case</td>
<td>1</td>
</tr>
<tr>
<td>3</td>
<td>Australian Travel Adaptor</td>
<td>1</td>
</tr>
<tr>
<td>4</td>
<td>UK Travel Adaptor</td>
<td>1</td>
</tr>
<tr>
<td>5</td>
<td>EURO Travel Adaptor</td>
<td>1</td>
</tr>
<tr>
<td>6</td>
<td>US Power Cord</td>
<td>1</td>
</tr>
<tr>
<td>7</td>
<td>A-B USB Cable 2m Long</td>
<td>1</td>
</tr>
<tr>
<td>8</td>
<td>MCX to BNC Cable 1m Long</td>
<td>5</td>
</tr>
<tr>
<td>9</td>
<td>BenADDA DIME-II Module PECA</td>
<td>1</td>
</tr>
<tr>
<td>10</td>
<td>PCI Backplate assembly</td>
<td>1</td>
</tr>
<tr>
<td>11</td>
<td>BNC Jack to Jack Adaptor</td>
<td>2</td>
</tr>
<tr>
<td>12</td>
<td>Power Supply Unit</td>
<td>1</td>
</tr>
<tr>
<td>13</td>
<td>XtremeDSP Development Kit-IV Carry Case</td>
<td>1</td>
</tr>
<tr>
<td>14</td>
<td>XtremeDSP Development Kit-IV CD Wallet</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 2: Kit Contents
3.2 XtremeDSP Development Kit-IV Board Case Layout

The main hardware for the Kit is fitted inside a small blue case which provides protection for the board and also a degree of EMI shielding. Figure 5 on page 16 highlights the key features of the board case.

Cooling to the main FPGA is provided by a small fan that draws cold air in through a main fan vent. The FPGA can be configured with a design that will create a large amount of heat. Therefore it may be necessary to remove the lid of the case when running certain high power designs. Please refer to “Cooling” on page 102 for more details.

3.2.1 Front

![Figure 5: Board Case - Front](image)

3.2.2 Left Side

![Figure 6: Board Case - left side showing MCX Connectors](image)
3.2.3 Right Side

Figure 7: Board Case - right side showing USB, power and Parallel-IV Access.

3.3 XtremeDSP Development Kit-IV Hardware Physical Layout

3.3.1 Front View

Figure 8 on page 17 highlights the key features on the front of the board.

Figure 8: Front View of Board Physical Layout
The Clock FPGA (XC2V80-4CS144) is located on the underside of the module and is not visible in Figure 8 on page 17.

### 3.3.2 Back View

There are no specific user features on the back of the board. Figure 9 on page 18 is displayed for reference only.
Section 4

**ADCs**

In this section:

- Introduction to the ADCs
- Hardware Aspects
- Firmware Aspects
- Software Aspects

### 4.1 Introduction

The BenADDA DIME-II module used in the XtremeDSP Development Kit-IV has two analog input channels, with each channel providing independent data and control signals to the FPGA. Two sets of 14-bit wide data are fed from two ADCs (AD6645) devices, each of which has an isolated supply and ground plane. Figure 10 on page 19 illustrates the interfacing between one of the ADCs and the FPGA.

![Figure 10: ADC to FPGA Interface](image-url)
The main features of the on board ADC channels are:

- 14-bit ADC resolution, 2’s complement format.
- 105MSPS sampling data rate.
- Single-ended 50Ω impedance analog inputs or with population changes differential inputs.
- 3rd order filter on analog Inputs (-3dB point of 58MHz).
- ADCs clocked differentially.

4.1.1 ADC Architecture

The ADC (AD6645) is straightforward to operate - the user is only required to apply data and a clock input. There are no set-up or control signals. Figure 11 on page 20 shows the internal architecture of the ADC.

Theory of ADC (AD6645) Operation

The AD6645 has complementary analog inputs; each input is centred at 2.4V and should swing +/- 0.55V around this 2.4V reference. This means that the differential analog input signal will be 2.2Vpp as both input signals (AIN and AIN#) are 180 degrees out of phase with each other.

When data arrives at the AD6645, both analog inputs are buffered prior to the first track-and-hold (TH1). The analog signals are held in TH1 while the ENCODE (CLK) pulse is high and then data is applied to the input of a 5-bit coarse ADC (ADC1). The digital output of ADC1 is fed into the 5-bit DAC1. The output from the DAC1 is subtracted from the delayed analog signal at the input of TH3 to generate a first residue signal. The purpose of TH2 is to provide a pipeline delay to compensate for the digital delay of ADC1.

This first residue signal is then applied to the second conversion stage. Again a similar process is achieved through this stage, which finally leads onto obtaining a second residue signal that is applied to a third 6-bit ADC. Finally the digital outputs of ADC1, ADC2 and ADC3 are added together and corrected in the digital error correction logic to generate the final output.
4.2 Hardware

4.2.1 Analog ADC Inputs

The inputs to the ADC devices are connected via MCX connectors on the front of the module. The standard shipped configuration exhibits 50Ω single-ended inputs, each featuring a 3rd order anti-aliasing filter with a -3dB point at 58MHz. The AD6645 ADC inputs are connected to the AD8138 op-amp which is connected directly to the MCX input. The recommended maximum signal magnitude at the MCX input to attain best performance characteristics is:

\[ 2 \text{ V p-p} \quad \text{or} \quad \pm 1 \text{ V} \]

The Kit has five through-hole MCX connectors that allow interfacing to and from the module. All Analog Input and Output signals to the BenADDA DIME-II module are conducted via four MCX connectors on top of the module. The fifth MCX connector provides an input source for an external clock. Figure 12 on page 21 outlines the positioning of these connectors.

---

Figure 12 on page 21 shows there are two Analog Input channels, two Analog Output channels and one external clock source input. Details on the DAC inputs and the external clock input are provided in “DACs” on page 29.

Please note when the Kit is still in the blue board case the function of each MCX connector is labelled on the lid.
Interfacing to MCX connectors via supplied cable

The Kit is supplied with five cables that are suitable for connecting between the on board MCX connectors and the user input/output BNC connections. The cable assembly is shown in Figure 13 on page 22.

![Figure 13: Supplied Cable Assembly](image)

The MCX connectors are a “push” fit design; therefore the MCX crimp plug on the supplied cable pushes into the MCX connector on the Kit hardware.

### 4.2.2 ADC Clocking

Each ADC device is clocked directly by an independent differential, LVPECL signal. This LVPECL signal is driven from the Virtex-II XC2V80-4CS144 FPGA (Clock FPGA) which is dedicated to managing the various methods for clocking each ADC and DAC device in the Kit. The way the ADCs are clocked depends on the bitfile that is assigned to the dedicated Clock FPGA. A number of clock sources can be used through the Clock FPGA including:

- On board 105MHz crystal.
- External clock input via the middle MCX connector.
- Clocks from the programmable oscillators available in the Kit.

Please note that the ADC devices (AD6645) can only support a clock input of up to 105MHz. This is important if you wish to use one of the DIME Clocks (i.e. CLKA, CLKB, CLKC) that can be set higher than 105MHz.

Please refer to “Clocks” on page 63 for details on how the Clock FPGA can be used.

### 4.2.3 Analog Performance

The ADC channels on the BenADDa DIME-II module can typically resolve between 11 and 12 bits using the on board 105MHz oscillator. The ENOB (Effective Number of Bits) characteristics were obtained using signals at -1dBFS. An improvement on these figures would be expected if the input signal levels were reduced slightly. The SNR (Signal to Noise Ratio) of the AD6645 is, at best, 74.5dB suggesting that the maximum number of bits attainable is 12.1.

Please note that the measured ENOB in the BIST(Built in Self Test) will be slightly reduced due to slight loss/interference pickup as a result of the BNC jack-to-jack adaptors.
The ENOB characteristics worsen slightly when using an external clock. The ADC channels can resolve between 11 and 12.5 bits. The frequency responses of both ADC channels display a -3dB point of 58MHz. Each channel features a 3rd order passive low pass filter which, with a theoretical cut-off frequency of 58MHz, would expect to suppress signals at 350MHz by 60dB. The actual attenuation at this frequency is -59dB. The pass band ripple measures 0.15dB whilst the channel to channel frequency response variation is limited to 0.085dB.

Both ADC channels display a measure of crosstalk: -80.5dB for Channel 1; -73dB for Channel 2. However, the Effective Resolution in both cases measures 12.4 bits and 12.3 bits respectively. These figures are higher than the ENOB characteristics and suggest there is very little contribution to the pass band noise.

For more detailed information on the analog performance of the hardware please refer to the BenADDA Datasheet supplied on the XtremeDSP Development Kit-IV CD at the location ‘CD ROM Drive\Documentation\Datasheets’.

4.2.4 ADC Front End Configuration

The BenADDA DIME-II module used in the Kit has been designed to take either single-ended or differential analog inputs. The choice between single-ended or differential inputs is made when the board is built. Therefore in the case of the XtremeDSP Development Kit-IV, the module configuration has been set for single-ended inputs.

The analog input signal is dc-coupled through a differential op-amp (AD8138), which is fed into the actual ADC (AD6645). The op-amp has been configured to support either single-ended or differential inputs and always outputs a differential signal. This means that all data will be input to the AD6645 differentially which helps to reduce noise induced on the input signal. The hardware has also been designed with a 3rd order filter on the front end of the ADC which helps to reduce the overall noise induced on the input signal, thereby improving the resolution at the output of the ADC circuit.

Please note that the following information on specific builds for different front-end configurations is for reference only. Attempted repair or alteration of the goods as supplied by Nallatech immediately invalidates the warranty. Nallatech will not provide support upon alteration and cannot guarantee performance characteristics subsequently obtained.
Filter Details

Channel 1

The BenADDA DIME-II module front end for Channel 1 is illustrated in Figure 14 on page 24.

![Figure 14: BenADDA Front End Schematic for Channel 1](image)

The adjustable filter components in Figure 14 on page 24 have the reference designators identified. Table 3 on page 24 shows the possible filtering options and the related component values. Please refer to the assembly drawing on page 27 for the location of these reference designators.

<table>
<thead>
<tr>
<th>Filter</th>
<th>-3dB Point</th>
<th>$R_{27}$</th>
<th>$R_{28}$</th>
<th>$C_{4}$</th>
<th>$C_{5}$</th>
<th>$C_{15}$</th>
<th>$L_{2}$</th>
<th>$L_{3}$</th>
<th>Roll off / decade</th>
</tr>
</thead>
<tbody>
<tr>
<td>Present$^{a}$</td>
<td>57.9MHz</td>
<td>33Ω</td>
<td>33Ω</td>
<td>3.3pF</td>
<td>3.3pF</td>
<td>33pF</td>
<td>82nH</td>
<td>82nH</td>
<td>-60dB</td>
</tr>
<tr>
<td>Absent$^{b}$</td>
<td>250MHz</td>
<td>24Ω</td>
<td>24Ω</td>
<td>1pF +/- 0.25pF</td>
<td>1pF +/- 0.25pF</td>
<td>DNP$^{c}$</td>
<td>0Ω</td>
<td>0Ω</td>
<td>-</td>
</tr>
</tbody>
</table>

a. Default Build
b. Analog BW of AD6645
c. DNP = Do Not Populate
d. Resistor Value

Table 3: Filter component values for Channel 1

Note that component values have 1% tolerance.
Channel 2

The BenADDA DIME-II module front end for Channel 2 is illustrated in Figure 15 on page 25.

The adjustable filter components in Figure 15 on page 25 have the reference designators identified. Table 4 on page 25 shows the possible filtering options and the related component values. Please refer to the assembly drawing on page 27 for the location of these reference designators.

<table>
<thead>
<tr>
<th>Filter</th>
<th>-3dB Point</th>
<th>R29</th>
<th>R30</th>
<th>C6</th>
<th>C7</th>
<th>C17</th>
<th>L4</th>
<th>L5</th>
<th>Roll off / decade</th>
</tr>
</thead>
<tbody>
<tr>
<td>Present</td>
<td>57.9MHz</td>
<td>24Ω</td>
<td>24Ω</td>
<td>1pF +/-.25pF</td>
<td>1pF +/-.25pF</td>
<td>DNPc</td>
<td>0Ωd</td>
<td>0Ω</td>
<td>-60dB</td>
</tr>
<tr>
<td>Absent</td>
<td>250MHz</td>
<td>33Ω</td>
<td>33Ω</td>
<td>3.3pF</td>
<td>3.3pF</td>
<td>33pF</td>
<td>82nH</td>
<td>82nH</td>
<td>-</td>
</tr>
</tbody>
</table>

Table 4: Filter Component Values for Channel 2

a. Default Build
b. Analog BW of AD6644
c. DNP = Do Not Populate
d. Resistor Value

Note that component values have 1% tolerance.
Coupling Specifications

The BenADDA DIME-II module front end can be configured for Single-ended or Differential coupling. The configurable jumper J1 in Figure 14 on page 24 and J2 in Figure 15 on page 25, determine the coupling arrangement. Table 5 on page 26 displays the jumper settings for Single-Ended coupling whilst Table 6 on page 26 displays the jumper settings for Differential coupling.

### Default Configuration Settings

Unless otherwise stated, the front end of the BenADDA DIME-II module in the Kit is built to the configuration described in Table 7 on page 26 and Table 8 on page 26. The default settings include a filter and single-ended coupling.

#### Table 5: Single-Ended Configuration

<table>
<thead>
<tr>
<th>Jumper J1</th>
<th>Jumper J2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Position 1-3</td>
<td>0Ω</td>
</tr>
<tr>
<td>Position 2-4</td>
<td>24Ω</td>
</tr>
</tbody>
</table>

#### Table 6: Differential Configuration

<table>
<thead>
<tr>
<th>Jumper J1</th>
<th>Jumper J2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Position 1-2</td>
<td>0Ω</td>
</tr>
<tr>
<td>Position 3-4</td>
<td>DNP a</td>
</tr>
</tbody>
</table>

a. DNP = Do Not Populate

#### Table 7: Default Filter Configuration

<table>
<thead>
<tr>
<th>Filter</th>
<th>Channel 1</th>
<th>Filter</th>
<th>Channel 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>R27</td>
<td>33Ω</td>
<td>R29</td>
<td>33Ω</td>
</tr>
<tr>
<td>R28</td>
<td>33Ω</td>
<td>R30</td>
<td>33Ω</td>
</tr>
<tr>
<td>C4</td>
<td>3.3pF</td>
<td>C6</td>
<td>3.3pF</td>
</tr>
<tr>
<td>C5</td>
<td>3.3pF</td>
<td>C7</td>
<td>3.3pF</td>
</tr>
<tr>
<td>C15</td>
<td>33pF</td>
<td>C17</td>
<td>33pF</td>
</tr>
<tr>
<td>L2</td>
<td>82nH</td>
<td>L4</td>
<td>82nH</td>
</tr>
<tr>
<td>L3</td>
<td>82nH</td>
<td>L5</td>
<td>82nH</td>
</tr>
</tbody>
</table>

Note that component values have 1% tolerance.

#### Table 8: Default Coupling Configuration

<table>
<thead>
<tr>
<th>Jumper J1</th>
<th>Jumper J2</th>
</tr>
</thead>
<tbody>
<tr>
<td>Position 1-3</td>
<td>0Ω</td>
</tr>
<tr>
<td>Position 2-4</td>
<td>24Ω</td>
</tr>
</tbody>
</table>
Assembly Drawing
The reference designators for the filters and the jumpers are highlighted in Figure 16 on page 27.

4.3 Firmware
The ADC is connected to the main User FPGA via a number of signals. The following signals are highlighted here for ADC1 although there are a corresponding set of signals for ADC2.

ADC1_D(13 downto 0)
This is the two-complement output of the ADC. Bit 13 is the most significant bit.

ADC1_DRY
This is the Data Ready Output from the ADC. This is a is an inverted and delayed version of the encode clock. Any change in the duty cycle of the clock will correspondingly change the duty cycle of DRY.

ADC1_OVR
Overrange Bit; high indicates analog input exceeds ± Full Scale (FS).

Please note that the output of the ADC is in two's-complement format.
The only signals you require are the actual data bits i.e. ADC1_D(13 downto 0) for ADC1 and ADC2_D(13 downto 0) for ADC2. It is recommended that when these signals come into your FPGA design they are registered/clocked in by your relevant design clock. Figure 17 on page 28 shows an example.

```vhdl
-- register the adc inputs

ADCDataRegisters : process (CLR1_FB, DOUT_SEL)
begin
if DOUT_SEL = '0' then
    ADC1_D <= <others => '0'>;
    ADC2_D <= <others => '0'>;
elsif CLR1_FB = '1' and CLR1_FB'event then
    ADC1_D <= ADC1_D;
    ADC2_D <= ADC2_D;
end if;
end process;
```

Figure 17: Registering of the ADC Inputs

The full version of this code snippet can be found in the XtremeDSP Development Kit-IV CD at the following location: ‘CD ROM Drive\Examples\simple_adc_hookup’.

The main use of the ADC1_OVR and ADC2_OVR signals is to detect if the input is out of range. This can be used as a valid signal to part of your design. The use of this signal depends upon your application. The ADC1_DRY and ADC2_DRY signals indicate when there is valid data on the databuses from the ADCs. This is only of use when the ADC is in a different clock domain from the input registers that are capturing the databus values. The DRY signals can be used to indicate when it is valid to capture data from the ADC data outputs.

4.3.1 Timing Constraints

It is necessary to account for the setup and hold times required for the ADC devices. These timings are given in full in the Analog Devices AD6645 Datasheet on the XtremeDSP Development Kit-IV CD at the location: ‘CD ROM Drive\Documentation\Datasheets’.

The timing requirements depend on your design although you should account for a 1ns delay for traversing the PCB in your calculations. For example in the ‘simple_adc_hookup’ example shown in Figure 17 on page 28 the following timing constraint on the data signals is used.

```
NET "adc1_d<>" OFFSET = 1N 5 ns BEFORE "clk1_fb";
```

This is a suggested constraint and the actual constraint depends on the design.

4.4 Software

Please refer to the XtremeDSP Analog Capture Datasheet on the XtremeDSP Development Kit-IV CD at the location: ‘CD ROM Drive\Application_Notes\NT302-0035_XtremeDSP_Kit_Analogue_Capture\Documents’. This provides an example design for Analog capture using the XtremeDSP Development Kit-IV.
Section 5

DACs

In this section:

- Introduction to the DACs
- Hardware Aspects
- Firmware Aspects
- Software Aspects

5.1 Introduction

The BenADDA DIME-II module used in the XtremeDSP Development Kit-IV has two analog output channels, with each channel having independent data and control signals from the FPGA. Two sets of 14-bit wide data busses are fed to the two DACs (AD9772A devices), each of which has an isolated supply and ground plane. Figure 18 on page 29 illustrates the interfacing between one of the DACs and the FPGA.

![Figure 18: DAC Interface](www.BDTIC.com/XILINX)
The DAC device offers 14-bit resolution and a maximum conversion rate of 160MSPS. Additional control signals exist between the DAC and the FPGA to enable full control of the DACs' functionality.

The main features of the AD9772A are:

- 14-bit DAC resolution. Note that they are offset-binary input - for more details please see "Firmware" on page 37.
- 160MSPS max input data rate.
- LVPECL clock inputs from the XC2V80-4CS144 Clock FPGA.
- internal Phase-Locked Loop (PLL) clock multiplier device feature.
- single ended (DC coupled) 50Ω outputs via MCX connectors as standard.

5.1.1 DAC Architecture

The AD9772A's architecture comprises four key areas as shown in Figure 19 on page 30.

![Figure 19: AD9772 Architecture](https://www.nallatech.com/XILINX)

Figure 19 on page 30 shows the internal architecture of the AD9772A. Initially, the user feeds 14-bits of data into the AD9772A. This data is latched into edge-triggered latches on the rising edge of the reference clock, interpolated by a factor of 2 by the digital filter, and then fed to the 14-bit DAC. The filter characteristic can be set to either low pass or high pass for baseband and IF applications respectively. The MOD0 input is used to control this function of the AD9772A.

The interpolated data can feed the DAC directly or undergo a "zero-stuffing" process, enabled using MOD1. This process involves inserting a mid-scale sample after every data sample originating from the digital filter, which improves the pass-band flatness of the DAC and also allows for the extraction of higher frequency images.

The AD9772A generates a variety of clock frequencies to operate its elements at the correct rates. To achieve these frequencies, it utilizes an internal PLL whose VCO can generate clock rates of up to 400MSPS. The AD9772A can be operated with the PLL enabled or disabled (both operations are supported on the BenADDa DIME-II module used in the Kit). The combination of the MOD ad DIV input control signals determines the effective operation of the DAC devices. The hardware section which follows provides more details on the MOD and DIV pins.
Full details of the DAC (AD9772A) device are provided in the Analog Devices AD9772A Datasheet on the XtremeDSP Development Kit-IV CD at the location: ‘CD ROM Drive\Documentation\Datasheets’.

5.2 Hardware

The BenADDA DIME-II module supports two output configurations - a single-ended DC coupled output, and a differential directly coupled output. The standard Kit is configured to have single ended DC coupled outputs from the DACs. Both these output configurations are described later in this section. The internal PLL clock multiplier of the AD9772A is also described to provide you with an insight into the internal operations of the DAC.

5.2.1 PLL Clock Multiplier

Figure 20 on page 31 illustrates how the BenADDA DIME-II module supports PLL enabled or disabled.

Note that PLL is enabled by default. Please contact Nallatech if you wish to disable the PLL function.

To supply the PLLVDD pin, you can populate a jumper to supply the pin with a 3.3v signal, or else tie the pin to ground. The supply for the PLLVDD pin is shared with the supply of the CLKVDD pin and both the CLK and PLL grounds on the chip share the same separate ground plane. When the PLL is disabled and the PLLVDD pin is tied to ground, the filter components for the LPF pin (internal loop filter for the PLL) on the DAC are not populated. This leaves the LPF with an open connection.

When the PLL is set to the default value enabled, the AD9772A will generate its own 2x clock from the reference clock. This allows you to transmit data at the same rate as the reference clock. The internal PLL can also generate another phase clock that allows the zero-stuffing option to be selected under the same circumstances.

If the PLL is disabled, the input data rate must be half the reference clock frequency. This is due to the interpolation filter that adds extra samples every other clock cycle. Additionally, if the zero-stuffing option is selected, the input data must be one quarter of the reference clock frequency. For example, the maximum reference clock of 160MSPS, with the PLL disabled and the zero-stuffing option selected, gives a maximum input data rate of 40MHz.
The internal PLL also deals with the phase relationship between the data and the reference clock. This means that when PLL is enabled, you do not need to use the RESET input to ensure correct alignment of clock and data.

If the PLL is disabled, consult the Analog Devices AD9772A datasheet provided on the XtremeDSP Development Kit-IV CD at the location ‘CD ROM Drive\Documentation\Datasheets\’. This provides more information on how the RESET input is used to ensure correct synchronization.

Table 9 on page 32 provides a summary of the DAC input data rates.

<table>
<thead>
<tr>
<th>PLL Disabled</th>
<th>PLL Enabled</th>
</tr>
</thead>
<tbody>
<tr>
<td>Zero-stuffing OFF</td>
<td>Zero-stuffing ON</td>
</tr>
<tr>
<td>½ reference clock</td>
<td>¼ reference clock</td>
</tr>
</tbody>
</table>

Table 9: DAC Input Data Rates

A PLL_LOCKED signal from each AD9772A is connected to the FPGA (see note in “PLL Clock Multiplier” on page 31) on the BenADDA DIME-II module. This signal goes high to indicate the PLL has "locked" to the input reference clock. If the PLL is not locked, due to the PLL being disabled or an unstable clock, PLL_LOCKED toggles between high and low in an asynchronous manner.

5.2.2 DAC Modes of Operation

In the introduction the MOD and DIV input control pins were highlighted. These control the way in which the DAC operates. The MOD and the DIV signals are controlled from the main User FPGA (XC4VSX35-10FF668).

As outlined earlier in this section, the interpolation filter can be set to either a low or high pass characteristic, depending on whether you wish to capture baseband or IF signals. This feature of the AD9772A, and also the zero-stuffing option, is controlled by the FPGA. The operation of the 'MOD' pins is summarized in Table 10 on page 32.

<table>
<thead>
<tr>
<th>Digital Mode</th>
<th>MOD0</th>
<th>MOD1</th>
<th>Digital Filter</th>
<th>Zero-Stuffing</th>
</tr>
</thead>
<tbody>
<tr>
<td>Baseband</td>
<td>0</td>
<td>0</td>
<td>LOW</td>
<td>NO</td>
</tr>
<tr>
<td>Baseband</td>
<td>0</td>
<td>1</td>
<td>LOW</td>
<td>YES</td>
</tr>
<tr>
<td>Direct IF</td>
<td>1</td>
<td>0</td>
<td>HIGH</td>
<td>NO</td>
</tr>
<tr>
<td>Direct IF</td>
<td>1</td>
<td>1</td>
<td>HIGH</td>
<td>YES</td>
</tr>
</tbody>
</table>

Table 10: Controlling Digital Modes of AD9772A

The AD9772A contains an internal Voltage Controlled Oscillator (VCO), which can operate at up to 400MSPS. To ensure the optimum phase noise and successful "locking" of the PLL, a pre-scaler stage is incorporated to allow the sampling clock to be divided down as required for slower data rates. The divide-by-ratio is selected by the DIV0 and DIV1 inputs, as shown in Table 11 on page 32.

<table>
<thead>
<tr>
<th>Input Data Rate (MSPS)</th>
<th>MOD1</th>
<th>DIV1</th>
<th>DIV0</th>
<th>Zero-stuffing</th>
<th>Divide-by-N-ratio</th>
</tr>
</thead>
<tbody>
<tr>
<td>48-160</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>No</td>
<td>1</td>
</tr>
<tr>
<td>24-100</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>No</td>
<td>2</td>
</tr>
<tr>
<td>12-50</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>No</td>
<td>4</td>
</tr>
<tr>
<td>6-25</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>No</td>
<td>8</td>
</tr>
<tr>
<td>24-100</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Yes</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 11: Recommended Presale Ratio Settings
5.2.3 Analog DAC Outputs

The Kit has five through-hole MCX connectors that allow interfacing to and from the module. All Analog Input and Output signals to the BenADDA DIME-II module are conducted via four MCX connectors on the top of the module. The fifth MCX connector provides an input source for an external clock. Figure 21 on page 33 outlines the positioning of these connectors.

<table>
<thead>
<tr>
<th>Input Data Rate (MSPS)</th>
<th>MOD1</th>
<th>DIV1</th>
<th>DIV0</th>
<th>Zero-stuffing</th>
<th>Divide-by-N-ratio</th>
</tr>
</thead>
<tbody>
<tr>
<td>12-50</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Yes</td>
<td>2</td>
</tr>
<tr>
<td>6-25</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Yes</td>
<td>4</td>
</tr>
<tr>
<td>3-12.5</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Yes</td>
<td>8</td>
</tr>
</tbody>
</table>

Table 11: Recommended Presale Ratio Settings

Figure 21: MCX connectors

Please note when the Kit is still in the blue board case the function of each MCX connector is labelled on the lid.
Interfacing to MCX connectors via supplied cable

The Kit is supplied with five cables that are suitable for connecting between the on board MCX connectors and a user input/output BNC connections. The cable assembly is shown in Figure 22 on page 34.

The MCX connectors are a “push” fit design; therefore the MCX crimp plug on the supplied cable pushes into the MCX connector on the Kit hardware. Please see the following section for details on the output configuration of the DACs.

5.2.4 Output Configurations

The AD9772A DAC supports can support two output configurations. The following are supported as build options on the BenADDA DIME-II module:

- Single-ended 50Ω output, DC-coupling using an op-amp (Kit default)
- Differential outputs using termination resistors (Custom build from Nallatech)

Please note the following specific information about the builds for different front end configurations is for reference only. Attempted repair or alteration of the goods as supplied by Nallatech immediately invalidates the warranty. Nallatech will not provide support upon alteration and cannot guarantee performance characteristics subsequently obtained.
Single-Ended DC-Coupling Using an Op-Amp (XtremeDSP Development Kit-IV Default)

The op-amp configuration is suitable for applications requiring DC coupling. Figure 23 on page 35 illustrates the set-up adopted when using an op-amp configuration at the output of the AD9772A. The full scale current output, IOUTFS, from the AD9772A DAC, is 20mA. When this output current is driven through the two 50Ω resistors, a voltage of 2Vpp appears at the MAX4144 input. Since the op amp has a fixed gain of 2, the MAX4144 output is 4Vpp. The 50Ω DAC channel output impedance combined with the assumed 50Ω impedance of the connecting system at the output MCX connector ensures that the signal magnitude at the MCX connector is 2Vpp.

The op-amp used in the design is an instrumentation amplifier with an inverting X2 gain from MAXIM. Therefore the output configuration will drive an output voltage of ±1V into a 50Ω load. Please note that the output from the DAC itself is inverted due to the use of an inverting op-amp.
Differential Outputs using Termination Resistors (Nallatech Custom Build)

It is also possible to drive differential outputs using a pair of termination resistors. However, this is a specific build option from Nallatech and is not provided with the standard Kit. It is included here for completeness.

When terminated into a 50Ω load, this option provides a fully differential, 0.5Vp-p output signal swing.

5.2.5 DAC Clocking

Each DAC device is clocked directly by an independent differential, LVPECL signal. This LVPECL signal is driven from Virtex-II XC2V80-4CS144 FPGA (Clock FPGA) which is solely dedicated to managing the various methods for clocking each ADC and DAC device in the Kit. The way the DACs are clocked depends on the bitfile that is assigned to the dedicated Clock FPGA. A number of clock sources can be used through the Clock FPGA including:

- On board 105MHz crystal.
- External clock input via the middle MCX connector.
- Clocks from the programmable oscillators available in the Kit.

Please note that although the DAC devices can support a clock frequency up to 160MHz the ADC devices can only support a clock input up to 105MHz. This is important if you are creating your own specific clock configuration for the Clock FPGA.

Please refer to "Clocks" on page 63 for details on how the Clock FPGA can be used.
5.3 Firmware

The DACs are connected to the main User FPGA via a number of signals. The following signals are highlighted here for DAC1 although there are a set of corresponding signals for ADC2.

**DAC1_D(13 downto 0)**

This is the offset binary input to the DAC. Bit 13 is the most significant bit. This is an input to the DAC.

**DAC1_MOD 0**

Invokes digital high-pass filter response (i.e., "half-wave" digital mixing mode). Active High. This is an input to the DAC.

**DAC1_MOD 1**

Invokes "Zero-Stuffing" Mode. Active High. Note, "quarter-wave" digital mixing occurs with MOD0 also set HIGH. This is an input to the DAC.

**DAC1_DIV(1 downto 0)**

DIV1 along with DIV0 sets the DAC PLL’s prescaler divide ratio. This is an input to the DAC.

**DAC1_PLLLOCK**

This is the lock signal from the internal PLL of the DAC devices. Phase Lock Loop Lock Signal when PLL clock multiplier is enabled. High indicates PLL is locked to input clock. Provides 1× clock output when PLL clock multiplier is disabled. This is an input to the FPGA.

**DAC1_RESET**

Resets internal divider by bringing momentarily high when PLL is disabled to synchronize internal clock to the input data and/or multiple AD9772A devices. This is an input to the DAC.

Please note that the input to the DACs is offset-binary format.
The control signals should always be set. In particular it is important not to leave the DAC1_RESET and DAC2_RESET control lines floating. If the DAC_RESET controls are not being actively used these should be set low by default. Figure 25 on page 38 shows the example code for setting fixed DAC control signals.

```
-- set low pass filter response and no zero stuffing for both DACs
DAC1_RESET <- '0';
DAC1_NOSE <- '0';
DAC2_RESET <- '0';
DAC2_NOSE <- '0';

-- disable resets for DACs
DAC1_RESET <- '0';
DAC2_RESET <- '0';

-- optimum settings for sampling rate
DAC1_DIV0 <- '1';
DAC1_DIV1 <- '0';
DAC2_DIV0 <- '1';
DAC2_DIV1 <- '0';
```

Figure 25: Code Example of Setting fixed DAC Control Signals

### 5.3.1 Two’s Complement vs. Offset Binary Format

The DACs expect an input in offset binary format. In this format:

- An input of ALL ‘0’s is the lowest value and would give the minimum full scale output from the DAC. For this input the DAC device AD9772A will generate an output of -1V.

- An input of ALL ‘1’s (2^{14}-1) is the highest value and would give the maximum full scale output from the DAC. For this input the DAC device AD9772A will generate an output of +1V.

There is however an inverting op-amp on the output of each DAC, prior to the signal being output via the MCX connector. This means that the output from the DAC is inverted. Therefore in actual operation:

- An input of ALL ‘0’s is the lowest value and would give the minimum full scale output from the DAC. For this input the DAC device AD9772A will generate an output of +1V.

- An input of ALL ‘1’s (2^{14}-1) is the highest value and would give the maximum full scale output from the DAC. For this input the DAC device AD9772A will generate an output of -1V.
Converting from Two's Complement to Offset Binary

It is a straightforward process to convert from two’s complement to Offset binary format, which involves taking a two’s complement input and inverting the top most bit. Figure 26 on page 39 shows the example code for this conversion.

```
-- digital output of adc to digital input of DAC
dataregisters : process (CLK_OSC, RSTI)
begin
  if RSTI = '1' then
    ADC1 <= "0000000000000000";
    ADC2 <= "0000000000000000";
    DAC1_B <= "0000000000000000";
    DAC2_B <= "0000000000000000";
  elsif CLK_OSC = '1' and CLK_OSC'event then
    if ADC1 <= ADC1_D;
    ADC2 <= ADC2_D;
    DAC1_B <= not (not (not (not (ADC1(13) & ADC1(12) downto 0))));
    DAC2_B <= not (not (not (not (ADC2(13) & ADC2(12) downto 0))));
  end if;
end process;
```

Figure 26: Code from adc_to_dac hookup Example

5.3.2 Timing Constraints

It is necessary to account for the setup and hold times required for the DAC devices. These timings are listed in full in the DAC (AD9772A) Analog Devices AD9772A Datasheet on the XtremeDSP Development Kit-IV CD at the location: CD ROM Drive\Documentation\Datasheets. The timing requirements depend on your design. You should account for a 1ns delay for traversing the PCB in your calculations. In the 'adc_to_dac hookup' the following example timing constraint on the data signals is used.

```
NET "dac1_d<>>" OFFSET = OUT 2 ns AFTER "clk1_fb";
```

This is a suggested constraint and the actual constraint depends on the design. Note that if the control signals are not fixed then similar timing constraints should be associated with them as well.

5.4 Software

Please refer to the XtremeDSP Analog Capture Datasheet on the XtremeDSP Development Kit-IV CD at the location: CD ROM Drive\Application_Notes\NT302-0035_XtremeDSP_Kit_Analogue_Capture\Documents. This provides a basic example design for the DACs on the XtremeDSP Development Kit-IV.
ZBT SRAM Memory

In this section:

- Introduction to the ZBT SRAM Memory
- Hardware Aspects
- Firmware Aspects
- Software Aspects

6.1 Introduction

The Kit provides two independent banks of ZBT SRAM. Each bank is configured as 512K x 32. This memory can provide on board storage capabilities via a 32-bit data bus to each bank. The main features of the ZBT Memory devices include:

- Fast cycle times: 6ns, 7.5ns and 10ns
- 100% bus utilization
- Advanced control for minimum signal interface
- Single R/W (Read/Write) control pin
- Clock-controlled and registered addresses, data I/Os and control signals
- Common data inputs and data outputs
- Linear or interleaved burst modes
6.2 Hardware

The memory chips are driven exclusively by the User FPGA. Figure 27 on page 42 illustrates the inter-connect between the ZBT SRAM and the User FPGA.

Each ZBT device has advanced synchronous periphery circuitry and a 2-bit burst counter. The SRAM is optimized for 100% bus utilization, eliminating any turnaround cycles for READ to WRITE, or WRITE to READ transitions. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input. The synchronous inputs include all addresses, all data inputs, chip enable, synchronous clock enables, write enables and Read/Write. The asynchronous inputs include the output enable, clock, and snooze enable and a burst mode that can select between interleaved and linear modes.
Clock and Control Signals for ZBT Bank A

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTA_CLK</td>
<td>AB10</td>
</tr>
<tr>
<td>ZBTA_CLK_FB_OUT</td>
<td>AC10</td>
</tr>
<tr>
<td>ZBTA_CLK_FB_IN</td>
<td>AE12</td>
</tr>
<tr>
<td>ZBTA_ADV</td>
<td>AB13</td>
</tr>
<tr>
<td>ZBTA_CKEl</td>
<td>AA14</td>
</tr>
<tr>
<td>ZBTA_CSI&lt;0&gt;</td>
<td>AB14</td>
</tr>
<tr>
<td>ZBTA_CSI&lt;1&gt;</td>
<td>AC14</td>
</tr>
<tr>
<td>ZBTA_OEl</td>
<td>AA11</td>
</tr>
<tr>
<td>ZBTA_WEi</td>
<td>AD11</td>
</tr>
</tbody>
</table>

Table 12: ZBT Clock and Control Signals Pinouts Bank A

ZBT Address Signals for ZBT Bank A

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTA_A&lt;0&gt;</td>
<td>AD2</td>
<td>ZBTA_A&lt;11&gt;</td>
<td>AE3</td>
</tr>
<tr>
<td>ZBTA_A&lt;1&gt;</td>
<td>Y3</td>
<td>ZBTA_A&lt;12&gt;</td>
<td>AC4</td>
</tr>
<tr>
<td>ZBTA_A&lt;2&gt;</td>
<td>AD13</td>
<td>ZBTA_A&lt;13&gt;</td>
<td>AB3</td>
</tr>
<tr>
<td>ZBTA_A&lt;3&gt;</td>
<td>Y2</td>
<td>ZBTA_A&lt;14&gt;</td>
<td>AC3</td>
</tr>
<tr>
<td>ZBTA_A&lt;4&gt;</td>
<td>AA13</td>
<td>ZBTA_A&lt;15&gt;</td>
<td>AD1</td>
</tr>
<tr>
<td>ZBTA_A&lt;5&gt;</td>
<td>AD12</td>
<td>ZBTA_A&lt;16&gt;</td>
<td>AC2</td>
</tr>
<tr>
<td>ZBTA_A&lt;6&gt;</td>
<td>AF3</td>
<td>ZBTA_A&lt;17&gt;</td>
<td>AE13</td>
</tr>
<tr>
<td>ZBTA_A&lt;7&gt;</td>
<td>AA12</td>
<td>ZBTA_A&lt;18&gt;</td>
<td>AC12</td>
</tr>
<tr>
<td>ZBTA_A&lt;8&gt;</td>
<td>AB4</td>
<td>ZBTA_A&lt;19&gt;</td>
<td>AB2</td>
</tr>
<tr>
<td>ZBTA_A&lt;9&gt;</td>
<td>AF4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ZBTA_A&lt;10&gt;</td>
<td>AD3</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 13: ZBT Address Signals Pinouts Bank A
## ZBT Data Signals for ZBT Bank A

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBT_D&lt;0&gt;</td>
<td>AC7</td>
</tr>
<tr>
<td>ZBT_D&lt;1&gt;</td>
<td>AC6</td>
</tr>
<tr>
<td>ZBT_D&lt;2&gt;</td>
<td>Y5</td>
</tr>
<tr>
<td>ZBT_D&lt;3&gt;</td>
<td>AE4</td>
</tr>
<tr>
<td>ZBT_D&lt;4&gt;</td>
<td>AB7</td>
</tr>
<tr>
<td>ZBT_D&lt;5&gt;</td>
<td>AB6</td>
</tr>
<tr>
<td>ZBT_D&lt;6&gt;</td>
<td>AF6</td>
</tr>
<tr>
<td>ZBT_D&lt;7&gt;</td>
<td>AD4</td>
</tr>
<tr>
<td>ZBT_D&lt;8&gt;</td>
<td>AE10</td>
</tr>
<tr>
<td>ZBT_D&lt;9&gt;</td>
<td>Y9</td>
</tr>
<tr>
<td>ZBT_D&lt;10&gt;</td>
<td>AE9</td>
</tr>
<tr>
<td>ZBT_D&lt;11&gt;</td>
<td>AC8</td>
</tr>
<tr>
<td>ZBT_D&lt;12&gt;</td>
<td>AF10</td>
</tr>
<tr>
<td>ZBT_D&lt;13&gt;</td>
<td>AC9</td>
</tr>
<tr>
<td>ZBT_D&lt;14&gt;</td>
<td>AA8</td>
</tr>
<tr>
<td>ZBT_D&lt;15&gt;</td>
<td>Y7</td>
</tr>
<tr>
<td>ZBT_D&lt;16&gt;</td>
<td>AB9</td>
</tr>
<tr>
<td>ZBT_D&lt;17&gt;</td>
<td>Y8</td>
</tr>
<tr>
<td>ZBT_D&lt;18&gt;</td>
<td>AF8</td>
</tr>
<tr>
<td>ZBT_D&lt;19&gt;</td>
<td>AA7</td>
</tr>
<tr>
<td>ZBT_D&lt;20&gt;</td>
<td>Y10</td>
</tr>
<tr>
<td>ZBT_D&lt;21&gt;</td>
<td>AA9</td>
</tr>
<tr>
<td>ZBT_D&lt;22&gt;</td>
<td>AF9</td>
</tr>
<tr>
<td>ZBT_D&lt;23&gt;</td>
<td>AD8</td>
</tr>
<tr>
<td>ZBT_D&lt;24&gt;</td>
<td>Y6</td>
</tr>
<tr>
<td>ZBT_D&lt;25&gt;</td>
<td>AE6</td>
</tr>
<tr>
<td>ZBT_D&lt;26&gt;</td>
<td>AB5</td>
</tr>
<tr>
<td>ZBT_D&lt;27&gt;</td>
<td>AD5</td>
</tr>
<tr>
<td>ZBT_D&lt;28&gt;</td>
<td>AF7</td>
</tr>
<tr>
<td>ZBT_D&lt;29&gt;</td>
<td>AD6</td>
</tr>
<tr>
<td>ZBT_D&lt;30&gt;</td>
<td>AF5</td>
</tr>
<tr>
<td>ZBT_D&lt;31&gt;</td>
<td>AC5</td>
</tr>
</tbody>
</table>

Table 14: ZBT Data Signals Pinouts Bank A
Clock and Control Signals for ZBT Bank B

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTB_CLK</td>
<td>AE14</td>
</tr>
<tr>
<td>ZBTB_CLK_FB_OUT</td>
<td>AB17</td>
</tr>
<tr>
<td>ZBTB_CLK_FB_IN</td>
<td>AC17</td>
</tr>
<tr>
<td>ZBTB_ADV</td>
<td>Y17</td>
</tr>
<tr>
<td>ZBTB_CKEI</td>
<td>AA17</td>
</tr>
<tr>
<td>ZBTB_CSI&lt;0&gt;</td>
<td>AD14</td>
</tr>
<tr>
<td>ZBTB_CSI&lt;1&gt;</td>
<td>AA15</td>
</tr>
<tr>
<td>ZBTB_OE1</td>
<td>AC18</td>
</tr>
<tr>
<td>ZBTB_WE1</td>
<td>AE18</td>
</tr>
</tbody>
</table>

Table 15: ZBT Clock and Control Signals Pinouts Bank B

ZBT Address Signals for Bank B

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTB_A&lt;0&gt;</td>
<td>W26</td>
</tr>
<tr>
<td>ZBTB_A&lt;1&gt;</td>
<td>Y25</td>
</tr>
<tr>
<td>ZBTB_A&lt;2&gt;</td>
<td>Y18</td>
</tr>
<tr>
<td>ZBTB_A&lt;3&gt;</td>
<td>AE24</td>
</tr>
<tr>
<td>ZBTB_A&lt;4&gt;</td>
<td>AC15</td>
</tr>
<tr>
<td>ZBTB_A&lt;5&gt;</td>
<td>AF18</td>
</tr>
<tr>
<td>ZBTB_A&lt;6&gt;</td>
<td>AD26</td>
</tr>
<tr>
<td>ZBTB_A&lt;7&gt;</td>
<td>AA18</td>
</tr>
<tr>
<td>ZBTB_A&lt;8&gt;</td>
<td>W25</td>
</tr>
<tr>
<td>ZBTB_A&lt;9&gt;</td>
<td>AC24</td>
</tr>
<tr>
<td>ZBTB_A&lt;10&gt;</td>
<td>AB25</td>
</tr>
<tr>
<td>ZBTB_A&lt;11&gt;</td>
<td>AB24</td>
</tr>
<tr>
<td>ZBTB_A&lt;12&gt;</td>
<td>AF24</td>
</tr>
<tr>
<td>ZBTB_A&lt;13&gt;</td>
<td>AA26</td>
</tr>
<tr>
<td>ZBTB_A&lt;14&gt;</td>
<td>AB26</td>
</tr>
<tr>
<td>ZBTB_A&lt;15&gt;</td>
<td>Y26</td>
</tr>
<tr>
<td>ZBTB_A&lt;16&gt;</td>
<td>AD25</td>
</tr>
<tr>
<td>ZBTB_A&lt;17&gt;</td>
<td>AC16</td>
</tr>
<tr>
<td>ZBTB_A&lt;18&gt;</td>
<td>AB18</td>
</tr>
</tbody>
</table>

Table 16: ZBT Address Signals Pinouts Bank B

ZBT Data Signals for Bank B

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTB_D&lt;0&gt;</td>
<td>Y22</td>
</tr>
<tr>
<td>ZBTB_D&lt;1&gt;</td>
<td>Y23</td>
</tr>
<tr>
<td>ZBTB_D&lt;2&gt;</td>
<td>AB23</td>
</tr>
</tbody>
</table>

Table 17: ZBT Data Signals Pinouts Bank B
<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTB_D&lt;3&gt;</td>
<td>AA24</td>
</tr>
<tr>
<td>ZBTB_D&lt;4&gt;</td>
<td>AF21</td>
</tr>
<tr>
<td>ZBTB_D&lt;5&gt;</td>
<td>AB22</td>
</tr>
<tr>
<td>ZBTB_D&lt;6&gt;</td>
<td>AF22</td>
</tr>
<tr>
<td>ZBTB_D&lt;7&gt;</td>
<td>AC23</td>
</tr>
<tr>
<td>ZBTB_D&lt;8&gt;</td>
<td>AC19</td>
</tr>
<tr>
<td>ZBTB_D&lt;9&gt;</td>
<td>AB20</td>
</tr>
<tr>
<td>ZBTB_D&lt;10&gt;</td>
<td>AF20</td>
</tr>
<tr>
<td>ZBTB_D&lt;11&gt;</td>
<td>AC21</td>
</tr>
<tr>
<td>ZBTB_D&lt;12&gt;</td>
<td>AC20</td>
</tr>
<tr>
<td>ZBTB_D&lt;13&gt;</td>
<td>W20</td>
</tr>
<tr>
<td>ZBTB_D&lt;14&gt;</td>
<td>AD21</td>
</tr>
<tr>
<td>ZBTB_D&lt;15&gt;</td>
<td>AE21</td>
</tr>
<tr>
<td>ZBTB_D&lt;16&gt;</td>
<td>AD19</td>
</tr>
<tr>
<td>ZBTB_D&lt;17&gt;</td>
<td>Y20</td>
</tr>
<tr>
<td>ZBTB_D&lt;18&gt;</td>
<td>Y21</td>
</tr>
<tr>
<td>ZBTB_D&lt;19&gt;</td>
<td>W21</td>
</tr>
<tr>
<td>ZBTB_D&lt;20&gt;</td>
<td>AA19</td>
</tr>
<tr>
<td>ZBTB_D&lt;21&gt;</td>
<td>AF19</td>
</tr>
<tr>
<td>ZBTB_D&lt;22&gt;</td>
<td>AA20</td>
</tr>
<tr>
<td>ZBTB_D&lt;23&gt;</td>
<td>AB21</td>
</tr>
<tr>
<td>ZBTB_D&lt;24&gt;</td>
<td>V22</td>
</tr>
<tr>
<td>ZBTB_D&lt;25&gt;</td>
<td>AC22</td>
</tr>
<tr>
<td>ZBTB_D&lt;26&gt;</td>
<td>AA23</td>
</tr>
<tr>
<td>ZBTB_D&lt;27&gt;</td>
<td>AD23</td>
</tr>
<tr>
<td>ZBTB_D&lt;28&gt;</td>
<td>W22</td>
</tr>
<tr>
<td>ZBTB_D&lt;29&gt;</td>
<td>AD22</td>
</tr>
<tr>
<td>ZBTB_D&lt;30&gt;</td>
<td>AF23</td>
</tr>
<tr>
<td>ZBTB_D&lt;31&gt;</td>
<td>AE23</td>
</tr>
</tbody>
</table>

Table 17: ZBT Data Signals Pinouts Bank B
6.2.1  ZBT SRAM Clocking

There is a simple setup for clocking the ZBT. A common clock is sent to both ZBT chips with a feedback net which is the same matched length as the nets going to the clock pins on the ZBT devices. This arrangement allows for de-skewing of the ZBT clock. Full details on this are provided in the Clocks feature section under “ZBT Clocks” on page 69.

6.3  Firmware

When building an interface to the ZBT you can use your own ZBT core or use an existing core provided by Nallatech. On the XtremeDSP Development Kit-IV CD an application note NT302-0036 XtremeDSP Kit ZBT Design is provided at the location ‘CD ROM Drive\Documentation\Application_Notes\’. This shows how a Nallatech specific core can be connected to the ZBT devices and also to a host interface so that data can be transferred to and from the ZBT by the host PC. Details of the specific core are given in another application note NT302-0005 ZBT Controller in the same folder. Please refer to both of these application notes for further details.

6.4  Software

There is no specific support for accessing the ZBT SRAM memory in the Kit from within the FUSE System Software. If you want to capture data and read it back into the host machine this functionality needs in part to be provided by the user design. Please refer to “Part III: System Level Design” on page 109, where aspects of building a host interface are discussed.
Section 7

Digital I/O

In this section:

- Introduction to the Digital I/O Headers in the Kit
- Hardware Aspects
- Firmware Aspects
- Software Aspects

7.1 Introduction

There are several features on the Kit hardware that provide digital I/O for user designs. The following digital I/O is available:

- A 14 pin PLINK Bus Header on the motherboard. This provides 12 direct bi-directional connections to the main User FPGA with the other two pins providing GND connections.
- A 34 pin Adjacent Bus Header on the motherboard. This provides 28 direct bi-directional connections to the main User FPGA. The remainder of the pins provide a 3.3V connection, a GND connection and the remainder are 'no connects' (NC).
- A 2 pin user I/O header on the module. This provides 2 direct bi-directional connections to the main User FPGA.

Commonly the digital I/O is used for interfacing to other hardware or for the purposes of debug though the use of logic analyzers. The naming conventions of the headers may initially seem confusing but the naming conventions are carried through from those used in the DIME and DIME-II architectures. Despite the header names it should be noted that these headers are simply bi-directional user I/O that connect directly to the pins of the main User FPGA.

To see where these headers appear on the Kit please refer to "XtremeDSP Development Kit-IV Hardware Physical Layout" on page 17.
7.2 Hardware

7.2.1 User I/O Header - Interfacing

The BenADDA DIME-II module used in the Kit has a two-pin 0.1” pitch header that connects directly to the User FPGA. There is no assigned function for this two-pin header, which is therefore free to be used for your desired application.

The two pin header is connected directly to the Virtex-4 User FPGA and therefore signals applied to this MUST be within the range of 0V to +3.3V. Virtex-4 devices are NOT 5V tolerant.

Table 18 on page 50 contains the pinout information for the User I/O header.

<table>
<thead>
<tr>
<th>Pin Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>User_IO_1</td>
<td>E25</td>
</tr>
<tr>
<td>User_IO_2</td>
<td>E24</td>
</tr>
</tbody>
</table>

Table 18: Pinouts of User I/O Header

7.2.2 P-Link Bus Header (J10)

This header is connected to P-Link0 on the DIME-II module slot.

<table>
<thead>
<tr>
<th>Header Pin Number</th>
<th>Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>PP0LK&lt;0&gt;</td>
<td>W7</td>
</tr>
<tr>
<td>2</td>
<td>PP0LK&lt;1&gt;</td>
<td>V7</td>
</tr>
<tr>
<td>3</td>
<td>PP0LK&lt;2&gt;</td>
<td>T8</td>
</tr>
<tr>
<td>4</td>
<td>PP0LK&lt;3&gt;</td>
<td>U7</td>
</tr>
<tr>
<td>5</td>
<td>PP0LK&lt;4&gt;</td>
<td>R8</td>
</tr>
<tr>
<td>6</td>
<td>PP0LK&lt;5&gt;</td>
<td>R7</td>
</tr>
<tr>
<td>7</td>
<td>PP0LK&lt;6&gt;</td>
<td>P8</td>
</tr>
<tr>
<td>8</td>
<td>PP0LK&lt;7&gt;</td>
<td>N8</td>
</tr>
<tr>
<td>9</td>
<td>PP0LK&lt;8&gt;</td>
<td>N7</td>
</tr>
<tr>
<td>10</td>
<td>PP0LK&lt;9&gt;</td>
<td>M7</td>
</tr>
<tr>
<td>11</td>
<td>PP0LK&lt;10&gt;</td>
<td>M8</td>
</tr>
<tr>
<td>12</td>
<td>PP0LK&lt;11&gt;</td>
<td>L8</td>
</tr>
<tr>
<td>13</td>
<td>GND</td>
<td>N/A</td>
</tr>
<tr>
<td>14</td>
<td>GND</td>
<td>N/A</td>
</tr>
</tbody>
</table>

Table 19: Pinouts of P-Link Bus Header (J10)

7.2.3 Adjacent Bus Header (J8)

This header is a 28-bit general-purpose bus and is connected to the Adjacent IN Bus on the DIME-II module slot which in turn is connected to I/O on the main User FPGA.
<table>
<thead>
<tr>
<th>Header Pin Number</th>
<th>Name</th>
<th>User FPGA (2V3000FG676) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>ADJIN&lt;12&gt;</td>
<td>L26</td>
</tr>
<tr>
<td>2</td>
<td>ADJIN&lt;13&gt;</td>
<td>M26</td>
</tr>
<tr>
<td>3</td>
<td>ADJIN&lt;10&gt;</td>
<td>M25</td>
</tr>
<tr>
<td>4</td>
<td>ADJIN&lt;11&gt;</td>
<td>M24</td>
</tr>
<tr>
<td>5</td>
<td>ADJIN&lt;8&gt;</td>
<td>M23</td>
</tr>
<tr>
<td>6</td>
<td>ADJIN&lt;9&gt;</td>
<td>M22</td>
</tr>
<tr>
<td>7</td>
<td>ADJIN&lt;6&gt;</td>
<td>M21</td>
</tr>
<tr>
<td>8</td>
<td>ADJIN&lt;7&gt;</td>
<td>M20</td>
</tr>
<tr>
<td>9</td>
<td>ADJIN&lt;4&gt;</td>
<td>N25</td>
</tr>
<tr>
<td>10</td>
<td>ADJIN&lt;5&gt;</td>
<td>N24</td>
</tr>
<tr>
<td>11</td>
<td>ADJIN&lt;2&gt;</td>
<td>M19</td>
</tr>
<tr>
<td>12</td>
<td>ADJIN&lt;3&gt;</td>
<td>N19</td>
</tr>
<tr>
<td>13</td>
<td>ADJIN&lt;0&gt;</td>
<td>K26</td>
</tr>
<tr>
<td>14</td>
<td>ADJIN&lt;1&gt;</td>
<td>K25</td>
</tr>
<tr>
<td>15</td>
<td>ADJIN&lt;14&gt;</td>
<td>L19</td>
</tr>
<tr>
<td>16</td>
<td>ADJIN&lt;15&gt;</td>
<td>K20</td>
</tr>
<tr>
<td>17</td>
<td>ADJIN&lt;16&gt;</td>
<td>L21</td>
</tr>
<tr>
<td>18</td>
<td>ADJIN&lt;17&gt;</td>
<td>L20</td>
</tr>
<tr>
<td>19</td>
<td>ADJIN&lt;18&gt;</td>
<td>L24</td>
</tr>
<tr>
<td>20</td>
<td>ADJIN&lt;19&gt;</td>
<td>L23</td>
</tr>
<tr>
<td>21</td>
<td>ADJIN&lt;20&gt;</td>
<td>K22</td>
</tr>
<tr>
<td>22</td>
<td>ADJIN&lt;21&gt;</td>
<td>K21</td>
</tr>
<tr>
<td>23</td>
<td>ADJIN&lt;22&gt;</td>
<td>K24</td>
</tr>
<tr>
<td>24</td>
<td>ADJIN&lt;23&gt;</td>
<td>K23</td>
</tr>
<tr>
<td>25</td>
<td>ADJIN&lt;24&gt;</td>
<td>J21</td>
</tr>
<tr>
<td>26</td>
<td>ADJIN&lt;25&gt;</td>
<td>J20</td>
</tr>
<tr>
<td>27</td>
<td>ADJIN&lt;26&gt;</td>
<td>J23</td>
</tr>
<tr>
<td>28</td>
<td>ADJIN&lt;27&gt;</td>
<td>J22</td>
</tr>
<tr>
<td>29</td>
<td>3.3V</td>
<td>n/c</td>
</tr>
<tr>
<td>30</td>
<td>GND</td>
<td>n/c</td>
</tr>
<tr>
<td>31</td>
<td>n/c</td>
<td>n/c</td>
</tr>
<tr>
<td>32</td>
<td>n/c</td>
<td>n/c</td>
</tr>
<tr>
<td>33</td>
<td>n/c</td>
<td>n/c</td>
</tr>
<tr>
<td>34</td>
<td>n/c</td>
<td>n/c</td>
</tr>
</tbody>
</table>

Table 20: Adjacent Bus Digital I/O Header
The 'StrathLED' is an optional module from Nallatech that can be plugged into this header to provide an array of LEDs for display purposes. For more information please contact support@nallatech.com

7.3 Firmware

The Digital I/O in your design is configured according to the specific I/O of the connected FPGA. The Virtex-4 Datasheet and handbook from Xilinx provide extensive information on I/O standards that can be supported by pins on the Virtex-4 device.

7.4 Software

There is no specific support for controlling the Digital I/O available in the Kit as there are simply connections to I/O on the main User FPGA.
Section 8

LEDs

In this section:

- Introduction to the LEDs in the Kit
- Hardware Aspects
- Firmware Aspects
- Software Aspects

8.1 Introduction

The XtremeDSP Development Kit-IV contains a number of user-definable and status LEDs which allow you to check the operation and status of the Kit. There are LEDs provided for user designs (User LEDs) and for displaying aspects of system status such as interface configuration and power (Interface LEDs). The LEDs used in the Kit are tricolor (each LED displays a total of three different colors), meaning each LED can act as three individual LEDs. Each LED has a RED and GREEN diode inside their chip allowing for the display of RED, GREEN and YELLOW/ORANGE colors.
8.2 Hardware

8.2.1 Physical Location of LEDs

Figure 28 on page 54 shows the physical location of the LEDs on the board case lid.

Figure 29 on page 54 and Figure 30 on page 55 show the physical location of the Kit LEDs described in this section.
8.2.2 Interface LEDs

The interface LEDs provide information on aspects of the Kit such as power good signals from the power supplies that provide the required voltages to the BenADDA DIME-II module. There is also an LED to show the output of the DONE signal for the interface FPGA to check it has successfully started up.

Interface FPGA Configuration LED

LED D12 illuminates when the interface FPGA is fully configured. If this LED is not lit shortly after power has been applied this means that the interface FPGA has failed to boot from the Xilinx XC18V02 PROMs used on the Kit hardware.

USB Physical Interface LED

The LED D9, provides information on the actual USB interface chip. This LED will be green if the device itself has started up. It should always be green when the Kit is powered up.

DIME-II Module Power Supply LEDs

The DIME-II standard requires that a number of voltages be supplied to a DIME-II module from the DIME-II motherboard it is fitted to. In the case of the Kit, four power supplies provide specific power to the module. For each of these power supplies an LED shows the power good signal when each power supply is turned on. These power supplies are termed PSUA to PSUD. The actual voltage generated for each is given in Table 21 on page 55.

<table>
<thead>
<tr>
<th>Silk Screen LED Identifier</th>
<th>Color State</th>
<th>State Description</th>
<th>State Voltage Output</th>
<th>Initial power on state</th>
<th>After card opened in FUSE</th>
</tr>
</thead>
<tbody>
<tr>
<td>D7</td>
<td>Red</td>
<td>PSUA Off</td>
<td>0V</td>
<td>Off i.e. RED</td>
<td>On i.e. GREEN</td>
</tr>
<tr>
<td></td>
<td>Green</td>
<td>PSUA On</td>
<td>1.2V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D8</td>
<td>Red</td>
<td>PSUB Off</td>
<td>0V</td>
<td>Off i.e. RED</td>
<td>On i.e. GREEN</td>
</tr>
<tr>
<td></td>
<td>Green</td>
<td>PSUB On</td>
<td>3.3V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 21: DIME-II Module Power Supply LED States
### LEDS

#### Motherboard Main Power LEDs

In addition to the power supplies for the module the Kit contains LEDs which indicate the status of the main power supplies for the motherboard itself. **Table 22 on page 56** defines their use.

<table>
<thead>
<tr>
<th>Silk Screen LED Identifier</th>
<th>Color State</th>
<th>State Description</th>
<th>State Voltage Output</th>
<th>Initial power on state</th>
<th>After card opened in FUSE</th>
</tr>
</thead>
<tbody>
<tr>
<td>D12</td>
<td>Red</td>
<td>PSUC Off</td>
<td>0V</td>
<td>Off i.e. RED</td>
<td>On i.e. GREEN</td>
</tr>
<tr>
<td></td>
<td>Green</td>
<td>PSUC On</td>
<td>1.5V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D13</td>
<td>Red</td>
<td>PSUD Off</td>
<td>0V</td>
<td>Off i.e. RED</td>
<td>On i.e. GREEN</td>
</tr>
<tr>
<td></td>
<td>Green</td>
<td>PSUD On</td>
<td>3.3V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Table 21: DIME-II Module Power Supply LED States**

#### 8.2.3 User LEDs

#### Module User LEDs

The BenADDA DIME-II module has two user tricolor LEDs, which can be used for specific design purposes.

<table>
<thead>
<tr>
<th>Signal Description</th>
<th>User LED</th>
<th>Signal Name</th>
<th>Main User FPGA (XC4VSX35-10FF668) Pin</th>
</tr>
</thead>
<tbody>
<tr>
<td>Green Diode for LED2</td>
<td>D2</td>
<td>LED_Green2</td>
<td>AL29</td>
</tr>
<tr>
<td>Red Diode for LED2</td>
<td>D2</td>
<td>LED_Red2</td>
<td>AL30</td>
</tr>
<tr>
<td>Green Diode for LED1</td>
<td>D1</td>
<td>LED_Green1</td>
<td>AK6</td>
</tr>
<tr>
<td>Red Diode for LED1</td>
<td>D1</td>
<td>LED_Red1</td>
<td>AK7</td>
</tr>
</tbody>
</table>

**Table 22: Motherboard Main Power LEDs**

#### 8.3 Firmware

The LEDs are illuminated when the corresponding pin is logic 0, otherwise the LED is not illuminated (Active LOW). Applying logic 0 to either Cathode will cause that color to illuminate and applying logic 0 to both Cathodes (green and red) will cause a third color; yellow, to illuminate.
8.4 Software

8.4.1 FUSE Software LED Function

The four PCI LEDs can be controlled from software using the FUSE API or the FUSE Probe Tool, as shown in Figure 31 on page 57. In order to toggle each LED choose the LED tab (circled in red) and check the corresponding LED box. Please note that you must open and select a card in the FUSE Probe Tool before controlling the LEDs.

For more information on using the FUSE Probe Tool please see the FUSE System Software User Guide on the supplied FUSE CD.

Figure 31: Reset using FUSE Probe Tool
8.4.2 Listing of Calls in the FUSE API for LED Control

The FUSE C/C++ API provides two functions for controlling the LEDs in the Kit. These are:

- DIME_ReadLEDs
- DIME_WriteLEDs

The FUSE APIs require a data word to be written, with the bits of that word controlling the LEDs. The LEDs are illuminated when a '0' is written to the location. So for example when the four least significant bits of the data word are "1001", LEDs D3 and D4 will illuminate. The bits of the data-word that control the LED mapping are given in Table 24 on page 58.

<table>
<thead>
<tr>
<th>LED</th>
<th>Dataword Bit Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>D2</td>
<td>0</td>
</tr>
<tr>
<td>D3</td>
<td>1</td>
</tr>
<tr>
<td>D4</td>
<td>2</td>
</tr>
<tr>
<td>D5</td>
<td>3</td>
</tr>
</tbody>
</table>

Table 24: PCI Status LEDs

An example of how to control the LEDs using the FUSE C/C++ FUSE API is shown in Figure 32 on page 58.

```c
#include <dimesdl.h> //This is held in the include directory within FUSE.
DIME_HANDLE hCard1;
LOCATE_HANDLE hLocate;
DWORD LEDs;

//Locate the Cards on the PCI interface
hLocate=DIME_LocateCard(dlPCI,mbtALL,NULL,dldrDEFAULT,d1DEFAULT);

//Open the first card found in the locate.
hCard1=DIME_OpenCard(hLocate,1,dccOPEN_DEFAULT);

//Change the LEDs
LEDs=DIME_ReadLEDs(hCard1);
DIME_WriteLEDs(hCard1,(LEDs-1));

//Close the card down.
DIME_CloseCard(hCard1);

//Finally close the locate down.
DIME_CloseLocate(hLocate);
```

Figure 32: FUSE API Commands for PCI LEDs

The FUSE C/C++ API Developers Guide, included on the FUSE CD, provides further details on both these functions.
Section 9

Resets

In this section:

- Introduction to the Reset Structure in the Kit
- Hardware Aspects
- Firmware Aspects
- Software Aspects

9.1 Introduction

There are reset signals provided from the interface FPGA (XC2S200) to the user programmable FPGAs (XC4VSX35-10FF668 and XC2V80-4CS144) in the XtremeDSP Development Kit-IV. This section details the structure of these resets and how they can be used in your designs.

9.2 Hardware

9.2.1 Reset Structure

The configuration of the resets on the Kit is shown in Figure 33 on page 59.

The Virtex-4 FPGA resets are controlled from the Interface FPGA, via FUSE software. Both of these resets are active-low. One or both reset signals can be used within an FPGA design.
Please note that reset signals are described here as the `ONBOARD_RESETI` and the `SYSTEM_RESETI`. The 'I' suffix indicates that these are active low signals.

Also note that the naming here has been changed slightly from that used in the DIME-II standard. This is for clarity when using the Kit.

- 'RSTI' has been renamed to 'ONBOARD_RESETI'.
- 'RESETI' has been renamed to 'SYSTEM_RESETI'.

### 9.3 Firmware

When designing Firmware, if you are using DCM in the Virtex-4 in your design, it is recommended that you use an inverted version of either the `ONBOARD_RESETI` or `SYSTEM_RESETI` to reset the DCM. Use the locked signals from DCMs to generate the reset to the rest of your design. Figure 34 on page 60 provides an example of this.

```vhdl
GND <= '0';
RESET <= not RESET;

-- IBUF instantiation for CLK_IN
UL_IBUF : IBUF
port map (
  I  => CLEIN_FB,
  O  => CLEIN_OSC
);

-- BUFG instantiation for CLKFB
UL_BUFG : BUFG
port map (
  I  => CLEFB_OSC,
  O  => CLE_OSC
);

-- DCM instantiation for internal dclk of CLEO
UL_DCM : DCM
port map (
  CLEIN  => CLEIN_OSC,
  CLEFB  => CLE_FB,
  DCMEN  => GND,
  PSHDGEN => GND,
  PSREDGEN => GND,
  PSRED => GND,
  PCLK => GND,
  RSTI => RSTI,
  RSTICLK => CLEFB_OSC,
  LOCKED => RSTI
);
```

Figure 34: Example of Reset and DCM Setup

This code snippet is taken from the 'adc_to_dac_hookup' example included on the XtremeDSP Development Kit-IV CD at the location ‘CD ROM Drive\Examples\adc_to_dac_hookup’
9.4 Software

9.4.1 FUSE Software Reset Function

The Kit resets can be asserted using the FUSE Probe Tool, as shown in Figure 35 on page 61. Use the check boxes for either the FPGA or SYSTEM reset assets (i.e. drives a LOW '0'). Uncheck them to leave them de-asserted (HIGH '1'). The INTERFACE RESET button simply toggles the interface FPGA to clear the data FIFOs as previously discussed. Please note that you must open and select a card in the FUSE Probe Tool prior to controlling the resets.

Figure 35: Reset using FUSE Probe Tool

In the FUSE Probe Tool the ‘ONBOARD RESET’ is referred to as ‘FPGA RESET’.

For more information on resets and using the FUSE Probe Tool please see the FUSE System Software User Guide on the supplied FUSE CD.
9.4.2 Listing of Calls in the FUSE API for Reset Control

Both the XtremeDSP Development Kit-IV resets are controlled via the following functions:

- DIME_CardResetControl
- DIME_CardResetStatus

When a design has been downloaded into the FPGAs and the oscillators have been set to the desired frequency it is good practice to toggle all the resets within the design. Essentially, both functions consist of two parameters - a 'resetNum' and a 'cmdMode'.

- resetNum is used to select between the different resets on the card.
- cmdMode is effectively a command for the reset i.e. to enable(assert - LOW) or disable(deassert - HIGH).

Figure 36 on page 62 shows an example of the how to control the clocks via the C/C++ FUSE API.

```c
//Enable the OnBoardFPGA reset.
DIME_CardResetControl(handle,drONBOARDFPGA,drENABLE,0);
//Disable the OnBoardFPGA reset.
DIME_CardResetControl(handle,drONBOARDFPGA,drDISABLE,0);
//Toggle the OnBoardFPGA reset.
DIME_CardResetControl(handle,drONBOARDFPGA,drTOGGLE,0);

// Enable the System reset.
DIME_CardResetControl(handle,drSYSTEM, drENABLE,0);
// Disable the System reset.
DIME_CardResetControl(handle,drSYSTEM, drDISABLE,0);
// Toggle the System reset.
DIME_CardResetControl(handle,drSYSTEM,drTOGGLE,0);

// Toggle the interface FPGA reset.
DIME_CardResetControl(handle,drINTERFACE,drToggle,0);
```

Figure 36: Examples of Using DIME_CardResetControl

For further details on resets please refer to the FUSE C-C++ API Developers Guide on the supplied FUSE CD.
Section 10

Clocks

In this section:

• Introduction to the Clocking Structure
• Hardware Aspects
• Firmware Aspects
• Software Aspects

10.1 Introduction

The XtremeDSP Development Kit-IV has a comprehensive and flexible clock management system. The features available are as follows:

• A 105MHz crystal source on the module primarily to provide a low jitter clock source for the analog devices.
• An external clock input via one of the MCX connectors.
• Two software programmable clock sources on the motherboard which can be set to a number of frequencies. These provide two general purpose system clocks for user designs.
• Single fixed oscillator socket on the motherboard. Please note that no oscillator is provided and this socket allows for use of specific oscillators in user applications.

The clock nets on the Kit have been designed to eliminate clock skew at the FPGA destinations. This is done by using clock nets of the same length between the on board clock drivers and the DIME-II module slot.

DIME-II System Clocks

The BenADDa DIME-II module can make use of three system clocks fed from the motherboard to the User FPGA. These are called CLKA, CLKB and CLKC. The clock signals are generated on the DIME-II motherboard and routed into the module site where the BenADDa DIME-II module is placed. These clocks can be controlled by the user and are routed to Global Clock pins to provide maximum flexibility on the User FPGA. However, note that the functionality of these DIME-II clocks is determined by the motherboard. When the BenADDa DIME-II module is fitted to the BenONE-Kit Motherboard, as in the XtremeDSP Development Kit-IV configuration, the available DIME-II clocks are:
Clocks

- **CLKA** - available programmable oscillator on the BenONE-Kit Motherboard
- **CLKB** - available programmable oscillator on the BenONE-Kit Motherboard
- **CLKC** - connected to a socket to support a crystal oscillator. Please note that no oscillator is supplied and this option on the BenONE-Kit Motherboard allows users to fit a specific crystal.

Full details of the generation of these clock signals is shown in “Clocking Configuration” on page 65. For details on how the clocks are named see “FUSE Naming Conventions” on page xvi.

## 10.2 Hardware

### 10.2.1 Physical Clock Resources

Figure 37 on page 64 shows where all the devices and inputs related to clock sources are on the actual hardware.

![Figure 37: Physical Location of Clock Related Hardware](image)
10.2.2 Clocking Configuration

Figure 38 on page 65 provides an overview of the XtremeDSP Development Kit-IV clock structure.

10.2.3 Source Descriptions

Programmable Oscillators

The Programmable Oscillators are controlled via FUSE Software, through any of the available interfaces/APIs. The available operating frequencies of the programmable oscillators are as follows:

20 MHz; 25 MHz; 30 MHz; 33.33 MHz; 40 MHz; 45 MHz; 50 MHz; 60 MHz; 66.66 MHz; 70 MHz; 75 MHz; 80 MHz; 90 MHz; 100 MHz; 120 MHz.
Clocks

When a frequency is requested using FUSE, which does not exactly match one of the fifteen frequencies supported by the oscillators, the firmware looks at the available frequencies and selects the one that is numerically closest to the frequency requested.

Additionally, for interfacing with the Interface FPGA (XC2S200) or where the Nallatech Interface FPGA to User FPGA Interfacing core is used, this interfacing should be clocked by the Clock B, which should be set within the range 35MHz-40MHz. One programmable oscillator drives CLKA net and the other drives CLKB net into the main User FPGA. See “Part III: System Level Design” on page 109 for more details.

**Motherboard Fixed/External Oscillator**

A Fixed Oscillator can be fitted to the Kit hardware, to provide a clock source which matches the user’s frequency/jitter specification, for more specialized applications. The socket accepts 14-pin or 8-pin type 3.3V oscillator packages, which can be plugged into the socket. The configuration of the slot is shown in Figure 39 on page 66.

<table>
<thead>
<tr>
<th>Ext. Osc. Connector</th>
<th>Socket: 8 Pin Crystal</th>
<th>Socket: 14 Pin Crystal</th>
<th>Socket Pin Numbers</th>
</tr>
</thead>
</table>

Figure 39: Oscillator Socket Configuration

The clock nets on the Kit allow either a fixed frequency oscillator to be used or an external clock, as the external clock connector is located under the fixed frequency oscillator socket.

**External Clock Input via Module MCX Connection**

External clock sources can be brought into the Kit for on board use. The external clock input (shown in Figure 40 on page 67) is only initially connected to the Clock. In order to meet the signal input specifications for the PGA_FPGA, an op_amp is used to provide DC biasing to level shift the input signal above 0V. The MCX clock input is setup as a 50R single ended input.

At the heart of the external clock circuit is the AD8131 Differential Driver. This converts single-ended inputs into differential outputs suitable for the Clock FPGA. The AD8131 has internal feedback with a fixed gain of 2, which allows for better thermal matching and tolerance levels. The common-mode level of the differential output is set by VOCM, thereby level shifting the input signal suitable for driving the Clock FPGA.
VOCM is set at 1.25V to comply with the typical VICM value for the Virtex-II FPGA using LVDS voltage specifications. The Differential Driver Output Voltage for LVDS is specified as ±250-450mV (typ. ±350mV). It is therefore advised to limit the magnitude of the clock input signal at the MCX input to an unbiased sinewave input of 125mVpp-225mVpp. The maximum input signal the Clock_FPGA can accommodate is 3.3Vpp. In order to ensure that the Clock FPGA cannot be accidentally blown, the supply of the AD8131 is limited between 0V to 3.3V.

### Module On board 105MHz Oscillator

An on board crystal oscillator that generates an LVTTL clock signal is supplied with the standard build of the BenADDA DIME-II module. The LVTTL clock signal generated by this oscillator is driven directly into the Clock FPGA. This clock signal can then be used to derive the differential clock signals used to clock both the DACs and the ADCs. The crystal oscillator supplied with the BenADDA DIME-II module has a low jitter characteristic and its speed will be matched to the sampling frequency of the ADCs. For the ADC AD6645, a 105MHz crystal oscillator is supplied.

<table>
<thead>
<tr>
<th>Clock Signal Description</th>
<th>Signal Name</th>
<th>CLOCK FPGA Pin</th>
</tr>
</thead>
<tbody>
<tr>
<td>External Clock source via Op_Amp</td>
<td>CLK_Op_Amp</td>
<td>B6 (GCLK6S)</td>
</tr>
<tr>
<td>Complement of External Clock source via Op_Amp</td>
<td>CLK_Op_Ampl</td>
<td>C6 (GCLK7P)</td>
</tr>
</tbody>
</table>

**Table 25: Pinout information for Module MCX External Clock Input**

Although the BenADDA DIME-II module is supplied with a crystal oscillator that complements the speed of the ADCs, this part can easily be replaced with an alternative exhibiting a lower speed rating. The oscillator is fixed onto the BenADDA via sockets and can simply be lifted out. Any 3.3v Oscillator with similar characteristics can be bought and placed into the socket pins. The Oscillator supplied with
Clocks

the BenADDA is an 8-pin DIL package from Pletronics. This oscillator is powered from 3.3V and any replacement oscillator should be the same specification. Please contact support@nallatech.com for advice on replacing the standard oscillator.

10.2.4 Inter-FPGA Clock Management

Overview

There are a number of clock nets between the main User FPGA (XC4VSX35-10FF668) and the Clock FPGA (XC2V80-4CS144). These clock nets allow for a flexible routing of clock signals between the two FPGAs to support the range of clocking structures and clock sources. They also provide facilities to deskew the clock nets passed in between the two FPGAs. There are signals for passing generated clock signals from the main FPGA to the Clock FPGA and also feedback signals from the Clock FPGA to the main FPGA.

Generated Clock Signals from User FPGA

Another method of clocking the DACs and ADCs is to use clock signals generated by the User FPGA. Within the User FPGA there are three DIME-II system clocks: CLKA, CLKB and CLKC (see “DIME-II System Clocks” on page 63 for more information. Please note that in the Kit only CLKA and CLKB clock sources are programmable and CLKC is connected to a socket for a crystal oscillator. These system clocks can be used to derive an appropriate clock frequency within the User FPGA and then driven into the Clock FPGA where they can be forwarded out to the appropriate DACs and/or ADCs.

These generated clock signals are forwarded from the User FPGA to the Clock FPGA as four single-ended signals. From the Clock FPGA, the forwarded clock signals can then be sent out to the DACs/ADCs as differential signals. Table 27 on page 68 shows the generated clock signals.

<table>
<thead>
<tr>
<th>Clock Signal Description</th>
<th>Signal Name</th>
<th>Clock FPGA Pin (XC2V80-4CS144)</th>
<th>User FPGA Pin (XC4VSX35-10FF668)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Generated Clock A</td>
<td>GEN_CLKA</td>
<td>K7 (GCLK0P)</td>
<td>B13</td>
</tr>
<tr>
<td>Generated Clock C</td>
<td>GEN_CLKC</td>
<td>N8 (GCLK1S)</td>
<td>B12</td>
</tr>
<tr>
<td>Generated Clock B</td>
<td>GEN_CLKB</td>
<td>M7 (GCLK6P)</td>
<td>C15</td>
</tr>
<tr>
<td>Generated Clock D</td>
<td>GEN_CLKD</td>
<td>N7 (GCLK7S)</td>
<td>C14</td>
</tr>
</tbody>
</table>

Table 27: Generated Clock Pinouts

Clock Feedbacks for De-skewing and Clock Routing

Feedback signals between the Clock FPGA and the User FPGA are necessary to allow all data going to and from the User FPGA to be clocked on the same clock edge as the data in the DACs and ADCs. There are a total of three feedback pins from the Clock FPGA to the User FPGA. These feedback signals ensure that the clock to the DACs or ADCs and the feedback pins have coincident clock edges with minimum skew.

The feedback signals from the Clock FPGA to the User FPGA are matched in physical length with the clock signals sent to the DACs and ADCs. This design ensures minimum skew between the data clocked through the ADCs/DACs and the data clocked in the User FPGA. Table 28 on page 69 outlines the set-up between the Clock FPGA and User FPGA for these feedback signals. There are only three clock feedback pins due to clock pin resource constraints.
10.2.5 ADC and DAC Clocks

The Clock FPGA is used to directly clock each ADC and DAC device independently. The ADCs and DACs are clocked differentially from the Clock FPGA and can be clocked at various speeds. The speed at which the ADCs and DACs are clocked depends on how the clocks are used which in turn depends upon the setup of the main FPGA and the clock FPGA designs.

<table>
<thead>
<tr>
<th>Clock Feedback</th>
<th>Signal Name</th>
<th>Clock FPGA Pin (XC2V80-4CS144)</th>
<th>User FPGA Pin (XC4VSX35-10FF668)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>CLK1_FB</td>
<td>J2</td>
<td>B14</td>
</tr>
<tr>
<td>2</td>
<td>CLK3_FB</td>
<td>H4</td>
<td>B15</td>
</tr>
<tr>
<td>3</td>
<td>CLK2_FB</td>
<td>H12</td>
<td>A15</td>
</tr>
</tbody>
</table>

Table 28: Feedback Clock Pinouts

10.2.6 ZBT Clocks

The two ZBT banks in the Kit are clocked by independent clocks with the addition of feedback clock signals. Each bank has a signal that can be de-skewed within the User FPGA which ensures that the clock at the ZBT SRAM Banks and the feedback pin have coincident clock edges with minimum skew. This process ensures the internal logic is clocked in phase with the data entering the ZBT chips.

Driving the ZBT SRAM clock from the FPGA ensures maximum flexibility in the clocking mechanism during system design, as it can be derived from any of the clock sources in the system. The pinouts for the various clock signals associated with the ZBTs are shown in Table 30 on page 69.

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTA_CLK</td>
<td>AB10</td>
</tr>
<tr>
<td>ZBTA_CLK_FB_OUT</td>
<td>AC10</td>
</tr>
<tr>
<td>ZBTA_CLK_FB_IN</td>
<td>AE10</td>
</tr>
<tr>
<td>ZBTB_CLK</td>
<td>AE14</td>
</tr>
<tr>
<td>ZBTB_CLK_FB_OUT</td>
<td>AB17</td>
</tr>
</tbody>
</table>

Table 30: ZBT Clock Pinouts


10.3    Firmware

After looking at the clocks from a hardware perspective, it is important to understand how to make best use of them. This Firmware section includes a brief discussion on the use of DCM (Digital Clock Managers) that are available in the Virtex-4 silicon, and provides some notes and examples on using the clocks for specific purposes.

10.3.1   Using the Virtex-4 DCMs

Nallatech recommend use of the architecture wizard that is provided in the Xilinx ISE tools. For Virtex-4 targets this provides a GUI-based input to create a VHDL clock module that can be added to your project. To use the Architecture wizard, from an existing project, simply go to the menu ‘Project->New Source’. The screen for a new source is shown in Figure 42 on page 71. Select ‘Architecture Wizard’ and then ‘DCM’.
The Xilinx DCM Wizard

In the DCM Wizard (shown in Figure 43 on page 71) select the options that are appropriate for your application.

For the input frequency, it is recommended that you set the value to the desired clock frequency. This sets the low or high frequency mode of the DCM. For example, for the DIME Clocks (i.e. CLKA) you should set this to an appropriate frequency for the design. Here 80MHz has been specified as this is the frequency we intend to set the clock generator at in the software. The selection of external feedback must be set when you are using an external feedback mechanism - for example, ZBT_CLK_FB_IN net for the ZBT.
Using the DCM Locked Signal for Reset

It is good design practice to generate the reset signal from the locked signal of the DCM to the rest of your design that depends on the generated clock.

```
--Invert the active-low reset input to the FPGA to convert it to an active-high reset
RST_EXT <= not (RSTI);

--Instantiate the clock module
inst_dcmclk_module : dcmclk_module port map
  clk_in  => RST_EXT,
  clk_en  => CLESE,
  locked_out => CLESM_LOCKED,
  clk_out  => CLESM;

--Create a register to register the locked signal into the clock domain before use in the rest of the system,
process[CLESM]
begin
  if (CLES(event and CLESE = '1')) then
    RST_RSTI <= CLESM_LOCKED;
  end if;
end process;
```

Figure 44 on page 72 shows a section of code using a generated clock module in VHDL. The code is taken from the 'host_interface.vhd' code in the 'host_interface_basic' example that is included on the XtremeDSP Development Kit-IV CD. The example shows the active-low reset RSTI being inverted to produce an active-high reset required by the DCM. The locked signal from this DCM is then registered to produce a synchronous reset for use by the rest of the system.

Please refer to the relevant section in the Virtex-4 Handbook for detailed information on DCMs and their usage for all types of configuration.
10.3.2 Clocking the ADCs and DACs

There are a number of ways in which the ADCs and DACs can be clocked and a degree of flexibility due to the inter-FPGA clocking structure between the main User FPGA (XC4VSX35-10FF668) and the Clock FPGA (XC2V80-4CS144). The options are further increased by the clock sources options described in “Source Descriptions” on page 65.

Using the Module 105MHz Crystal or External MXC Clock

Both these clocks are directly input to the Clock FPGA. They do not directly connect to the main User FPGA, therefore a design is required in the Clock FPGA to send the clock input down to the main User FPGA as well as to the ADCs and DACs. Figure 45 on page 73 shows a suggested design.

An example of this clock circuit is provided on the XtremeDSP Development Kit-IV CD at the following location: ‘CD ROM Drive\Examples\Clock_Designs’. There is VHDL source for an example showing the 105MHz crystal oscillator input, ‘osc_clock.vhd’ and an example of using the external MCX clock input, ‘ext_clock.vhd’. Each of these VHDL files has an associated UCF in the same folder.
Using DIME Clocks

If you wish to make use of the DIME clocks to drive the ADC and DAC components, this must be driven up to the Clock FPGA from the User FPGA as shown in Figure 46 on page 74.

This is achieved by feeding through any one of the DIME clocks to one of the GEN_CLK nets within the main User FPGA. On the Clock FPGA, this is distributed to the ADCs, DACs and also fed back down one of the CLK_FB nets for use in designs on the main FPGA.

The CLK_FB nets and the nets to the ADCs and DACs are the same physical lengths on the board and so the skews on signals travelling down these nets will be matched. Therefore, to ensure the clocks reach the ADCs and DACs and a clock in the main User FPGA, create a DCM circuit to de-skew the internal to the main User FPGA.

Aspects of Clock Selection and Clock Jitter

With the number of available clocking options available, it is important to understand some of the factors involved when deciding how to manage the clocks in your design. One of these key factors is selecting the clock for the ADCs and DACs.

The DCMs themselves add output jitter dependent upon the input jitter and the period jitter of the DCM itself.
The DCMs add a small additional amount of jitter to the output clock - a factor to consider when you are clocking ADCs as this leads to aperture uncertainty which can reduce the accuracy of the ADC conversion. Therefore, a dedicated crystal is provided on the module with the additional option of fitting a dedicated crystal on the motherboard. This allows for highly accurate and low jitter clock sources.

The programmable clock sources on the board that drive the DIME clock nets (such as CLKA) are generated by Epson MG-7010SA PLL oscillators. A full datasheet is provided for these oscillators on the XtremeDSP Development Kit-IV CD at the following location: ‘CD ROM Drive\Documentation\Datasheets’. The jitter for these clocks is 14ps rms. The datasheet (Pletronics Crystal.pdf) for the module crystal oscillator is also included in same folder. The jitter for this crystal is specified at 1ps rms.

10.4 Software

10.4.1 Setting the Clocks in FUSE

The FUSE Probe Tool can be used to set the programmable oscillators via the oscillator frequencies tab, highlighted in red in Figure 47 on page 76. Simply type the desired frequency in kHz in the box for the specific clock and hit ‘Enter’ to set the clock, i.e. for a 40MHz clock type in ‘40000’. Please note you must open and select a card in the FUSE Probe Tool in order to control the oscillators.

Please note the following naming conventions for the clocks.

- CLKA (This is SYSCLK in the DIME-II standard naming)
- CLKB (This is DSPCLK in the DIME-II standard naming)
- CLKC (This is PIXCLK in the DIME-II standard naming)

Also note that CLKC (i.e. PIXCLK in the DIME-II standard) is not connected to a programmable oscillator and so this control is effectively redundant in the Kit hardware.
10.4.2 Listing of Calls in the FUSE API to Set the Clocks

The FUSE C/C++ API provides a function for controlling the programmable oscillators in the Kit from the interface FPGA. These are:

- **DIME_SetOscillatorFrequency**

  Essentially the command takes two parameters - a `resetNum` and a `cmdMode`.

  - OscillatorNum determines which clock is changed where:
    - 0 = All Clocks
    - 1 = CLKA (This is SYSCLK in the DIME-II standard naming)
    - 2 = CLKB (This is DSPCLK in the DIME-II standard naming)
    - 3 = CLKC (This is PIXCLK in the DIME-II standard naming)
  - DesiredFrequency is the requested frequency in MHz.

When this function is called it will try and set the selected clock to the desired frequency. If the desired frequency is not supported then the actual frequency set will be reported. This is because the programmable oscillators used in the
Kit only support a specific set of frequencies. Figure 48 on page 77 shows an example of the how to control the clocks via the C/C++ FUSE API

```c
//Change the oscillators.
{
  double ActualFrequency;
  //Try and set oscillator 1, the system clock to 41.23456MHz
  DIME_SetOscillatorFrequency(hCard1,1,41.23456,&ActualFrequency);
  printf("Actual frequency is %f.\n",ActualFrequency);
}
```

Please note that the CLKC net is not from a programmable oscillator as it is connected to a socket to support a crystal oscillator. Calls to set CLKC may however still return a value to say the control register has been set to request a specific frequency.

The *FUSE C/C++ API Developers Guide*, included on the FUSE CD, provides further details on this function.
Section 11

Bus Structure

In this section:

- Introduction to the Bus Structures in the Kit
- Hardware Aspects
- Firmware Aspects
- Software Aspects

11.1 Introduction

There are a number of busses used in the XtremeDSP Development Kit-IV which can be used to communicate with the host computer as well as for user-defined purposes. The Kit hardware uses a single main FPGA, therefore most of the user-specific busses are brought out to headers where possible. This section provides some discussion on the general bus structure and also a brief discussion on the naming and terminology of specific busses.

11.1.1 Bus Naming

On initial reading some of the bus names may be confusing. The particular names have been selected based on the DIME-II module standard to which the hardware has been designed. To support the large volume of communications between DIME-II modules and DIME-II motherboards, the following busses provide a robust infrastructure in the XtremeDSP Development Kit-IV:

- Adjacent In Bus
- Adjacent Out Bus
- Comm PLINK Busses
- Local Bus

In the DIME-II standard the Adjacent, Comm PLINK and Local Busses permit data to be transferred to all the various devices used in larger multi-FPGA DIME-II based systems. Below is a brief introduction to these busses.

Comms Parallel Link (PLINKs) are 12-bit bi-directional point-to-point busses, that allow the DIME-II module to communicate directly with external data.

There are two types of adjacent busses: the Adjacent In bus and Adjacent Out bus. These busses are designed to facilitate the use of pipelined architectures on multiple DIME-II module systems where the resultant data processed on one DIME-II module can be passed to the next module for further processing. Although the Adjacent busses are defined as 'Adjacent In' and 'Adjacent Out' note that both these busses connect to bi-directional I/O on the FPGA, therefore the Adjacent In and Out busses can both be considered as bi-directional despite their naming. The sectioning into an In and Out bus is a historical DIME-II naming convention where the names were used to highlight the potential dataflow in a multiple DIME-II module system.
The **Local Bus** is coupled from the Interface FPGA and the main User FPGA in the system. In the Kit this is the XC4VSX35-10FF668 main User FPGA on the module. On other Nallatech hardware this may be an FPGA on the motherboard itself. The Local Bus is intended to be used as an overall system control or broadcast bus which can typically be utilized to memory map internal registers and memory space in the FPGA into microprocessor memory space.

As the hardware supplied in the Kit is based on a single DIME-II module then most communication busses are used to provide digital I/O or host interfacing capabilities.

### 11.2 Hardware

**DIME-II Communication Busses**

Table 31 on page 80 provides details on the available I/O for each of the communication busses.

<table>
<thead>
<tr>
<th>Communication Bus</th>
<th>XC4VSX35-10FF668</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Adjacent IN</td>
<td>28-bits</td>
<td>Connects directly to the digital I/O ADJACENT HEADER (J8)</td>
</tr>
<tr>
<td>Adjacent OUT</td>
<td>7-bits</td>
<td>Provides the control and status signals for the interface to main User FPGA communication bus.</td>
</tr>
<tr>
<td>Local Bus</td>
<td>32-bits</td>
<td>All 32-bits are used as the ADIO signals in the interface to main User FPGA communication bus.</td>
</tr>
<tr>
<td>Comm Link 0</td>
<td>12-bits</td>
<td>Connects directly to the digital I/O PLINK header (J10)</td>
</tr>
<tr>
<td>Comm Link 7</td>
<td>4-bits</td>
<td>Connects to a Nallatech specific test header (RS232) (J9).</td>
</tr>
</tbody>
</table>

*Table 31: Bus Summary*
Bus Structure

Figure 49 on page 81 provides an overview of the bus structure in the Kit.

![Bus Functional Diagram](Image)

**11.3 Firmware**

Nallatech provide cores for connecting the Local Bus and Adjacent Out Bus to user designs. Please see “Part III: System Level Design” on page 109 which describes how to build a host interface.

**11.4 Software**

There are no specific software functions in the FUSE API for controlling the actual bus functionality as this is a defined hardware architecture.
Section 12

Board and System Level Monitoring Capabilities

In this section:

• Introduction to the System Monitoring Capabilities of the Kit
• Hardware Aspects
• Firmware Aspects
• Software Aspects
12.1 Introduction

The Kit has a number of mechanisms for monitoring and/or board level hardware control. These can be broken down into the following categories:

- Temperature monitoring
- JTAG Chain Access
- Configuration Status Monitoring

12.2 Temperature Monitoring

On board Temperature Sensor

The Kit is fitted with a User FPGA which can become very hot when running at full potential in certain environments. As a result, the Kit is fitted with a temperature device that monitors the heat levels within the main User FPGA and also the ambient temperature of the module. Figure 50 on page 84 shows the temperature sensor interface on the BenADDA DIME-II module.

The Temperature Sensor used on the BenADDA DIME-II module is supplied from MAXIM (Part Number: MAX1617MEE). For full details on the specification of this device please refer to the datasheet MAX1617, which is supplied on the XtremeDSP Development Kit-IV CD at the following location: ‘CD ROM Drive\Documentation\Datasheets’

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALERT1</td>
<td>H6</td>
</tr>
</tbody>
</table>

Table 32: Temperature Sensor Pinouts (2V3000)

The ALERT1 signal is an active-low signal that allows the temperature sensor to signal to the main User FPGA design that a user set temperature threshold has been exceeded. This feature allows the design to automatically slow it's...
clock or disable part of the function until the design comes back into the allowed operating range. The specific action taken is dependent on the user design.

Extreme care should be taken with the temperature levels of the FPGA. Commercial grade silicon has a junction temperature range of 0°C - 85°C, and -40°C - 100°C for Industrial grade silicon.

Incorporating the ALERTI signal into an FPGA design provides thermal protection to the FPGA. The ALERTI signal should have a pull-up instantiated in the FPGA design. It is recommended that for any high power FPGA designs a heat sink should be fitted to the FPGA.

**FUSE Probe Tool Monitoring Plug-in**

The XtremeDSP Development Kit-IV is supplied with a version of FUSE that provides a software GUI called the FUSE Probe Tool. This tool now has a plug-in to facilitate monitoring of the Kit's temperature and voltages.

⚠️ To start the FUSE Probe Tool Monitoring Plug-in use the following procedures:

1. To open the FUSE Probe Tool either click on the Nallatech Icon on the taskbar or go to the ‘Start’ menu and then click on 'Programs->FUSE->Software->FUSE Probe'. This will launch the FUSE Probe Tool shown in Figure 51 on page 85.

![Figure 51: FUSE Probe showing Temp Sensor Plug-in](image-url)
2. Double-click on the temperature sensor button in the right-hand pane of the FUSE Probe Tool to launch the Temperature GUI.

![Figure 52: Temperature and Voltage Monitoring](image)

**FUSE Software API Monitoring Functions**

Software functions through the FUSE API provide temperature-monitoring capability for the on board FPGA. The API functions provide the ability to readback the junction of the FPGA and the external PCB temperature. Other functions include the ability to set the minimum and maximum temperature thresholds. The temperature thresholds are linked to the ALERTI signal - when either threshold is reached the ALERTI signal to the on board FPGA is asserted. Voltages can also be returned for the whole module or simply for one of the individual power supplies depending upon the API calls arguments. The details of the module power supplies, i.e. PSU_A, are given in “Power Specifications” on page 97.

The C/C++ API functions detailed below are taken from the *FUSE C/C++ API Developers Guide* that is provided on the FUSE CD.

**DIME_ModuleControl**

**Syntax**

```c
DWORD DIME_ModuleControl(DIME_HANDLE handle, DWORD ModuleNum, DWORD CmdMode, DWORD Value)
```

**Arguments**

- `handle` is a valid handle to a DIME carrier card
- `ModuleNum` is the module that is being addressed. Note modules are numbered from 0.
- `CmdMode`: This argument is used to specify what particular aspect of module is to be controlled.
- `Value` should be the integer value that the maximum alert should be set to in degrees Celsius.

**ResetNum**

<table>
<thead>
<tr>
<th>ResetNum</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dinfoTEMPALERTMAX</td>
<td>This command mode is used to set the maximum temperature level for the temperature alert signal. Once set if the FPGA die temperature exceeds this the temperature alert signal is triggered. Note that the power on default setting for this temperature is 255 degrees Celsius. Value should be the integer value that the maximum alert should be set to in degrees Celsius.</td>
</tr>
</tbody>
</table>

**Table 33: DIME_CardResetControl ResetNum Argument Options**
<table>
<thead>
<tr>
<th>ResetNum</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dinfTEMPALERTMIN</td>
<td>This command mode is used to set the minimum temperature level for the temperature alert signal. Once set if the FPGA die temperature falls below this the temperature alert signal is triggered. Note that the power on default setting for this temperature is 0 degrees Celsius. Value should be the integer value that the minimum alert should be set to in degrees Celsius.</td>
</tr>
<tr>
<td>dinfTEMPALERTCLEAR</td>
<td>This clears the temperature alert signal if set. Note that if either the maximum or minimum temperature limits are still exceeded then the alert signal will immediately be set. Value should to set to 0.</td>
</tr>
</tbody>
</table>

Table 33: DIME_CardResetControl ResetNum Argument Options

Value: This argument is command mode specific.

<table>
<thead>
<tr>
<th>CmdMode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>drDISABLE</td>
<td>This de-asserts the reset line for the selected reset.</td>
</tr>
<tr>
<td>drENABLE</td>
<td>This asserts the reset line for the selected reset.</td>
</tr>
<tr>
<td>drTOGGLE</td>
<td>This toggles the reset line for the selected reset.</td>
</tr>
</tbody>
</table>

Table 34: DIME_CardResetControl CmdMode Argument Options

The value argument is not used in this function and is only included for consistency.

**Return**

Returns -1 on error.

**Description**

This function is used to control certain aspects of the selected module.
Board and System Level Monitoring Capabilities

Example

```c
{  
DWORD MaxAlert=65;
DWORD MinAlert=0;
DWORD ModuleNumber=0;
//Set the max and min alert levels
if(DIME_ModuleControl(hCard1,ModuleNumber,
    dinfTEMPALERTMAX,MaxAlert)==0){
        printf("Maximum FPGA Temperature set to %d degrees.\n",MaxAlert);
}

if(DIME_ModuleControl(hCard1,ModuleNumber,
    dinfTEMPALERTMIN,MinAlert)==0){
        printf("Minimum FPGA Temperature set to %d degrees.\n",MinAlert);
}

//this code should be place in your temperature alert handler
//once you've dealt with the alert and desire to clear the alert
//line to the FPGA
if(DIME_ModuleControl(hCard1,ModuleNumber,
    dinfTEMPALERTCLEAR,0)==0){
        printf("The temperature alert line for module %d has been cleared.\n",ModuleNumber);
}
}
```

Figure 53: Setting Maximum and Minimum Temperature Alert Limits

**DIME_ModuleStatus**

**Syntax**

```c
DWORD DIME_ModuleStatus(DIME_HANDLE handle, DWORD ModuleNum, DWORD CmdMode)
```

**Arguments**

- `handle` is a valid handle to a DIME carrier card
- `ModuleNum` is the module that is being addressed. Note modules are numbered from 0.
- `CmdMode`: This argument is used to specify what particular aspect of module status information is to be returned. The table below gives details of the available command modes.

**ResetNum**

<table>
<thead>
<tr>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>This command mode returns the die temperature of the FPGA in degrees Celsius. Temperatures are accurate to +/- 1 degree</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>This command mode returns the temperature of the module in degrees Celsius. Temperatures are accurate to +/- 1 degree. Note that this temperature is measured next to the User FPGA and hence usually follows the FPGA temperature. It shows the temperature of the module as a whole but not one specific device.</td>
</tr>
</tbody>
</table>

Table 35: DIME_ModuleStatus CmdMode Argument Options
XtremeDSP Development Kit-IV User Guide

<table>
<thead>
<tr>
<th>ResetNum</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dinfTEMPALERTMAX</td>
<td>This command mode is used to set the maximum temperature level for the temperature alert signal. Once set if the FPGA die temperature exceeds this temperature the then the temperature alert signal is triggered. Note that the power on default setting for this temperature is 255 degrees Celsius.</td>
</tr>
<tr>
<td>dinfTEMPALERTMIN</td>
<td>This command mode is used to set the minimum temperature level for the temperature alert signal. Once set if the FPGA die temperature falls below this the temperature alert signal is triggered. Note that the power on default setting for this temperature is 0 degrees Celsius.</td>
</tr>
</tbody>
</table>

Return

The return value is dependant upon the command mode. Returns -1 on error.

Description

This function returns module status information.

Example

```c
//read the temperature alert levels and both the module and FPGA temperatures
{
    DWORD ModuleNumber=0;
    DWORD FPGATemp,ModuleTemp,MaxAlert,MinAlert;
    //Read the FPGA temperature (degrees c)
    FPGATemp=DIME_ModuleStatus(hCard1,ModuleNumber,dinfFPGATEMP);
    //Read the module temperature (degrees c)
    ModuleTemp=DIME_ModuleStatus(hCard1,ModuleNumber,dinfMODULETEMP);
    //Read the maximum alert threshold temperature (degrees c)
    MaxAlert=DIME_ModuleStatus(hCard1,ModuleNumber,dinfTEMPALERTMAX);
    //Read the minimum alert threshold temperature (degrees c)
    MinAlert=DIME_ModuleStatus(hCard1,ModuleNumber,dinfTEMPALERTMIN);
}
```

Table 35: DIME_ModuleStatus CmdMode Argument Options

Figure 54: Reading Temperature Levels
DIME_PPSStatus

**Syntax**

DIME_PPSStatus(DIME_HANDLE handle, DWORD ModuleNum, DWORD SupplyNum, DWORD CmdMode)

**Arguments**

- handle is a valid handle to a DIME carrier card
- ModuleNum: This is the module number.
- CSupplyNum: This argument is used to specify the targeted power supply. Valid supply numbers are given below.

**Return**

The return is dependant upon the selected command mode.

**Description**

Returns status information for the programmable power supplies.

**Note**

The voltage capabilities are only applicable to DIME II systems.

### Table 36: DIME_PPSStatus Supply Number Options

<table>
<thead>
<tr>
<th>SupplyNum</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dppsSUPPLYA</td>
<td>Power Supply A is selected.</td>
</tr>
<tr>
<td>dppsSUPPLYB</td>
<td>Power Supply B is selected.</td>
</tr>
<tr>
<td>dppsSUPPLYC</td>
<td>Power Supply C is selected.</td>
</tr>
<tr>
<td>dppsSUPPLYD</td>
<td>Power Supply D is selected.</td>
</tr>
<tr>
<td>dppsALLSUPPLYS</td>
<td>All supplies are selected.</td>
</tr>
</tbody>
</table>

### Table 37: DIME_PPSStatus Command Mode Options

<table>
<thead>
<tr>
<th>Cmd Mode</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dppsVOLTAGE</td>
<td>This command mode selects that only voltage information is returned. The voltage returned is given in millivolts and has an error of +/- 100 millivolts.</td>
</tr>
</tbody>
</table>

**CmdMode**

This argument is used to specify what particular aspect of programmable power supplies information is required.
Example

```c
//Get the Voltage for module 0 power supply C.
{
    DWORD Voltage;
    Voltage=DIME_PPSStatus(hCard1,dppsMODULE0,
                           dppsSUPPLYC, dppsVOLTAGE);
    printf("Core Voltage is %d millivolts.\n", Voltage);

    //Get the Voltage for all of module 0.
    Voltage=DIME_PPSStatus(hCard1,dppsMODULE0,
                           dppsALLSUPPLIES, dppsVOLTAGE);
    printf("The total Voltage for Module 0 is %d.\n", Voltage);
}
```

**Figure 55: Getting Information on Power Supply Voltages**
12.3 JTAG Chain Access

The JTAG chain is used for test and configuration purposes. All DIME-II modules, such as the BenADDA DIME-II module used in the Kit, have a JTAG based Plug and Play (PnP) facility to enable auto-detection of the modules present in a system. Each DIME-II module has a unique ID number. The BenADDA ID is listed in Table 38 on page 92:

<table>
<thead>
<tr>
<th>ID Number (Hex)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>32988033</td>
<td>User FPGA: XC4VSX35-10FF668, Clock FPGA: XC2V80-4CS144</td>
</tr>
</tbody>
</table>

Table 38: BenADDA Assigned MDF Code Listing

The physical order of the devices in the JTAG chain, illustrated in Figure 56 on page 92, is:

1. User FPGA
2. Clock FPGA

To establish the module order in the JTAG chain, FUSE is deployed. The software initially scans the chain to identify and index the devices on the BenADDA DIME-II module. The device nearest the TDO output of the module is identified as device 0 on that module. For each device upstream on the JTAG chain, the index is incremented. Figure 56 on page 92 shows the device numbers that are assigned for the BenADDA DIME-II module used in the Kit.

There are a number of headers on the board that allow access to the JTAG chain. The location of each of these headers is shown in “Front View of Board Physical Layout” on page 17. Details of configuring FPGAs through the JTAG chain is provided in “FPGA Configuration using General JTAG Chain” on page 126. Further details on using the headers with specific software such as Chipscope, EDK and Impact are also provided later in the User Guide.
12.3.1 General JTAG Header

The General JTAG header (Figure 57 on page 93) connects to the chain that runs through the standard JTAG pins on the User FPGA devices in the Kit. It also connects to some of the PROMs and CPLDs that are used. It is a standard 0.1" pitch header which supports flying lead connections for, amongst others, the Xilinx Parallel-III or Parallel-IV pods. The header pinouts are shown in Table 39 on page 93.

![Figure 57: General JTAG Connector J14](image)

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>3.3V</td>
<td>3.3 Volts Supply</td>
</tr>
<tr>
<td>2</td>
<td>GND</td>
<td>Signal Ground</td>
</tr>
<tr>
<td>3</td>
<td>N/C</td>
<td>Not connected - do not use</td>
</tr>
<tr>
<td>4</td>
<td>TCK</td>
<td>ALT JTAG TCK Signal</td>
</tr>
<tr>
<td>5</td>
<td>N/C</td>
<td>Not connected - do not use</td>
</tr>
<tr>
<td>6</td>
<td>TDO</td>
<td>ALT JTAG TDO Signal</td>
</tr>
<tr>
<td>7</td>
<td>TDI</td>
<td>ALT JTAG TDI Signal</td>
</tr>
<tr>
<td>8</td>
<td>TRST#</td>
<td>ALT JTAG TRST# Signal</td>
</tr>
<tr>
<td>9</td>
<td>TMS</td>
<td>ALT JTAG TMS Signal</td>
</tr>
</tbody>
</table>

Table 39: General JTAG Header J14 Pinouts

12.3.2 Parallel-IV JTAG Header

This is a JTAG header that connects to the chain running through the standard JTAG pins on the User FPGA devices in the Kit and also some of the PROMs and CPLDs that are used. The header (J24 on the motherboard) allows a Xilinx Parallel-IV cable to be plugged in. The connector is keyed and follows the pinout on the datasheet supplied with the Parallel-IV cable from Xilinx.

Please note that the Kit is not supplied with a Parallel-IV download cable and that this section provides information on how to connect the cable only if one is available.

This is the recommended header to use if you are using the Xilinx JTAG Cosimulation option in the Xilinx System Generator tool.
When the board is used inside the blue board case, the Parallel-IV ribbon cable is brought out through the small gap marked P-IV in the side of the case. This case should be opened, the Parallel-IV ribbon cable fitted and then the case closed again.

**Fitting the cable**

To fit the cable remove the four screws round the sides of the case and remove the lid. Then plug one end of the Parallel-IV ribbon cable into the keyed header and bring the cable out to the small opening in the base of the case as shown in Figure 58 on page 94.

![Figure 58: Routing Cable Out from Header](image)

Then fit the lid back onto the case, refitting the screws if necessary, and ensure that the ribbon cable is not caught between the top and bottom of the blue case. Finally, connect the Parallel-IV pod to the exposed end of the ribbon cable as shown in Figure 59 on page 94. Both the connector on the cable and the socket on the pod are keyed for ease of use.

![Figure 59: Re-fitting the case lid (first), Connecting the Parallel-IV pod (second)](image)
12.3.3 Configuration Status Monitoring

The BenADDA DIME-II module has a mechanism for detecting the configuration status of the module. This signal is designed for larger systems where there are multiple modules present. There is the provision of a signal called 'CONFIG_DONE' which is related to the configuration of the on board FPGA. The DIME-II standard allows a design to be implemented based on the status of the entire system. The 'CONFIG_DONE' signal provides built-in control that can be used by the system designer. This feature allows a designer to synchronize all aspects of the configuration startup of complete system.

Figure 60 on page 95 shows the set-up of the 'CONFIG_DONE' signal on the BenADDA DIME-II module. The FPGA_DONE signal to the two on board FPGAs determines the status of the FPGAs on the module. The FPGA_DONE signal is connected directly to the carrier motherboard where it is then connected to the Interface FPGA. This signal has a weak pull-up applied to it on the motherboard.

When the FPGAs on the BenADDA DIME-II module are NOT configured, the base of the two transistors (MMUN221LT1) will be switched on by the 3.3V pull-up. With the base of the transistors switched on, the FPGA_DONE signal (connected to the motherboard via the DIME-II connector) will be pulled LOW through the transistor.

Once the FPGA has been configured, the user should send out a LOW signal on the appropriate CONFIG_DONE pin (i.e. a LOW would be driven out of 'IOB B' on the FPGA). This turns the base of the transistor off, and the FPGA_DONE value is now subject to the status of the complete system. Once all other FPGAs in the system are configured, the FPGA_DONE signal will be HIGH via the pull-up on the motherboard. However, if one FPGA is not configured, the FPGA_DONE signal from that device will still be pulled LOW, meaning that FPGA_DONE for the entire system would be LOW. The system designer will therefore be able to read the value of FPGA_DONE, via FUSE software, at the 'IOB A' input on the various FPGAs to determine the overall state of the system.
If the 'Config DONE' signal is to be utilized in a system, the user should ensure that IOB B is driven low once the FPGA has been successfully configured. Alternatively, if a system initialisation sequence is required then IOB B can be driven low after this. The FPGA then polls IOB A to see that all other FPGAs in the system have been configured.
Section 13

Power Specifications

In this section:

- Introduction to the Power Specification for the Kit
- Hardware
- Enabling Power Supplies at Power-On

13.1 Introduction

The XtremeDSP Development Kit-IV can be powered using either the standalone power supply provided with the Kit, OR a PCI Slot. This section details the overall power specification with a breakdown of power capabilities for individual power supplies. The actual power requirements of a User FPGA design vary depending upon the design in terms of clock frequency, toggle rates and device utilization.

13.1.1 External Standalone Power Supply Specification

A triple voltage +12V, -12V, +5V 45W external power supply is used. The unit is capable of the following maximums:

- 5A @ +5V
- 2A @ +12V
- 0.8A @ -12V

Note that the 1.2V and 3.3V supplies are generated from the +5V supply rail. Therefore the absolute maximums are provided in Table 40 on page 97.

<table>
<thead>
<tr>
<th>Component</th>
<th>Effective 5V power draw</th>
<th>Generation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Kit Board Additional Components</td>
<td>1.5A</td>
<td>Linear Regulators</td>
</tr>
<tr>
<td>Clock FPGA XC2V80-4CS144</td>
<td>0.5A</td>
<td>Linear Regulators</td>
</tr>
<tr>
<td>ZBT Components</td>
<td>0.7A</td>
<td>Linear Regulators</td>
</tr>
<tr>
<td>FPGA Sidebank I/O</td>
<td>0.8A</td>
<td>Linear Regulators</td>
</tr>
<tr>
<td>ADC/DAC Digital I/O</td>
<td>0.25A</td>
<td>Linear Regulators</td>
</tr>
<tr>
<td>Main User FPGA Core</td>
<td>1.25A (<a href="mailto:5A@1.2V">5A@1.2V</a> converted from 5V to 1.2V)</td>
<td>via 96% efficiency DC to DC converter (PPS see later in this section)</td>
</tr>
<tr>
<td>TOTAL</td>
<td>5A @ 5V abs limit of external supply</td>
<td></td>
</tr>
</tbody>
</table>

Table 40: Power Budget with External Power Supply
13.1.2 PCI Power Specification

The Kit hardware can be used in a PCI slot which means the external power supply is not used to power the board. Therefore the power specification is determined by regulators on the Kit hardware and also by the PCI specification.

If you are using a high power design you should, where possible, make use of a PCI slot due to the additional power capabilities.

The recommended specification in Table 41 on page 98 is made for a Kit connected to a PCI slot.

<table>
<thead>
<tr>
<th>Power Rail (Volts)</th>
<th>Current Rating (Amps)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.2</td>
<td>5</td>
<td>Virtex-4 Main FPGA Core and Clock FPGA Core</td>
</tr>
<tr>
<td>3.3</td>
<td>1.2</td>
<td>Virtex-4 FPGA I/O</td>
</tr>
<tr>
<td>3.3</td>
<td>1.2</td>
<td>Virtex-4 FPGA I/O and ZBT devices</td>
</tr>
<tr>
<td>3.3</td>
<td>1.2</td>
<td>Spartan-II FPGA I/O</td>
</tr>
<tr>
<td>2.5</td>
<td>1.2</td>
<td>Spartan-II FPGA Core</td>
</tr>
</tbody>
</table>

Table 41: On board Power Supplies

The recommended power max for the Kit is 25Watts (5Volts @ 5Amps) as defined in the PCI specification. The Kit requires 5Volts and +12Volts. If you wish to exceed this level please consider the cooling requirements for the system. For more information on system cooling please see “Cooling” on page 102.

If the Kit is connected to PCI slot and you are developing large designs that may require high current ratings (i.e. over 25W), Nallatech recommend the use of the disk drive connector to increase the power rating. The disk drive connector can ONLY be used when the Kit is inserted in a PCI slot. The power source for the disk drive connector MUST be from the same power source as the PCI Slot.

The power requirements of the Virtex-4 FPGAs depend upon the density and speed of the application designs running in them. The Xilinx Power Estimator can be used to estimate the power requirements of application designs. For more information on the Xilinx Power Estimator use the following link: http://support.xilinx.com/ise/power_tools/index.htm
13.2 Hardware

The Kit has a number of devices that generate specific voltages required in the hardware. As the Kit is based on the DIME-II module standard, it follows the standard approach in DIME-II for providing voltages required by the module and also those required by the motherboard itself.

Standard DIME-II hardware makes use of modular power supplies to provide the voltages required by specific modules. There are two types of power modules: the Fixed Power Supply (FPS) unit and the Programmable Power Supply (PPS) unit. Details of the two types of modules are provided later in this section. In addition to the power modules, the Kit hardware uses a number of linear regulators to generate the voltages required by some of the devices on the motherboard itself. Figure 61 on page 99 shows the voltage generation and use in the Kit hardware.

There are three FPS units on the Kit hardware. The first FPS (Power Supply B - PSU_B) provides 3.3V to the side banks (i.e. the DIME-II Local Bus) of the main User FPGA and the two ZBT devices on the BenADDA DIME-II module. The FPS unit is capable of providing 1.6Amps @ 3.3V and therefore there is 800mA min available for the side bank FPGA I/O.

The second FPS (power supply D - PSU_D) is used to power the Digital I/O of the ADC and DACs and the corresponding I/O of the main User FPGA. Again this FPS is capable of 1.6Amps @ 3.3V which allows for dependent I/O. The third FPS (power supply A - PSU_A) is used to power Vcaux of the Virtex-4.

There is one PPS (power supply C - PSU_C) used on the Kit hardware to provide the core voltage on 1.2V for the User FPGA on the BenADDA DIME-II module. The PPS can supply up to 15Amps, but for the purpose of the Kit and due to limits of the external power supply, the recommended max is: ~5A @ 1.2V as described in the previous specifications. When using the Kit in a PCI slot the limits that apply are the 15A rating of the PPS unit and the thermal limit of the Virtex-4 silicon, but in practice the recommend max is 5Amps max when using the PCI slot. There are several linear regulators supplying 3.3V and 2.5V power for the interface FPGA but these are dedicated to the interface and do not affect user designs.
Modular Programmable Power Supply (PPS)

It is possible to dynamically adjust the voltages applied to the module slot, using the onboard DC-DC converters. Each supply is capable of supplying voltages in the range 1V to 3.3V at a maximum current of 15A (abs. max). Note that no user intervention is required to set up the PPSs - these are automatically configured by the system.

Modular Fixed Power Supply (FPS)

Nallatech offer the fixed power supply option, which has a reduced output current capability and produces a fixed voltage output. This option reduces the flexibility of the BenONE-Kit Motherboard, as only DIME-II modules with the same power supply requirements will function. Power supplies are configured at the time of manufacture, voltages in the range of 1V to 3.3V are available with a maximum output current of 7A (abs. max). Although the unit is capable of supplying 7A (abs. max), the actual output voltage, and more importantly the drop from the input to the output, limits the operating range of the unit due to its ability to dissipate the heat generated by the conversion. The following calculations can be used to work out the max power that can be drawn.

For a FPS that is supplying 3.3V to the system, with an ambient temperature (TA) of 25°C and a thermal coefficient of 35°C/W:

\[ P_{\text{max}} = \frac{T_j - T_A}{\theta_{ja}} \]

\[ \Rightarrow T_j = T_A + (\theta_{ja} \times P_{\text{max}}), \text{where} \theta_{ja} = 35^\circ C/W, T_j = 125^\circ C \text{(max)}, T_A = 25^\circ C \]

\[ \Rightarrow 125 = 25 + (35 \times P_{\text{max}}) \]

\[ \Rightarrow P_{\text{max}} = 2.857W \]

\[ P_{\text{max}} = I_{\text{out max}} \times (V_{\text{in}} - V_{\text{out}}) \]

\[ 2.857 = I_{\text{out max}} \times (5 - 3.3) \]

\[ \Rightarrow I_{\text{out max}} = 1.681A \]
For a FPS that is supplying 2.5V to the system:

\[
P_{\text{MAX}} = \frac{T_f \cdot T_A}{\Theta_{JA}}
\]

\[
\Rightarrow T_f = T_A + (\Theta_{JA} \cdot P_{\text{MAX}}) \text{, where } \Theta_{JA} = 35^\circ \text{C/W}, T_f = 125^\circ \text{C(max)}, T_A = 25^\circ \text{C}
\]

\[
\Rightarrow 125 = 25 + (35 \times P_{\text{MAX}})
\]

\[
P_{\text{MAX}} = 2.857W
\]

\[
P_{\text{MAX}} = I_{\text{out,MAX}} \cdot (V_{\text{IN}} - V_{\text{OUT}})
\]

\[2.857 = I_{\text{out,MAX}} \cdot (5 - 2.5)\]

\[
\Rightarrow I_{\text{out,MAX}} = 1.143A
\]

### 13.2.1 Power Supply LEDs

The feature section “LEDs” on page 53 provides details on the specific power supply LEDs on the card. This information is repeated here for reference only.

#### DIME-II Module Power Supply LEDs

The DIME-II standard requires that a number of voltages be supplied to a DIME-II module from the DIME-II motherboard to which it is fitted. In the case of the XtremeDSP Development Kit-IV, four power supplies provide power to the module. For each of these power supplies a corresponding LED shows when each power supply is turned on. These power supplies are termed PSUA to PSUD. The actual voltage generated for each is given in Table 42 on page 101.

<table>
<thead>
<tr>
<th>Silk Screen LED Identifier</th>
<th>Color State</th>
<th>State Description</th>
<th>State Voltage Output</th>
<th>Initial power on state</th>
<th>After card opened in FUSE</th>
</tr>
</thead>
<tbody>
<tr>
<td>D7</td>
<td>Red</td>
<td>PSUA Off</td>
<td>0V</td>
<td>Off i.e. RED</td>
<td>Off i.e. GREEN</td>
</tr>
<tr>
<td></td>
<td>Green</td>
<td>PSUA On</td>
<td>2.5V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D8</td>
<td>Red</td>
<td>PSUB Off</td>
<td>0V</td>
<td>Off i.e. RED</td>
<td>On i.e. GREEN</td>
</tr>
<tr>
<td></td>
<td>Green</td>
<td>PSUB On</td>
<td>3.3V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D12</td>
<td>Red</td>
<td>PSUC Off</td>
<td>0V</td>
<td>Off i.e. RED</td>
<td>On i.e. GREEN</td>
</tr>
<tr>
<td></td>
<td>Green</td>
<td>PSUC On</td>
<td>1.2V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D13</td>
<td>Red</td>
<td>PSUD Off</td>
<td>0V</td>
<td>Off i.e. RED</td>
<td>On i.e. GREEN</td>
</tr>
<tr>
<td></td>
<td>Green</td>
<td>PSUD On</td>
<td>3.3V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 42: DIME-II Module Power Supply LED States

#### Motherboard Main Power LEDs

In addition to the power supplies for the module there are several LEDs which indicate the status of the main power supplies for the motherboard itself. Table 43 on page 101 defines their use.

<table>
<thead>
<tr>
<th>LED</th>
<th>Purpose</th>
<th>General Operation State</th>
</tr>
</thead>
<tbody>
<tr>
<td>D10</td>
<td>2.5V power indicator</td>
<td>GREEN</td>
</tr>
<tr>
<td>D14</td>
<td>3.3V power indicator</td>
<td>GREEN</td>
</tr>
</tbody>
</table>

Table 43: Motherboard Main Power LEDs
13.2.2 Cooling

Main FPGA

A single fan is attached to the main User FPGA. Figure 62 on page 103 shows the range of experimental results for temperature vs. power for the XC4VSX35-10FF668 FPGA when fitted with a fan. The limits of the cooling depend on whether the board is used inside the blue board case with the lid fitted, used with the lid removed or used with the board fitted in a PCI slot.

Where possible it is recommended that the temperature measurement facilities described in “Temperature Monitoring” on page 84 are used in high power designs to ensure the main FPGA operates within its allowable temperature range. In addition to this, Xilinx provide the XPower tool which is a useful way of approximating the power requirements of designs.

Limits when Used in the Board Case with the Lid Fitted

The default setup is to use the hardware fitted inside the blue board case. In this configuration there is slightly reduced airflow. Therefore, when the lid is fitted, it is recommended that designs use up to 2.75 Amps on the 1.2V core FPGA supply. The 2.75 Amp limit will cover almost all designs - for example a design that uses 75% of the flip-flops with a 100% toggle rate draws 2.051 Amps when run at 200MHz.

Beyond the 2.75 Amps you should remove the lid from the board case to increase the airflow and allow the FPGA to operate up to the limits documented in page 98.

Limits with Lid Removed or when Fitted in a PCI Slot

The power and current readings are for the 1.2V supply only i.e. the FPGA core power supply. The results (shown in Figure 62 on page 103) indicate that, even when the Kit is fitted to a PCI slot, the thermal limits of the Virtex-4 are a key factor. The figures also indicate that the max draw on 1.2V is 8W, or 6.67 Amps. The recommended maximum limit is therefore 6 Amps when using PCI.
The recommended power max for the Kit is 25 Watts (5 Volts @ 5 Amps) as defined in the PCI specification. The Kit requires 5 Volts and +12 Volts. If you wish to exceed this level please consider the cooling requirements for the system.

Table 44 on page 103 lists all the necessary jumper configurations for each fan. Please note that each fan jumper is a 2-pin header - one pin supplies 5 volts to the fan and the other provides a ground. One of these headers is fitted with a lockable fan connector whilst the other is simply a 2 pin 0.1" pitch header. This is intended to provide flexibility for the user to fit other fans, if required, for their own applications. The silkscreen on the PCB for each fan jumper is a white box with a corner missing. Pin 1 is always nearest the missing corner.

<table>
<thead>
<tr>
<th>Fan Jumper Name</th>
<th>Description</th>
</tr>
</thead>
</table>
| J5              | Supplies power to a 5 Volt Cooling Fan  
|                 | Pin 1: Ground                     
|                 | Pin 2: + 5 Volts                  |

Table 44: Fan Jumpers

![Power vs Temperature with Lid on Case](image-url)
Power Specifications

Note that one of these connectors is already allocated to the fan fitted above the main User FPGA.

**ADC Heatsinks**

Each ADC device (AD6645) is fitted with a copper heatsink that has an optimal pin configuration for low airflow situations.

### 13.2.3 External Connectors

#### Standalone Power Connector

This is a standard 8 way mini DIN connector.

<table>
<thead>
<tr>
<th>Supply Voltage</th>
<th>Pin#</th>
<th>Looking at connector on BenONE-Kit Motherboard</th>
</tr>
</thead>
<tbody>
<tr>
<td>+5V</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>+5V</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>+5V</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>+12V</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>-12V</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>RETURN</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>RETURN</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>RETURN</td>
<td>8</td>
<td></td>
</tr>
</tbody>
</table>

*Table 45: Mini DIN Pinout*

#### Additional Power Connector (J20)

If you are developing large designs with the board plugged in via a PCI connection, you may require high current ratings. Nallatech therefore advise the use of this additional power input connector to increase the power rating. You will see however that this connector is limited to supplying only the positive supplies.

<table>
<thead>
<tr>
<th>Supply Voltage</th>
<th>Pin#</th>
<th>Looking at connector</th>
</tr>
</thead>
<tbody>
<tr>
<td>+12V</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>RETURN</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>RETURN</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>+5V</td>
<td>4</td>
<td></td>
</tr>
</tbody>
</table>

*Table 46: Additional Power Connector (Disk Drive Style)*

---

**Table 44: Fan Jumpers**

<table>
<thead>
<tr>
<th>Fan Jumper Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>J6</td>
<td>Supplies power to a 5 Volt Cooling Fan</td>
</tr>
<tr>
<td></td>
<td>Pin 1: Ground</td>
</tr>
<tr>
<td></td>
<td>Pin 2: + 5 Volts</td>
</tr>
</tbody>
</table>

---

www.BDTIC.com/XILINX
If the Kit is connected to a PCI slot this connector, if used, must be connected to the same ATX power supply that is powering the slot. Alternatively if the Kit is operating as a standalone unit this can be connected to any external source. However, ensure that if a power supply is also connected to the Mini DIN connector it is not attempting to power the +5V and +12V rails.

### 13.3 Enabling Power Supplies at Power-On (using External Power Supply and JTAG connectors)

The USB firmware has the option of automatically turning on the power supplies to the module when the main power is applied from the external power supply. To enable this feature, fit a jumper (default) on J17. This is useful when working with tools such as System Generator or Impact and you do not wish to open the card via USB to enable the power supplies to complete the JTAG chain.
Section 14

Environmental Specifications

In this section:

- Outline of the Environmental Specification of the Kit

14.1 Specifications

14.1.1 Operating Temperatures

The Kit has been tested under operation within the following temperature ranges: 0 to +30°C

14.1.2 Storage Temperatures

The Kit may be stored within the following temperature ranges: -20°C to +80°C

14.1.3 Relative Humidity

The Kit has been tested in the following conditions: 20 to 95% (non-condensing)
Part III: System Level Design

This part of the User Guide provides information on how to create a complete system design based on the XtremeDSP Development Kit-IV, and includes details on design partitioning, inter-FPGA communications and building a host interface.
Section 15

Building a Host Interface

In this section:

- Creating a Hardware/Software interface for Designs on the Kit.
- Aspects of Hardware, Firmware and Software Design

15.1 Introduction

The Kit often requires an interface to be built between a design running in the FPGA and the PC host. This section provides details on how such an interface can be created. It provides an introduction to a core called the 'Interface FPGA to User FPGA' that aids in building the link between the hardware and software.

15.2 Hardware

15.2.1 Design Partitioning

The Kit allows the user to partition the functionality of their application between software and hardware easily and effectively. The design partitioning of the Kit is shown in Figure 63 on page 111.

Figure 63: Design Partitioning

The green blocks do not require any further design from a user perspective. The interface is pre-configured with either PCI or USB and the external sources are assumed to be in place. The user needs to design application designs for any FPGAs on the hosted DIME-II module - the BenADDA in this case. The software running on the host PC is available as a pre-designed GUI. For users who require additional functionality and wish to have their own software front-end, the FUSE Software Library provides functions for use in application programs. These facilitate functionality such as FPGA configuration/reset, clock speed setting, data transfer.
In order to make use of these software-interfacing functions for specific data transfer to their designs, certain signals must be connected into the design. These signals are listed in the 'Interface COMM Signal' column in Table 47 on page 112 and Table 48 on page 113. A core for use in the User FPGA is provided to aid the process of integration and communication with these signals.

For further details please see the PCI to User FPGA Interface Application Note provided on the FUSE CD at the location 'CD ROM Drive\Application Notes\NT302-0000 Spartan to Virtex Interface\'

<table>
<thead>
<tr>
<th>Interface COMM Signal</th>
<th>General Bus Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) Pin No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADIO&lt;0&gt;</td>
<td>LBUS&lt;0&gt;</td>
<td>P1</td>
<td>U23</td>
</tr>
<tr>
<td>ADIO&lt;1&gt;</td>
<td>LBUS&lt;1&gt;</td>
<td>P2</td>
<td>V23</td>
</tr>
<tr>
<td>ADIO&lt;2&gt;</td>
<td>LBUS&lt;2&gt;</td>
<td>P3</td>
<td>V26</td>
</tr>
<tr>
<td>ADIO&lt;3&gt;</td>
<td>LBUS&lt;3&gt;</td>
<td>P4</td>
<td>V25</td>
</tr>
<tr>
<td>ADIO&lt;4&gt;</td>
<td>LBUS&lt;4&gt;</td>
<td>P6</td>
<td>U20</td>
</tr>
<tr>
<td>ADIO&lt;5&gt;</td>
<td>LBUS&lt;5&gt;</td>
<td>P7</td>
<td>U21</td>
</tr>
<tr>
<td>ADIO&lt;6&gt;</td>
<td>LBUS&lt;6&gt;</td>
<td>P8</td>
<td>U22</td>
</tr>
<tr>
<td>ADIO&lt;7&gt;</td>
<td>LBUS&lt;7&gt;</td>
<td>P9</td>
<td>U24</td>
</tr>
<tr>
<td>ADIO&lt;8&gt;</td>
<td>LBUS&lt;8&gt;</td>
<td>P10</td>
<td>U25</td>
</tr>
<tr>
<td>ADIO&lt;9&gt;</td>
<td>LBUS&lt;9&gt;</td>
<td>P11</td>
<td>U26</td>
</tr>
<tr>
<td>ADIO&lt;10&gt;</td>
<td>LBUS&lt;10&gt;</td>
<td>P12</td>
<td>T19</td>
</tr>
<tr>
<td>ADIO&lt;11&gt;</td>
<td>LBUS&lt;11&gt;</td>
<td>P13</td>
<td>T20</td>
</tr>
<tr>
<td>ADIO&lt;12&gt;</td>
<td>LBUS&lt;12&gt;</td>
<td>P15</td>
<td>T21</td>
</tr>
<tr>
<td>ADIO&lt;13&gt;</td>
<td>LBUS&lt;13&gt;</td>
<td>P16</td>
<td>T23</td>
</tr>
<tr>
<td>ADIO&lt;14&gt;</td>
<td>LBUS&lt;14&gt;</td>
<td>P17</td>
<td>T24</td>
</tr>
<tr>
<td>ADIO&lt;15&gt;</td>
<td>LBUS&lt;15&gt;</td>
<td>P18</td>
<td>T26</td>
</tr>
<tr>
<td>ADIO&lt;16&gt;</td>
<td>LBUS&lt;16&gt;</td>
<td>P19</td>
<td>R19</td>
</tr>
<tr>
<td>ADIO&lt;17&gt;</td>
<td>LBUS&lt;17&gt;</td>
<td>P20</td>
<td>R20</td>
</tr>
<tr>
<td>ADIO&lt;18&gt;</td>
<td>LBUS&lt;18&gt;</td>
<td>P21</td>
<td>R23</td>
</tr>
<tr>
<td>ADIO&lt;19&gt;</td>
<td>LBUS&lt;19&gt;</td>
<td>P22</td>
<td>R24</td>
</tr>
<tr>
<td>ADIO&lt;20&gt;</td>
<td>LBUS&lt;20&gt;</td>
<td>P24</td>
<td>R25</td>
</tr>
<tr>
<td>ADIO&lt;21&gt;</td>
<td>LBUS&lt;21&gt;</td>
<td>P25</td>
<td>R26</td>
</tr>
<tr>
<td>ADIO&lt;22&gt;</td>
<td>LBUS&lt;22&gt;</td>
<td>P26</td>
<td>P19</td>
</tr>
<tr>
<td>ADIO&lt;23&gt;</td>
<td>LBUS&lt;23&gt;</td>
<td>P27</td>
<td>P20</td>
</tr>
<tr>
<td>ADIO&lt;24&gt;</td>
<td>LBUS&lt;24&gt;</td>
<td>P28</td>
<td>P22</td>
</tr>
<tr>
<td>ADIO&lt;25&gt;</td>
<td>LBUS&lt;25&gt;</td>
<td>P29</td>
<td>P23</td>
</tr>
<tr>
<td>ADIO&lt;26&gt;</td>
<td>LBUS&lt;26&gt;</td>
<td>P30</td>
<td>P24</td>
</tr>
<tr>
<td>ADIO&lt;27&gt;</td>
<td>LBUS&lt;27&gt;</td>
<td>P31</td>
<td>P25</td>
</tr>
<tr>
<td>ADIO&lt;28&gt;</td>
<td>LBUS&lt;28&gt;</td>
<td>P33</td>
<td>N20</td>
</tr>
<tr>
<td>ADIO&lt;29&gt;</td>
<td>LBUS&lt;29&gt;</td>
<td>P34</td>
<td>N23</td>
</tr>
<tr>
<td>ADIO&lt;30&gt;</td>
<td>LBUS&lt;30&gt;</td>
<td>P35</td>
<td>N21</td>
</tr>
</tbody>
</table>

Table 47: Interface to User FPGA Comms Signals
15.2.2 Interface Communications Bus

The Interface Communications Bus is an important communications channel, as it provides a path for data communication between the User FPGA, the Interface (PCI or USB) FPGA and onto the host PC.

This bus has a pre-defined communications protocol to facilitate communications to the Interface FPGA. In order to communicate with the Interface FPGA from the User FPGA, the User FPGA application design must incorporate a mechanism to communicate over this bus. This communications mechanism can be implemented directly by the user in the design, or by using Nallatech’s drop-in IP core - the PCI to User FPGA Interface Core. This core implements the Interface to User FPGA Comms communications mechanism and offers the user a simplified interface to which they can connect their own designs.

<table>
<thead>
<tr>
<th>Interface COMM Signal</th>
<th>General Bus Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) Pin No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADIO&lt;31&gt;</td>
<td>LBUS&lt;31&gt;</td>
<td>PB36</td>
<td>N22</td>
</tr>
<tr>
<td>BUSY</td>
<td>ADJOUT&lt;0&gt;</td>
<td>PD29</td>
<td>R4</td>
</tr>
<tr>
<td>EMPTY</td>
<td>ADJOUT&lt;1&gt;</td>
<td>PD30</td>
<td>R3</td>
</tr>
<tr>
<td>RDI_WR</td>
<td>ADJOUT&lt;2&gt;</td>
<td>PD31</td>
<td>R2</td>
</tr>
<tr>
<td>AS_DSI</td>
<td>ADJOUT&lt;3&gt;</td>
<td>PD32</td>
<td>R1</td>
</tr>
<tr>
<td>RENI_WENI</td>
<td>ADJOUT&lt;4&gt;</td>
<td>PD33</td>
<td>P7</td>
</tr>
<tr>
<td>INTI</td>
<td>ADJOUT&lt;5&gt;</td>
<td>PD34</td>
<td>P6</td>
</tr>
<tr>
<td>RSTI</td>
<td>ADJOUT&lt;6&gt;</td>
<td>PD35</td>
<td>P5</td>
</tr>
</tbody>
</table>

Table 47: Interface to User FPGA Comms Signals

Also DSP_CLK should be connected to CLK1 (sometimes referred to as CLKB).

<table>
<thead>
<tr>
<th>Interface COMM Signal</th>
<th>General Bus Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) Pin No</th>
</tr>
</thead>
<tbody>
<tr>
<td>DSP_CLK</td>
<td>CLK1</td>
<td>PC31</td>
<td>A16</td>
</tr>
</tbody>
</table>

Table 48: Interface to User FPGA Clock Requirements
15.3 Firmware

15.3.1 Interface FPGA to User FPGA Interface Core

The Interface to User FPGA Interface Core is a drop-in IP core, which can be incorporated into the User FPGA Application Design. This core implements a mechanism, which deals with the protocol to communicate over the Interface Communications Bus. This abstracts the complexities of the protocol and provides a simplified user interface, offering a memory-mapped address space for registers/peripherals and DMA channels for high-speed data transfer. A block diagram for the implementation of this core is shown in Figure 64 on page 114.

![Figure 64: Implementation with PCI or USB to User FPGA Interface Core](image1)

For full details of the Interface to User FPGA Interface Core, please refer again to PCI to User FPGA Interface Application Note provided on the FUSE CD at the location ‘CD ROM Drive\Application Notes\NT302-0000 Spartan to Virtex Interface’. The necessary VHDL code and an EDIF file for the core are also provided on the CD. Please note that this is a generic Application Note whether PCI or USB interfacing is used.

15.3.2 Implementing the Communications Mechanism

Instead of communicating over the Interface Comms bus using the Interface to User FPGA Interface Core, a mechanism to communicate over this bus using the appropriate protocol can be implemented directly by the user in their design. A block diagram for the implementation of this core is shown in Figure 65 on page 114.

![Figure 65: Implementation with Own Communications Mechanism](image2)
15.3.3 Communications Bus Protocol

Data is transferred between the User FPGA and the Interface FPGA with the use of 5 control signals. Three of these signals are driven by the PCI or USB interface. These are AS/DSL, EMPTY and BUSY.

AS/DSI: This is an address strobe/data strobe signal. When this is HIGH, the data being transferred to the User FPGA is an address and when this signal is LOW, the data being transferred to the User FPGA is data from/to the last address given. Generally, addresses are only sent from the PCI FPGA to the User FPGA.

This signal is always in sync with the data passed through the internal FIFOs of the PCI FPGA. The internal FIFO can have a mixture of actual data and addresses and this AS/DS# line will automatically indicate the true type of data.

EMPTY: This signal indicates that there is data waiting to be written from the PCI or USB FPGA interface to the User FPGA. This signal will go HIGH when there is no more data to be written to the User FPGA.

BUSY: This signal indicates that the PCI or USB FPGA interface can receive data from the User FPGA. When this signal goes HIGH, no more data should be written to the Interface FPGA.

The User FPGA drives the two remaining control signals. These are RDL_WR and RENL_WENL.

RENI_WENI: This signal is a read/write enable signal. When this signal is LOW, if the R#/W signal is HIGH, data is on the bus ready to be written to the PCI FPGA. If the signal is LOW and R#/W is LOW, then data will be driven onto the data bus from the PCI FPGA on the next clock edge. When this signal is HIGH, there should be no data on the bus.

ADIO: This is the data bus that is used to transfer data between the PCI FPGA and the User FPGA. It is a 32-bit bidirectional bus that can be driven by both the PCI FPGA and the User FPGA.

The general functionality is similar to that of FIFOs. The EMPTY and BUSY signals act similarly to FIFO_EMPTY and FIFO_FULL signals. The RDI_WR and RENI_WENI signals combine to give the RENI and WENI signals of a FIFO.

RDI_WR: This signal determines the direction of the data transferred between the Interface FPGA and the User FPGA. If this signal is LOW, data is being read from the Interface FPGA and so the Interface FPGA drives the data bus. If the signal is HIGH, data is being written to the Interface FPGA and so the User FPGA drives the data bus.

The clock used for the Interface FPGA to User FPGA communications is always DSPCLK.

Reading from Interface FPGA to User FPGA

Reading from the Interface FPGA is similar to reading from a FIFO. The EMPTY signal goes LOW to indicate that there is data to be read. The FIFO, whose data is read from on the Interface FPGA is a First-Word-Fall-Through with a latency of one clock cycle. When reading from the Interface FPGA the user must ensure that the read enable is not active until at least one clock after the EMPTY signal goes LOW. The read enable should go inactive immediately after the EMPTY signal goes HIGH, although no data will be read if EMPTY is HIGH and the read enable is active.
Building a Host Interface

The diagram in Figure 66 on page 116 shows a functional representation of data reads in operation. These are single word transfers.

![Figure 66: Single Read Transfer](image)

The first read sends an address from the Interface FPGA to the User FPGA whilst the second read sends the data across. The DATA(int) bus shows the internal data waiting to be driven onto the ADIO bus. The diagram in Figure 67 on page 116 shows a burst-read in operation.

![Figure 67: Burst Read Transfer](image)

This example shows a single address being sent from the Interface FPGA to the User FPGA followed by a burst of data. Again the DATA(int) bus shows the internal data waiting to be driven onto the ADIO bus. It should be noted that after the first read, the next set of data will not be available until one clock cycle after the read. So long as the reads are continuous, data will then follow every clock cycle.

**Writing to Interface FPGA from User FPGA**

Writing to the Interface FPGA is similar to writing to a FIFO. If the Interface FPGA can receive more data, the BUSY signal is LOW and when the Interface FPGA cannot receive any more data, the BUSY signal is HIGH. To help meet timing specifications the User FPGA application is allowed to over-run by two further data samples. In other words, after the BUSY signal is asserted two further data samples can be written to the Interface FPGA.

The diagram in Figure 68 on page 117 shows a Burst-Write function in operation and also demonstrates the maximum data over-run of 2.
Timing Information

The information in Table 49 on page 117 provides the timing information required to write the User Constraints File (UCF) for implementing a design into an FPGA. These are recommended constraints.

Timing specifications should be written into the UCF as a NET <name> OFFSET = <spec> specification (in other words NET EMPTY OFFSET = 9ns BEFORE CLK).

Other signals

There are two other signals between the User FPGA and the Interface FPGA. These are RSTI and INTI.

RSTI: This signal is driven by the PCI or USB FPGA Interface and can be used as a global reset within the User FPGA device.

INTI: This signal is driven by the User FPGA and can be used to signal an interrupt to the Interface FPGA and cause a PCI interrupt.
15.3.4 Further Information on Interface Core

Further information on the interface core is available in the following application notes:

- PCI to User FPGA Interface Application Note available on the FUSE CD.
- XtremeDSP Kit Ping Example Application Note available on the XtremeDSP Development Kit-IV CD.

Please note that the following software section may provide more up to date support library information than the PCI to User FPGA Interface Application Note for the core.

15.4 Software

15.4.1 FUSE API Interlinks

The C/C++ FUSE API provides a number of low level functions for sending and receiving data across the PCI or USB interface. In order to simplify the software interface when using the Interface FPGA to User FPGA interface core an additional library has been created called 'vidime'. This is provided as a header file 'vidime.h' with associated library files ('vidime.lib' is the COFF format library suitable for Microsoft Visual Studio and other tools that use the COFF format. 'vidimomf.lib' is the OMF equivalent library for use with tools such as Borland that use the OMF object model format.) All these files are located in the 'include' sub-folder where FUSE was installed.

```
typedef void *VIDIME_HANDLE;
CHANDLE NALLAEXPORT DWORD _vDIMEError;  // DIME Error Code
CHANDLE NALLAEXPORT char _vDIMEErrorText[200];

#define vDIME_CSERGS 0
#define vDIME_COSERGS 1

#define vDIME DISABLE 9
#define vDIME_ENABLE 1
#define vDIMEREADDIRECTION 0x92
#define vDIMEWRITEDIRECTION 0

CHANDLE NALLAEXPORT VIDIME_HANDLE vDIME_Open(VIDIME_HANDLE HANDLE, DWORD flags);
CHANDLE NALLAEXPORT void vDIME_Close(VIDIME_HANDLE handle);
CHANDLE NALLAEXPORT DWORD vDIME_WriteRegister(VIDIME_HANDLE handle, DWORD Address DWORD Data DWORD Timeout);
CHANDLE NALLAEXPORT DWORD vDIME_DMAStart(VIDIME_HANDLE handle);

volatile DWORD *vDIME_WorCount DWORD *vDIME_DIFChannel;

CHANDLE NALLAEXPORT DWORD *vDIME_DMAWrite(VIDIME_HANDLE handle, DWORD *Data DWORD WordCount DWORD DMACHannel);

volatile DWORD *vDIME_WorCount DWORD *vDIME_DIFChannel;
```

Figure 69: Section of vidime.h

After you have obtained a handle to the card, the FUSE API DIME_LocateCard and DIME_OpenCard functions, allow access to the interface in the design. Full details of these functions are available in the FUSE C/C++ API Developers Guide included on the FUSE CD.

To use the FUSE API to send and receive data across the PCI or USB interface:

1. Obtain a 'Locate Handle' to the detected hardware in the system using the DIME_LocateCard Function.
2. Obtain a 'Card Handle' for a specific card in the system using the DIME_OpenCard function. Use the 'Locate Handle' as a parameter.
3. Then use the Card Handle with the functions to control the resets, clocks and configure the FPGAs.
4. Now obtain a handle for talking to the vidime interface. To do this use the 'viDIME_Open' function. This function locks down required memory and other initialization functions for the other functions in the vidime.h library.

5. Now you can use this handle to the vidime interface in the other functions such as 'viDIME_DMAWrite' and 'viDIME_DMARead'.

6. Once finished close the handle to the vidime interface using viDIME_Close. This frees up memory allocated.

7. Finally, close the card handle and locate handles using the 'DIME_CloseCard' and 'DIME_CloseLocate' functions.

An example of this is provided on the XtremeDSP Development Kit-IV CD at the following location: 'CD ROM Drive\Examples\host_interface_basic'. The main file 'OpeningASingleCard.c' is in the subfolder 'CCodeTester'. The actual VHDL source for this example is also included.

### 15.4.2 Interface Performance

Interface performance is largely affected by the type of interface used - USB or PCI - and PC performance. This section provides performance figures recorded on a standard Nallatech PC configuration meeting minimum requirements for the XtremeDSP Development Kit-IV.

**USB 1.1 Interface**

![USB Interface Performance Graph](figure70)

*Figure 70: USB Interface Performance*
PCI Interface

Please note that the 32-bit PCI interface is supplied in the Kit.
Part IV: FPGA Configuration

This part of the User Guide provides information for configuration of the FPGAs in the XtremeDSP Development Kit-IV.
Section 16

FPGA Configuration

In this section:

• FPGA Configuration Options
• Key Steps for FPGA Configuration
• FPGA Configuration using FUSE Probe Tool
• FPGA Configuration using FUSE APIs
• FPGA Configuration using DIMEscript
• FPGA Configuration using General JTAG Chain

16.1 Configuration Options

The User FPGAs (XC2V80-4CS144 and XC4VSX35-10FF668) in the Kit can be configured via a variety of methods:

• Using the FUSE Probe Tool
• Using DIMEscript
• Using FUSE Software APIs
• Using an external JTAG programmer, via the General JTAG chain and pin header

16.1.1 Module and Device Numbering within FUSE

When configuring FPGAs using FUSE, it is necessary to use Module ID and Device ID numbers to target the correct FPGA for configuration, as the Kit has multiple FPGAs. The only exception to this is when using the FUSE Probe Tool, where the software allows FPGAs to be targeted graphically.

Each FPGA must be uniquely identified, in order that the user can target the correct bitfile to each device. The system used for identifying FPGAs (and also any PROMs in the general JTAG chain) consists of a module ID, which identifies the module the FPGA is on and a device ID, which identifies the device within that module.

The module ID and device ID are determined by the order in which the devices are detected and how many modules and devices are present. The module ID always starts at 0 and increments for each additional module to be configured, therefore the maximum module ID depends upon the number of modules fitted. In the case of the XtremeDSP Development Kit-IV there are effectively two modules. Module 0 is the BenADDA DIME-II module and Module 1 consists of the other components in the JTAG chain that reside on the BenONE-Kit Motherboard.

The device ID works in a similar way to the module ID - it always starts at 0 and increments for each additional device to be configured within a module or virtual module, so the maximum device ID depends upon the number of device present. The numbering for the hardware as supplied in the Kit is shown in Figure 72 on page 124.
16.2 Key Steps for FPGA Configuration

16.2.1 Using the FUSE APIs or DIMEscript

When developing applications incorporating FPGA configuration using FUSE APIs or DIMEscript, there are a number of key steps that need to be performed. As an example, the FUSE C/C++ API is used to show these key steps, although the principle is the same for any of the FUSE APIs, or DIMEscript.

To communicate with the Kit, the software must first find the card in the host system. This can be achieved by using the `DIME_LocateCard(int LocateType, DWORD MBType, void* LocateTypeArgs, DWORD DriverVersion, DWORD Flags)` function. Various arguments are required by the function to locate the card. For example, LocateType and MBType respectively determine which interface and motherboard type should be searched for.

Once the software has found the Kit, the next step is to open the card using `DIME_OpenCard(LOCATE_HANDLE LocateHandle, int CardNumber, DWORD Flags)`. This is required to open the card and perform all the necessary setup procedures in order to interface to the BenONE-Kit Motherboard. This function requires several arguments to open the card: LocateHandle is the handle returned by the DIME_LocateCard function, CardNumber is the index of the card within the locate handle that the user wishes to open, while Flags is a parameter which allows users to customize the card opening process. The DIME_OpenCard handle is passed to later functions in order to allow these functions to communicate with the card.

Once the board is open, a number of software functions can then be called to perform operations on the reprogrammable devices in the chain. This stage covers functions such as configuration of individual devices, setting bitfile names, resetting FPGA devices and other functions.

Once the application has finished using the Kit hardware, the handle returned from DIME_OpenCard should be closed in order to free all the resources used to interface to the card on the host system. This can be accomplished by using
the `DIME_CloseCard(DIME_HANDLE CardHandle)` function. Additionally, the handle returned from `DIME_LocateCard` should also be closed. This can be achieved using the `DIME_CloseLocate(LOCATE_HANDLE LocateHandle)` function.

Please consult the *FUSE C++ API Developers Guide* on the FUSE CD for further details on all the available DIME software functions.

### 16.2.2 Access through JTAG Headers

When using JTAG headers it is important to understand the operation of power supplies for the DIME-II module used in the Kit. When the hardware is initially powered on the power supplies (PSU_A to PSU_D) are disabled. This allows the DIME-II hardware to check the power supply levels requested by the module to see if they can be supplied by the motherboard, prior to switching the power supplies on. The easiest way to enable the power supplies to the module is to open the card within FUSE. This can be in the FUSE Probe Tool, one of the FUSE APIs or DIMEscript. The power supplies will remain on after the card is closed down in FUSE.

If you are using a JTAG header then these module power supplies need to be enabled in order to access all the devices in the JTAG chain. Without this the JTAG chain will not be complete and you will receive errors.

### 16.3 FPGA Configuration using the FUSE Probe Tool

The FUSE Probe Tool is an easy to use software interface, which allows users to access a subset of the functionality provided by FUSE.

- Full instructions on how to use the tool are provided in the *FUSE System Software User Guide* on the FUSE CD.

### 16.4 FPGA Configuration using the FUSE APIs

The FUSE Software development API enables users to call functions to control DIME hardware in their own programs. This allows users to develop software applications to complement the FPGA application designs running on DIME hardware. An example of FPGA configuration using the FUSE API is provided in Figure 73 on page 126.

- FUSE APIs are available to support a number of development languages, including C, C++, MATLAB, Java and Tcl. Full instructions on how to use the APIs are provided in the relevant *FUSE Developers Guide* on the FUSE CD.
16.5 FPGA Configuration using DIMEscript

DIMEscript is a high-level scripting language, which provides users with an easy-to-use language for the configuration and control of DIME systems. DIMEscript uses a simple command set, eliminating the need for developers to use complicated programming interfaces to control and communicate with application designs running in FPGAs. DIMEscript also offers platform portability through ASCII based scripts, allowing users to use DIMEscript on both Windows and Linux installations.

DIMEscript can be used either to write script files, which can then be executed as a single process, or can be used from a command line interface, with the user executing commands as required.

- Full instructions on how to use DIMEscript are provided in the DIMEscript User Guide, which is on the FUSE CD at the location ‘CD ROM Drive\Documentation\FUSE’

16.6 FPGA Configuration using General JTAG Chain

The General JTAG chain is the principal JTAG chain in the Kit and facilitates the configuration of the FPGAs on the DIME-II module hosted on the BenONE-Kit Motherboard. The JTAG Chain is driven by the interface FPGA, or can be driven from the General JTAG pin header on the motherboard, via a JTAG programmer, such as the Xilinx Parallel-III programmer. Therefore this is where to connect the Parallel-III or IV cables in order to use products such as Chipscope ILA.

The General JTAG chain has built-in switches, which only switch a DIME-II module site into the chain, if a module is populated. Therefore, if a module is not populated in a slot, the chain skips that slot.

Please note that specific information about builds for different front-end configurations is for reference only. Attempted repair or alteration of the goods as supplied by Nallatech immediately invalidates the
warranty. Nallatech will not provide support upon alteration and cannot guarantee performance characteristics subsequently obtained.

If you are using a JTAG header then these module power supplies need to be enabled in order to access all the devices in the JTAG chain. Without this the JTAG chain will not be complete and you will receive errors. See “Enabling Power Supplies at Power-On (using External Power Supply and JTAG connectors)” on page 105 for information on enabling module power supplies at power-on.

The General JTAG chain configuration is shown in Figure 74 on page 127 along with the header to access the chain. The header pinout is detailed in Table 50 on page 127.

![Figure 74: General JTAG Chain (top) and General JTAG Connector J14 (bottom)](image)

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>3.3V</td>
<td>3.3 Volts Supply</td>
</tr>
<tr>
<td>2</td>
<td>GND</td>
<td>Signal Ground</td>
</tr>
<tr>
<td>3</td>
<td>N/C</td>
<td>Not connected - do not use</td>
</tr>
<tr>
<td>4</td>
<td>TCK</td>
<td>ALT JTAG TCK Signal</td>
</tr>
<tr>
<td>5</td>
<td>N/C</td>
<td>Not connected - do not use</td>
</tr>
<tr>
<td>6</td>
<td>TDO</td>
<td>ALT JTAG TDO Signal</td>
</tr>
<tr>
<td>7</td>
<td>TDI</td>
<td>ALT JTAG TDI Signal</td>
</tr>
</tbody>
</table>

Table 50: General JTAG Header Pinouts
Care must be taken when using this method to program a module. Inadvertent programming of either the PSU Controller or Interface Boot proms on your Kit could render it inoperable or in extreme cases damage could occur.

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>TRST#</td>
<td>ALT JTAG TRST# Signal</td>
</tr>
<tr>
<td>9</td>
<td>TMS</td>
<td>ALT JTAG TMS Signal</td>
</tr>
</tbody>
</table>

Table 50: General JTAG Header Pinouts
Part V: Hardware Examples

This part of the User Guide provides hardware example applications which enable you to start using the XtremeDSP Development Kit-IV.
Section 17

Feature Examples

In this section:

- Introduction
- Simple ADC Hookup Example
- ADC to DAC Example
- Host Interface Example
- Relevant Application Notes

17.1 Introduction

This section details a number of examples that are included with the Kit. It also makes reference to some of the application notes on either the FUSE CD or the XtremeDSP Development Kit-IV CD. Apart from these examples related to specific features on the hardware, there are some additional examples later in the User Guide that deal with support for specific tools such as Xilinx Impact. In each example the top level source is included with notes added to explain the function in each example.

17.2 Simple ADC Hookup Example

17.2.1 Example Overview

The purpose of this example is to show how to connect up to the ADCs on the hardware. The code brings in the data from each ADC and registers it, then uses some of the bits to drive the LEDs on the Kit hardware. Remember that the LEDs are active-low (i.e. a low will turn them on).

17.2.2 Source

The source files are provided in the folder ‘CD ROM Drive\Examples\simple_adc_hookup\source’ on the XtremeDSP Development Kit-IV CD.

17.2.3 Implementation

A UCF is also provided in the source folder that includes all pin LOC and timing constraints. Apart from the source files a Xilinx ISE project has been included on the XtremeDSP Development Kit-IV CD at the location: ‘CD ROM Drive\Examples\simple_adc_hookup\ise\simple_adc_hookup’ or is installed to the location where you installed the Kit CD. This project has been created in Xilinx ISE 6.3i. A UCF is also provided in the source folder that includes all pin LOC and timing constraints.
17.2.4 Running the Example

Please note that although this example can be run it is primarily intended as a simple introduction to ADC connection. The bitfiles for the example have already been generated.

To run the ADC Hookup example use the following procedures:

1. Start the FUSE Probe Tool and assign the following bitfiles:
   - Osc_clk_2v80.bit' to the Clock FPGA.
   - Simple_adc hookup.bit' to the main User FPGA.

2. Toggle the resets:
   - Check 'FPGA Reset' to enable the reset to the main User FPGA.
   - Check 'System Reset' to enable the reset common to both FPGAs.
   - Click the button for 'Interface Reset' to reset the interface core, i.e. reset the Interface FIFOs.
   - Uncheck 'FPGA Reset' to disable the reset to the main User FPGA.
   - Uncheck 'System Reset' to disable the reset common to both FPGAs.

3. You can then connect a suitable input signal, as specified in “Analog ADC Inputs” on page 21, with the MCX inputs corresponding to the ADCs. The LEDs will change depending on the levels selected in the code.
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use IEEE.STD_LOGIC_ARITH.all;
use IEEE.STD_LOGIC_UNSIGNED.all;

entity simple_adc_hookup is
  port (
    -- main clock input fom oscillator
    CLK1_FB : in std_logic;
    -- main reset input from mb
    RESETL : in std_logic;
    -- configuration done signal
    CONFIG_DONE : out std_logic;
    -- adc 14 bit data inputs
    ADC1_D : in std_logic_vector(13 downto 0);
    ADC2_D : in std_logic_vector(13 downto 0);  
    -- adc dry signals
    ADC1_DRY : in std_logic;
    ADC2_DRY : in std_logic;
    -- led flash signals used to give some indications.
    LED_Red1 : out std_logic;
    LED_Green1 : out std_logic;
    LED_Red2 : out std_logic;
    LED_Green2 : out std_logic
  );
end simple_adc_hookup;

architecture structural of simple_adc_hookup is
  signal ADC1_Di, ADC2_Di : std_logic_vector(13 downto 0);  
  begin
    CONFIG_DONE <= '0';  
    -- register the adc inputs
end;
Registering the ADC inputs is important to ensure that the data is properly captured into the clock domain. This is to ensure timing requirements are met.

This process is a simple setup to look for specific values on the ADC inputs. Remember that the ADC inputs are 2s complement format therefore the current default values used here to match are for an overall value of -1.

The process will illuminate LEDs if any of the values match. Note that for the LEDs to light, they require a LOW i.e. '0' value must be driven into them.

For the sake of experimentation these match values or even the slicing of the ADC data buses can be changed if required.
17.3 ADC to DAC Example

17.3.1 Example Overview

The purpose of this example is to demonstrate a simple ADC to DAC hookup with a count driven out of the LEDs. The design captures data from the ADCs (registering it) and then outputs this on the DACs with a slight conversion to change from Two's complement (ADCs) to offset binary (DACs).

17.3.2 Source

The source files are provided on the XtremeDSP Development Kit-IV CD in the folder 'CD ROM Drive\Examples\adc_to_dac_hookup\source' or is installed to the location where you installed the Kit CD.

17.3.3 Implementation

Apart from the source files a Xilinx ISE project has been included on the XtremeDSP Development Kit-IV CD at the location: 'CD ROM Drive\Examples\adc_to_dac_hookup\ise\adc_to_dac_hookup' or is installed to the location where you installed the Kit CD. This project has been created in Xilinx ISE 6.3i. A UCF is also provided in the source folder that includes all pin LOC and timing constraints.

17.3.4 Running the Example

Please note that although this example can be run it is primarily intended as a simple introduction to creating an ADC to DAC link. The primary purpose is to highlight the differences in data format between the ADCs and DACs and how to convert between them. The bitfiles for the example have already been generated.

To run the ADC to DAC example use the following procedures:

1. Start the FUSE Probe Tool and assign the following bitfiles:
   - Osc_clk_2v80.bit to the Clock FPGA.
   - Adc_to_dac_hookup.bit to the main User FPGA.

2. Finally toggle the resets by doing the following:
   - Check 'FPGA Reset' to enable the reset to the main User FPGA.
   - Check 'System Reset' to enable the reset common to both FPGAs.
   - Click the button for 'Interface Reset' to reset the interface core, i.e. reset the Interface FIFOs.
   - Uncheck 'FPGA Reset' to disable the reset to the main User FPGA.
   - Uncheck 'System Reset' to disable the reset common to both FPGAs.
3. You can then connect a suitable input signal, as specified in “Analog ADC Inputs” on page 21, with the MCX inputs corresponding to the ADCs. Also the DACs can be connected to a suitable display such as an Oscilloscope. The LEDs will move through a count and the input signal is sent through to the output.

Listing (adc_to_dac_hookup.vhd)

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use IEEE.STD_LOGIC_ARITH.all;
use IEEE.STD_LOGIC_UNSIGNED.all;

entity Toplevel is
  port (  -- main clock input from oscillator
      CLK1_FB : in std_logic;
      -- main reset input from mb
      RESETl : in std_logic;
      -- configuration done signal
      CONFIG_DONE : out std_logic;
      -- dac 14 bit data outputs
      DAC1_D : out std_logic_vector(13 downto 0);
      DAC2_D : out std_logic_vector(13 downto 0);
      -- adc 14 bit data inputs
      ADC1_D : in std_logic_vector(13 downto 0);
      ADC2_D : in std_logic_vector(13 downto 0);
      -- dac reset signals
      DAC1_RESET : out std_logic;
      DAC2_RESET : out std_logic;
      -- dac setup
      DAC1_MOD0 : out std_logic;
      DAC1_MOD1 : out std_logic;
      DAC2_MOD0 : out std_logic;
      DAC2_MOD1 : out std_logic;
      -- dac clock divider setup
      DAC1_DIV0 : out std_logic;
      DAC1_DIV1 : out std_logic;
      DAC2_DIV0 : out std_logic;
      DAC2_DIV1 : out std_logic;
      -- led flash signals
      LED1_Red : out std_logic;
      LED2_Red : out std_logic;
      LED1_Green : out std_logic;
      LED2_Green : out std_logic;
  );
end Toplevel;
```

Top level entity. In this example CLK1_FB is fed down from the Clock FPGA to the User FPGA. The standard clock bitfile asc_clk_2v80.bit is used that simply takes the 105MHz module crystal clock source and sends it to the ADCs and DACs as well as the main User FPGA.

In this example the RESETl is the active-low System Reset signal that can be controlled via FUSE.

It connects the data buses from the ADCs and DACs but also has pins defined to control the operational mode of the DACs. These pins are DAC1_MOD and DAC1_DIV etc.

Note the inclusion of the CONFIG_DONE output signal which should be driven low when the design configures to indicate to the reset of the system that it has configured.
architecture Behavioral of Toplevel is

-- clock components
component BUFG
port (    
I : in std_logic;
O : out std_logic
);
end component;

component IBUFG
port (    
I : in std_logic;
O : out std_logic
);
end component;

component DCM
generic (    
DLL_FREQUENCY_MODE : string := "LOW";
DUTY_CYCLE_CORRECTION : string := "TRUE";
STARTUP_WAIT : string := "FALSE"
);
port (    
CLKIN    : in std_logic;
CLKFB    : in std_logic;
DSSEN    : in std_logic;
PSINCDEC : in std_logic;
PSEN     : in std_logic;
PSCLK    : in std_logic;
RST      : in std_logic;
CLK0     : out std_logic;
CLK180   : out std_logic;
CLK270   : out std_logic;
CLK2X    : out std_logic;
CLK2X180 : out std_logic;
CLKDV    : out std_logic;
CLKFX    : out std_logic;
CLKFX180 : out std_logic;
LOCKED   : out std_logic;
PSDONE   : out std_logic;
STATUS   : out std_logic_vector(7 downto 0)
);
end component;

-- end of clock components
-- internal clock and reset signals
signal    
CLKIN_OSC, CLKFB_OSC, CLK_OSC, RESET, RSTl : std_logic;
-- temporary registers
signal    
ADC1, ADC2 : std_logic_vector(13 downto 0);
-- common ground
signal    
GND : std_logic;
begin
    GND <= '0';
    RESET <= not RESET;
    -- clock deskew section
    -- IBUFG Instantiation for CLK_IN
    U0_IBUFG : IBUFG
    port map (    
I => CLK1_FB,
O => CLKIN_OSC
);
    -- BUFG Instantiation for CLKFB
    U0_BUFG : BUFG
    port map (    
I => CLKFB_OSC,
O => CLK_OSC
);
    -- DCM Instantiation for internal deskew of CLK0
    U0_DCM : DCM
    port map (    
CLKIN => CLKIN_OSC,
CLKFB => CLK_OSC,
DSSEN => GND,
PSINCDEC => GND,
PSEN => GND,
PSCLK => GND,
RST => RESET,
CLK0 => CLKFB_OSC,
LOCKED => RSTl
);
    -- end of clock deskew
    -- module configured
    CONFIG_DONE <= '0';
    -- set low pass filter response and no zero stuffing for both DACs
    DAC1_MDD0 <= '1';
    DAC1_MOD0 <= '0';
    DAC1_MDD1 <= '1';
    DAC1_MOD1 <= '0';
    DAC2_MDD0 <= '1';
    DAC2_MOD0 <= '0';
    DAC2_MDD1 <= '1';
    DAC2_MOD1 <= '0';
    -- disable resets for DACs
    DAC1_RST <= '0';
    DAC2_RST <= '0';
    -- optimum settings for sampling rate
    DAC1_DIV1 <= '1';
    DAC1_DIV0 <= '1';
    DAC2_DIV1 <= '1';
    DAC2_DIV0 <= '1';
end architecture;

In this example the DCM and clock circuitry are manually included at this level of the VHDL rather than using a generated clock module. This is to show how it is done manually in the code.

Note that the DCM has been declared to be in the low frequency mode. This is suitable for this example as the 105MHz clock input is within the LOW frequency operating mode of the DCM.

GND is declared as a signal so it can be assigned a value to improve the readability of the code further down.

GND is then assigned to be a single bit and to be LOW.

The reset signal is active-Low when it is input to the chip. However, the reset signal needs to reset a DCM which has an active high reset input. Hence the need for the inversion of the input active-low reset signal.

Following this the IBUFG, BUFG and DCM components are instantiated to create a typical CLK0 DCM circuit.

The CONFIG_DONE signal is driven low as this allows the reset of the system to determine that the main User FPGA has successfully configured.

The DAC mode control signals are set to specific values for operation. In this example these are fixed in the design but these could equally be set by a value in a software controllable register in a user design.

It is important that the reset signals to the DACs are not left floating. In this example these are tied to 0.
17.4 Host Interface Example

17.4.1 Example Overview

The XtremeDSP Development Kit-IV CD and installation also includes an example of a host interface that makes use of the 'Interface FPGA to User FPGA Interface Core'. This example is based on the information included in the applications notes:

- **PCI to User FPGA Interface Core** (Included on the FUSE CD).
- **XtremeDSP Kit Ping Example** (Included on the XtremeDSP Development Kit-IV CD).

This example is intended to provide additional information and insight on the software code, to allow for a greater understanding on building a host interface to your Kit designs.

17.4.2 Source

In this example there is source for both VHDL and for C.

- The VHDL source files are provided on the XtremeDSP Development Kit-IV CD in the location 'CD ROM Drive\Examples\host_interface_basic\source'.
- The C source files are provided on the XtremeDSP Development Kit-IV CD in the folder 'CD ROM Drive\Examples\host_interface_basic\CCodeTester'.

17.4.3 Implementation

Apart from the source files a Xilinx ISE project has been included on the XtremeDSP Development Kit-IV CD at the location: 'CD ROM Drive\Examples\host_interface_basic\ise\host_interface' or is installed to the location where you installed the Kit CD. This project has been created in Xilinx ISE 6.3i. A UCF is also provided in the source folder that includes all pin LOC and timing constraints.
In addition to this a Microsoft Visual Studio project and workspace are available. The project files are in 'CD ROM Drive\Examples\host_interface_basic\CCodeTester'.

17.4.4 Running the Example

To help run the example a Microsoft Visual Studio project has already been compiled into both a debug and release executable. Running either of these files. Note however that the card interface type should be changed in the code to match the Kit hardware interface (PCI or USB). The executables are located in:

- 'CD ROM\Examples\host_interface_basic\CCodeTester\release'
  or
- 'CD ROM\Examples\host_interface_basic\CCodeTester\debug'
library IEEE;
use IEEE.std_logic_1164.all;

entity host_interface is
  port (
    -- Interface clock.
    CLKB     : in  std_logic;
    -- Global reset.
    RSTl     : in  std_logic;
    -- Indicates whether Spartan can receive data.
    BUSY     : in  std_logic;
    -- Indicates whether Spartan has data to send.
    EMPTY    : in  std_logic;
    -- Indicates that ADIO is address or data.
    AS_DSl   : in  std_logic;
    -- Read/Write enable.
    RENl_WENl: out std_logic;
    -- Indicates if Spartan is being read or being written to.
    RDl_WR   : out std_logic;
    -- Interrupt to Spartan.
    INTl     : out std_logic;
    -- Test LEDs.
    LEDS     : out std_logic_vector (7 downto 0);
    -- Data IO between Spartan and Virtex.
    ADIO     : inout std_logic_vector (31 downto 0);
    -- Internal data bus.
    DATA     : inout std_logic_vector (31 downto 0);
    -- Internal DMA data bus.
    DMA_DATA : inout std_logic_vector (31 downto 0);
    -- DUMMY SIGNAL.
    DUMMYSIGNAL: out std_logic
  );
end host_interface;

architecture host_interface_arch of host_interface is

The top level entity makes use of the CLKB DIME Clock as the Primary Clock. In the documentation this is sometimes referred to as CLK1 or even DSP_CLK.

The entity has signals on it related to the interface to main User FPGA communications bus.

This is the declaration of the main component for the Interface to User FPGA Interface Core described in application note NT302-0000 Spartan to Virtex Interface.

component SV_IFACE
  generic ( -- Number of memory blocks in memory map in bit size.
    NUM_BLOCKSg : integer range 1 to 29;
    BLOCK_SIZEg : integer range 1 to 29;
    NUM_REGSg   : integer range 1 to 29);  
  port (
    -- Interface clock.
    CLK     : in  std_logic;
    -- Global reset.
    RSTl    : in  std_logic;
    -- Indicates whether Spartan can receive data.
    BUSY    : in  std_logic;
    -- Indicates whether Spartan has data to send.
    EMPTY   : in  std_logic;
    -- Indicates that ADIO is address or data.
    AS_DSl  : in  std_logic;
    -- DMA engine is writing data out.
    DMA_WEN : in  std_logic;
    -- DMA engine is reading data in.
    DMA_REN : in  std_logic;
    -- Interrupt.
    INT     : in  std_logic;
    -- Read/Write enable.
    RENl_WENl: out std_logic;
    -- Indicates if Spartan is being read or being written to.
    RDl_WR  : out std_logic;
    -- Interrupt to Spartan.
    INTl    : out std_logic;
    -- Current active address.
    ADDRESS : out std_logic_vector (30 downto 0);
    -- Write data into register.
    WRITE_STROBE : out std_logic;
    -- Read data from register.
    READ_STROBE : out std_logic;
    -- Current DMA count.
    COUNT   : out std_logic_vector (31 downto 0);
    -- Enable DMA engine.
    DMA_ENABLE : out std_logic;
    -- DMA direction.
    DMA_DIRECTION : out std_logic;
    -- DMA select.
    DMA_SEL  : out std_logic_vector (3 downto 0);
    -- DMA control is ready for DMA engine to send data.
    DMA_RDY : out std_logic;
    -- DMA control has data for DMA engine to read.
    DMA_DATA : inout std_logic;
    -- Reset to reset of Virtex.
    RST     : out std_logic;
    -- Synchronous reset.
    SYNC_RESET : out std_logic;
    -- DMA’s reset.
    DMA_RESET : out std_logic;
    -- DMA IO between Spartan and Virtex.
    ADIO    : inout std_logic_vector (31 downto 0);
    -- Internal data bus.
    DMA_DATA: inout std_logic_vector (31 downto 0);
    -- Internal DMA data bus.
    DMA_DATA: inout std_logic_vector (31 downto 0)
  );
end component;
component SYNCFIFO
port (RCLK : in std_logic;
WCLK : in std_logic;
READ_EN : in std_logic;
WRITE_EN : in std_logic;
FIFO_RST : in std_logic;
D : in std_logic_vector (31 downto 0);
Q : out std_logic_vector (31 downto 0);
FIFO_STATUS : out std_logic_vector (4 downto 0);
FIFO_FULL : out std_logic;
FIFO_EMPTY : out std_logic;
);
end component;

--Declare a clock module that contains the DCM
component dimeclk_module
port (rst_in : in std_logic;
clkin_in : in std_logic;
latched_out : out std_logic;
clk0_out : out std_logic);
end component;

--Declare a signal for the internal clock signal produced by the DCM in the clock module.
signal CLKBi : std_logic;

--Declare a signal for the locked signal from the clock module.
signal CLKB_LOCKED : std_logic;

--Declare delayed versions of some of the host interface control signals.
signal EMPTY1, EMPTY2 : std_logic;
signal AS_DS1, AS_DS2 : std_logic;

--DMA control
signal DMA_WEN : std_logic;
signal DMA_REN : std_logic;

--DMA control
signal DMA_ENABLE : std_logic;
signal DMA_DIRECTION : std_logic;
signal DMA_DATA : std_logic_vector (31 downto 0);
signal DMA_DATA_AVAILABLE : std_logic;

--Register control
signal ADDRESS : std_logic_vector (30 downto 0);
signal WRITE_STROBE : std_logic;
signal READ_STROBE : std_logic;
signal DATA : std_logic_vector (31 downto 0);

--Declare an internal version of the interrupt signal to the host interface
signal INT : std_logic;

--Declare the output reset signal from the host interface.
signal RST : std_logic;

--Declare the inverted version of the external reset signal. This is the active-high version.
signal RST_EXT : std_logic;

--Declare the inverted version of the external reset signal. This is the active-high version.
signal RST_INTl : std_logic;

--FIFO data interfaces
signal FIFO_AFULL : std_logic;
signal FIFO_EMPTY : std_logic;
signal FIFO_STATUS : std_logic_vector (4 downto 0);
signal FIFO_WEN : std_logic;
signal FIFO_REN : std_logic;
signal FIFO_IN : std_logic_vector (31 downto 0);
signal FIFO_OUT : std_logic_vector (31 downto 0);

--Define signals for the registers in the design
signal REG1 : std_logic_vector (31 downto 0);
signal REG2 : std_logic_vector (31 downto 0);
signal REG1_WR : std_logic;
signal REG2_WR : std_logic;
signal REG1_RD : std_logic;
signal REG2_RD : std_logic;

begin
--Invert the active-low reset input to the FPGA to convert it to an active-high reset
RST_EXT <= not(RST);

--Declare a clock module
Inst_dimeclk_module : dimeclk_module port map(
rst_in => RST_EXT,
clkin_in => CLKB,
latched_out => CLKB_LOCKED,
clk0_out => CLKBi);

--Create a register to register the locked signal into the clock domain before use in the rest of the system.

process(CLKBi)
begin
if (CLKBi and and CLKBi = '1') then
RST_INTl <= CLKB_LOCKED;
end if;
end process;

This declaration is for a 511x32 FIFO which is included as a target for data. The target can be burst to or from for read and writes from the host PC.

In this design we make use of a generated clock module that has been produced using the DCM Architecture Wizard in the Xilinx ISE tools.

Various internal signals are declared.

A number of signals are declared that represent the registers in the design. Corresponding read and write control signals are also declared here.

The external active-low reset is inverted here to provide an active-high reset that is required by a number of components such as the DCM components in the clock module.

The locked signal from the DCM in the clock module is then used after a register, as the reset for the rest of the system.
Feature Examples

The Interface to User FPGA Interface Core is now instantiated with generics set appropriately. Please see application note NT302-0000 Spartan to Virtex Interface for more details on these generics.

This core is instantiated and then the interface side signals are connected to top level ports. The user side signals are assigned to internal nets.

Note that DMA_Sel is not used in this example as it is assumed a single DMA channel is desired. Note that the DMA channels are set by the DMA_Sel and are purely for decoding the location of the burst data on the card.

Instantiate the FIFO that will be used to store burst of data. This FIFO is used to demonstrate how to connect to the sv_iface component. In user designs the FIFO may be any other specific component that can receive data.

The FIFO data ports are connected to the DMA_DATA port on the sv_iface core.

It is important for the sake of interfacing that some measure of FIFO contents are fed back to the sv_iface component to indicate when the FIFO is almost full.

Using the FIFO status along with the control signals from the interface core, FIFO read and write enable signals are generated.

Some of these control signals require to be registered to allow for safe usage.

Decoding of the address and control signals is now required in order to create read and write control signals for the individual registers in the design.

When the registers are selected for readback to the host their values are put onto the bi-directional databus to the interface core.

Infer the actual two registers.

www.BDTIC.com/XILINX
Map part of the two registers to the LEDs on the hardware. Note that 8 LEDs appear to be specified but in the actual implementation only 4 are wired to physical LEDs.

The dummy signal is used here to stop the synthesis tool optimizing out parts of the registers that are not specifically in use. In real designs the outputs of the registers actually provide a specific purpose. In this case, as we only write and read from them with no part of the following circuit being dependent upon them, the synthesis tool removes the registers in part. The inclusion of the dependency of the dummy signal on the register values ensures that for the sake of this example the registers are not optimized out.
C Code Listing (OpeningASingleCard.c)

// Opening Cards Demo
// This is a simple program to show how to locate and open a card.

#include "dimesdl.h"
#include "vidime.h"
#include <stdio.h>
#include "<stdio.h>

DWORD ModuleNumber=0;
// THIS NUMBER NEEDS TO BE CHANGED TO THE DESIRED MODULE NUMBER.
DWORD PrimaryFPGADeviceNum=1;
// THIS NUMBER NEEDS TO BE CHANGED TO THE MODULE DEVICE NUMBER.
DWORD SecondaryFPGADeviceNum=0;
// THIS NUMBER NEEDS TO BE CHANGED TO THE MODULE DEVICE NUMBER.

char Filename1[]="host_interface.bit";
char Filename2[]="osc_clock_2v80.bit";

int main(int argc, char* argv[])
{
    LOCATE_HANDLE hLocate = NULL;
    DWORD ErrorNum,NumOfCards,LoopCntr,LEDs;
    char ErrorString[1000];
    DIME_HANDLE hCard1;
    double ActualFrequency;
    VIDIME_HANDLE viHandle;
    DWORD Result, error=0;
    DWORD j=0;
    DWORD ReadData[2048];
    DWORD WriteData[2048];

    for(j=0; j<2048; ++j)
    {
        WriteData[j]=j+1;
        ReadData[j]=0;
    }

    printf("BIST Embedded Test - Test!
    //Call the function to locate all Nallatech cards on the PCI interface.
    if ( (hLocate = DIME_LocateCard(dlPCI,mbtALL,NULL,dldrDEFAULT,dlDEFAULT)) == NULL)
    {
        //Error hLocate NULL
        //Print the error then terminate the program
        DIME_GetError(NULL,&ErrorNum,ErrorString);
        printf("Error Number %d
        printf("%s
        exit(1);
    }

    //Determine how many Nallatech cards have been found.
    NumOfCards = DIME_LocateStatus(hLocate,0,dlNUMCARDS);
    printf("%d Nallatech card(s) found.

    A simple loop is carried out to create some test data in the WriteData array.
    The first step is to obtain a handle to the cards detected in the system by FUSE. This is done using the DIME_LocateCard function which returns a handle. It is important to note here that the PCI interface type has been selected ‘dPCI’. If you wish to detect cards on the USB interface this should be changed to ‘dUSB’.

    Header files are included here.
    Dimesdl.h contains the main FUSE header for the C/C++ API. This contains a number of declarations that are used in the following code.
    Vidime.h contains the header for the functions used to simplify the software interface to the Interface FPGA to User FPGA Core.
    A few variables are defined here for ease of use. They are pre-set for the XtremeDSP Kit and do not need to be changed.
    Filenames are then specified for the purposes of the example.
    The main function includes more declarations for variables in the system. Also some data areas are reserved statically, i.e. ReadData and WriteData. These are used to demonstrate data transfer to and from the interface.
The locate handle can then be used to fund out information on the cards that have been detected in the system. The DIME_LocateStatus function uses the locate handle and can retrieve information about the hardware such as motherboard types etc.

The next key step is to obtain a handle to a specific card in the system. This is done using the DIME_OpenCard function. Again this uses the locate handle but now returns a specific card handle.

Status information can be obtained about a specific card given a specific card handle. The DIME_CardStatus function can be used for this.

As a test of the host PC communication to the PCI or USB interface on the Kit hardware, simply change the user status FPGAs on the motherboard.

Now enable the resets, set the clocks to the required frequencies and then configure each FPGA whilst the system is in reset. Once the configuration is complete a standard reset sequence is followed to make sure the device and design properly start.

A handle can now be obtained for the actual interface to the Interface to User FPGA Core. This is done using the viDIME_Open function.
There are a number of relevant application notes on the supplied CDs, with additional examples. This section lists the application notes that may be of interest, with a brief description of their contents.

- **XtremeDSP Kit Ping Example**
  - Provides another example of building a host interface to a design on the main User FPGA.
- **XtremeDSP Kit Analog Capture**
  - Provides an example of loading data to memory in the design where stimulus from the DACs is captured via the ADCs and read back to the host. This example also makes use of the FUSE Toolbox for MATLAB® which allows the FUSE API to be used directly within MATLAB scripts.
- **ZBT Controller**
  - Gives details of a Nallatech ZBT core.
- **XtremeDSP Kit ZBT Design**
  - Gives details on using the Nallatech ZBT controller core to interface to the ZBT used in the Kit.
Part VI: Xilinx ISE Support

This part of the User Guide provides information on common Xilinx ISE settings for FPGA designs running on the XtremeDSP Development Kit-IV hardware.
Section 18

Common ISE Settings

In this section:

• Synthesis and Implementation Settings

18.1 Synthesis and Implementation Settings

This section details the synthesis and implementation settings, which should be used for the development of FPGA designs to run on Nallatech hardware.

18.1.1 Synthesis Options

When developing FPGA designs to run on Nallatech hardware, it is not necessary to select any specific settings for the synthesis of HDL code for FPGA designs.

18.1.2 Implementation Options

Developing FPGA designs to run on Nallatech hardware with on board Xilinx FPGAs will ultimately require use of the Xilinx Implementation tools to take the synthesized design to the hardware device. These tools are available in a variety of formats, including Alliance, Foundation and ISE.

When performing the implementation stage of the design process, some settings are mandatory and need to be specified for the design to configure and run on Nallatech hardware. This section details these settings.

Necessary Settings

1. Enable Readback and Reconfiguration

2. Select the JTAG Startup Clock (selected configuration clock)

These settings are easily accessed and set in the Xilinx ISE Foundation tools. The following screen captures are taken from the ISE 6.3i release.
If you right click on the process for 'Generate Programming File', go to properties on the pop-up menu and then select the tab for 'Startup Options'. You will see the options shown in Figure 75 on page 150.

![Figure 75: Startup Options](image)

Simply click on the pull-down menu for the 'FPGA Startup Clock' and select 'JTAG Clock'. Now click on the 'Readback options' tab. You will see the options shown in Figure 76 on page 150.

![Figure 76: Startup Options](image)

If it is not already selected, click on the pull-down menu for 'Security' and select 'Enable Readback and Reconfiguration'.

Failure to enable readback and reconfiguration will result in the value being returned from the Virtex-4 status register of 0x0 during the configuration sequence which will be flagged as an error. This will manifest itself in the configuration software reporting an error of DONE LOW, INIT LOW, No CRC errors.

If reconfiguration has not been enabled and you configure once, it is necessary to cycle the power to the FPGAs in order to clear the security protection on the FPGA.
Part VII: Xilinx Impact Support

This part of the User Guide provides details on how to use the Xilinx Impact Support Tool in conjunction with the XtremeDSP Development Kit-IV.
Section 19

Impact Support

In this section:

- Support for the Xilinx Impact Tool.
- How to Establish a Connection
- Program User FPGAs via a Download Cable

19.1 Introduction

The Xilinx Impact tool can be used to configure the User FPGAs in the XtremeDSP Development Kit-IV. This section details how the Impact tool can be used with the Kit.

19.2 Set up a Connection

19.2.1 Connect a JTAG Download Cable

A download cable is required in order to connect to the general JTAG chain through which the User FPGAs are configured. Supported cables are the Parallel-III or Parallel-IV cables from Xilinx, which can be connected to the two headers on the board. One header supports flying lead connections from either pod and the other supports the faster ribbon. Details of these headers are included on page 93.

19.2.2 Open the Card to Enable Power Supplies

In order to detect all the devices in the JTAG chain the module power supplies must be enabled. The power supplies for the module are on when the power good LEDs for PSUB to D are green rather than red. Please refer to page 98 for more details on the module power supplies.

If using the Kit standalone with the external power supply

To enable the power supplies when using the external power supply, jumper (J17) must be fitted. This allows the module power supplies to come on as soon as power is supplied to the board. It also sets both CLK A and CLK B to 40MHz.

If using the Kit in a PCI slot

To enable the power supplies when using the Kit in a PCI slot, open the Kit in the FUSE Probe Tool as shown in Figure 77 on page 156.

Using the Kit in a PCI slot provides greater bandwidth and therefore faster cosimulation for the Kit.
After opening the card in FUSE carry out the following procedures:

1. Enable the resets to the cards by checking the reset box. You should enable the resets during configuration and release them once all devices have been configured.

2. Set the oscillators to the required frequencies before configuring your design.

19.2.3 Alternative Method of Enabling Power Supplies

To enable the power supplies when using the external power supply jumper (J17) must be fitted. This allows the module power supplies to come on as soon as power is supplied to the board.

The power supplies for the module are on when the power good LEDs for PSUB to D are green rather than red. Please refer to page 100 for more details on the module power supplies.

Note that the power supplies are not closed down when the card is closed in FUSE. Therefore, you only need open the card once during initial mains power on to enable the module power supplies. However, you still need to open a card in FUSE to control the oscillators and the resets.
19.2.4 Launch Impact

The Impact tool can be launched from the Xilinx ISE->Accessories program group. On startup you are presented with a selection of the operation mode as shown in Figure 78 on page 157.

Figure 78: Operation Mode Selection

To configure devices in the general JTAG chain, select 'Configure Devices'. Then click 'Next' to continue.

Figure 79: Configure Devices Dialog
Select 'Boundary Scan Mode' as we are using JTAG to configure the devices on the hardware. Click on 'Next' to continue.

![Figure 80: Boundary Scan Mode Selection](image)

Select to automatically connect to and identify boundary scan chain. Click 'Next' to continue. You will then see the scan of the JTAG devices running, as shown in Figure 81 on page 158.

![Figure 81: Scanning for Devices](image)

Once this scan completes, five devices should be shown in the chain.

![Figure 82: Showing Detected Devices](image)
Impact will then prompt for configuration files for each device in the chain. It is not necessary to assign configuration files at this time as this can be carried out manually.

Please note that the XC95144XL CPLD should not be programmed and nor should XC18V02 PROM unless a manual firmware update is being carried out.

**Setting Cable Speeds**

One aspect to the support for different cables is that different configuration rates are supported by different cable leads. The Parallel-IV pod can support a ribbon cable header or a flying lead header. The ribbon cable, due to it’s nature, can operate at a higher rate than the flying lead connections. Therefore, if you are using flying leads ensure that a suitable rate is being selected.

Go to the main menu in Impact, *Edit->Preferences*. This brings up the dialog shown in Figure 83 on page 159.

![Figure 83: Setting Cable Preferences](www.BDTIC.com/XILINX)

There is a section for 'Cable Leads (PC-IV)'. If you are using the flying leads this should be set to 2.5MHz, if you are using the ribbon cable this may be set to a higher setting.

**Assigning Bitfiles and Configuring**

To assign bitfiles to the Clock FPGA and the main User FPGA, right click on each device and select *Assign New Configuration File*. This brings up a dialog to browse to the bitfile of your choice. Please note that you may wish to change the 'Files of type' to *.bit unless already selected.
After assigning bitfiles you should now configure the devices. To do this right click on each device in turn and select 'Program'. This will bring up the programming dialog shown in Figure 84 on page 160.

![Programming Dialog](image)

**Figure 84: Programming Dialog**

Click 'OK' to start the programming. You will see the operation being executed.
Part VIII: Chipscope
ILA Support

This part of the User Guide provides details on how to use the Xilinx Chipscope ILA Tool in conjunction with the XtremeDSP Development Kit-IV.
Section 20

Chipscope ILA Support

In this section:

- Introduction
- Support for the Xilinx Chipscope ILA Tool
- How to Establish a Connection
- Using Chipscope with the XtremeDSP Development Kit-IV

20.1 Introduction

Xilinx supply an optional tool called Chipscope Pro which is not included in the Kit. However details of its use are included here as some users may have access to Chipscope and may wish to use it on the Kit. This section provides information on using Chipscope through a worked example that is included on the XtremeDSP Development Kit-IV CD in the folder: ‘CD ROM Drive\Examples\chipscope_example’.

Full details on the Chipscope tool are provided in the Chipscope User Guide supplied with the product. Please refer to this User Guide for more details on the use of Chipscope.

Note that details on how to make use of Chipscope within the Xilinx System Generator tool are contained in "Part X:Xilinx System Generator Support" on page 189.

20.2 Connect a JTAG Download Cable

A download cable is required in order to connect to the general JTAG chain through which the User FPGAs are configured. Supported cables are the Parallel-III or Parallel-IV cables from Xilinx, which can be connected to the two headers on the board. One header supports flying lead connections from either pod and the other supports the faster ribbon. Details of these headers are included on page 215 and page 216.
20.3  **XtremeDSP Development Kit-IV Chipscope Example**

20.3.1  **Overview**

This example is based around a simple 'ledsnake' design which consists of a counter connected to available LEDs, with the remaining bits connected to a header (which can be studied on a logic analyzer). The following steps should be followed to add Chipscope to a design:

- Create the ICON and ILA components using the corresponding Chipscope applications. These are effectively a controller component (ICON) and a data capture component (ILA).
- Manually instantiate the generated components in the design and connect them up appropriately. Alternatively the Chipscope Pro inserted tool can be used to manually insert components into existing designs.
- Connect to the design using a JTAG download cable, such as the Parallel-III or Parallel-IV, and analyze the design using the Chipscope Pro Analyzer.

In this example Chipscope Pro 6.3i has been used. However, similar procedures can be used for more recent versions of the tool.

20.3.2  **Creating the ICON and ILA Cores**

Chipscope Pro provides a tool called 'Chipscope Pro Core Generator'. This can be launched from the start menu as shown in Figure 85 on page 164.

![Figure 85: Chipscope Pro Core Generator](image-url)
Generate the ICON Core

This first component to generate is the 'ICON (Integrated Controller)' component. Select it and click 'Next'.

![Figure 86: ICON Generation Options I](image1)

Select the output netlist folder. For the sake of the example set it to the same location as the Xilinx ISE project file, i.e. 'Examples/chipscope_example'.

![Figure 87: ICON Generation Options II](image2)

Select to generate the ICON core.

On the next dialog (Figure 87 on page 165) leave the settings as 'VHDL', provided you are using VHDL. Then click 'Generate Core' to produce the ICON core.
Chipscope ILA Support

Once the ICON component has been generated (Figure 88 on page 166), click on 'Start Over' to generate the ILA component.

Generate the ILA Core

The second component to generate is the ILA (Integrated Logic Analyzer). In the screen shown in Figure 89 on page 166 select 'ILA' as the type.

Once the code generation completes select 'START OVER' as now need to generate the ILA core.
Click 'Next' to continue to the settings for the ILA component and set the output netlist folder as shown in Figure 90 on page 167.

Select the output netlist folder. For the sake of the example set it to the same location as the Xilinx ISE project file, i.e. 'Examples\chipscope_example.'

Then set the trigger width and data depth settings as they are requested.

Set the trigger width at 16 bits and leave it as a basic match type.
When ‘Generate Core’ is selected the tool runs and produces the ICON core. Then click on ‘Close Button’ to exit the Core Generator.

Set the Data Same as Trigger to be checked. Also set the Data Depth to be 16384 samples.

Select to generate the ILA core.
20.3.3 Manually Instantiating the ICON and ILA Cores in your Design

Once the cores have been created they should be inserted into the actual design you wish to monitor. In this example this is done manually in the VHDL through component declaration and instantiation of the ICON and ILA components. Details are provided in the following listing on page 170.
Chipscope ILA Support

Listing (ledsnake.vhd)

-- (c) Nallatech 1999
-- ledsnake.c
-- This application snakes a running stream of lit LED
-- Intended as a confidence tester
--
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.std_logic_unsigned.all;

definition ledsnake is
port (CLK : in std_logic;
RSTl : in std_logic;
LED : out std_logic_vector(47 downto 0));
end ledsnake;

architecture ledsnake_arch of ledsnake is
-- ICON Pro core component declaration
--
component icon
port
  control0 : out std_logic_vector(35 downto 0);
end component;

-- ILA Pro core component declaration
--
component ila
port
  control : in std_logic_vector(35 downto 0);
  clk     : in std_logic;
  trig0   : in std_logic_vector(15 downto 0);
end component;

signal LEDi        : std_logic_vector(47 downto 0);
signal COUNT       : integer;

begin
-- ICON Pro core instance

i_icon : icon
port map
  (control0 => control);

-- ILA Pro core instance

i_ila : ila
port map
  (control => control,
   clk => CLK,
   trig0 => trig0);

trig0 <= LEDi(15 downto 0);
-- Invert as active low LEDs

process (RSTl, CLK)
begin
  if RSTl = '0' then
    LEDi <= (others => '0');
  elsif CLK'event and CLK = '1' then
    LEDi <= LEDi+1;
  end if;
end process DOSNAKE;
end ledsnake_arch;

Declare the components for the ICON controller and the ILA logic analyzer.

Instantiate the ICON core

Instantiate the ILA core

Connect the trigger port to the internal LEDs signal.

Invert the internal LEDs signal and connect to the actual LEDs port on the top level.

Create a process that produces the actual counter that creates the ledsnake in the design.
Once this code has been updated the actual design needs to be implemented. An ISE project has already been created called ‘chipscope_example.npl’, and is included on the XtremeDSP Development Kit-IV CD in the following location: ‘CD ROM Drive\Examples\chipscope_example’. A bitfile has also been created and is included in the top level of the Chipscope example called ‘ledsnake.bit’.

20.3.4 Analyzing the Design

Once the bitfile has been created the design must be analyzed using the Chipscope Pro Analyzer. Follow the steps below to analyze the ‘ledsnake’ design.

Setup the Design Using FUSE Probe Tool

The simplest way to setup the design in the FPGA is to use the Nallatech FUSE Probe Tool. This is opened either from the Windows start menu or by double clicking on the Nallatech icon in the Windows task bar.

![Figure 94: Initial FUSE Probe Tool Window](image-url)
Once the FUSE Probe Tool has appeared, the card should be opened for access. To do this click on the ‘Open Card’ button and select the appropriate interface, i.e. PCI or USB.

FUSE then detects all cards in the system and returns a list of those detected on the specific interface.
Select a specific card and then click the 'Open Cards' button to open the card in FUSE as shown in Figure 97 on page 173.

Now assign the 'ledsnake.bit' bitfile to the main User FPGA (XC4VSX35-10FF668). To do this, right click on the Virtex-4 XC4VSX35-10FF668 device listed in the device tree. Then select 'Assign Bitfile' to bring up a dialog to browse to the bitfile. Select the leds nake bitfile from '\Examples\chipscope_example' folder. Now click on the Resets Tab and enable all the resets, as shown in Figure 98 on page 173.
Once the resets are enabled, the clocks should be set. In this example only one of the clocks is used and so only one clock is set.

![Setting the Oscillator](image1)

**Figure 99: Setting the Oscillator**

Now configure the main User FPGA by right clicking on the Virtex-4 XC4VSX35-10FF668 and configure the device. After a delay, which is significantly longer on USB, a message is returned reporting the configuration of the device.

![Log Configuration Result](image2)

**Figure 100: Log Configuration Result**
Finally, go back to the **Resets** tab and do the following:

- Uncheck FPGA Reset
- Uncheck System Reset
- Click the ‘**Interface Reset**’ button
- Check the FPGA Reset again
- Check the System Reset again
- Uncheck the System Reset again
- Uncheck the FPGA Reset again

**Chipscope Pro Analyzer**

The design is now ready to be examined in the Chipscope Pro Analyser tool. This can be opened from the Windows Start menu.

![Chipscope Pro Analyzer Start-up screen](image)

*Figure 101: Initial Chipscope Pro Analyzer Start-up screen*
Once the analyzer has started it must now establish a connection through the JTAG cable. Go to the menu and select 'Cable->Xilinx Parallel Cable'. The tool scans the JTAG chain and provides a list of devices detected. Click 'OK' to continue. The communication should now be established and the ILA units and signals are displayed. Further details on driving the Analyzer are provided in the Chipscope documentation.
The design should now run on the chip - to test it request a capture of samples by clicking on the black arrow button in the top left toolbar in Figure 104 on page 177. After a short delay the samples are shown in the waveform and you can see a counting sequence as expected.

Figure 104: Captured Data
This part of the User Guide provides details on how to use the Xilinx Embedded Developer’s Support Tool in conjunction with the XtremeDSP Development Kit-IV.
Section 21

Xilinx Embedded Developer’s Kit (EDK) Support

In this section:

- Introduction
- Design Notes
- EDK Example

21.1 Introduction

The Xilinx Embedded Developers Kit is a set of tools which allows designers to create designs for Xilinx FPGAs that make use of either the Microblaze soft processor core in the Virtex-4 silicon. The EDK tools are not included in the Kit and the details provided here are provided to support users who have access to the EDK tools and wish to make use of them with the Kit.

21.2 Design Notes

21.2.1 Resets

The resets that can be controlled from the host interface are all active-LOW which is important to consider when designing a system. You can create a microprocessor design as a submodule in a top level design, where the clock management and reset management are carried out.

21.2.2 Using the ZBT as a Peripheral

The ZBT can be connected to the embedded systems using the OPB EMC (External Memory Controller) peripheral provided in the EDK distribution. There are a number of parameters that need set for this controller as follows:

PARAMETER C_MEM0_WIDTH = 32
PARAMETER C_SYNCH_MEM_0 = 1
PARAMETER C_MAX_MEM_WIDTH = 32

The following pins are used to connect to the ZBT chips:
PORT Mem_DQ = fpga_0_Generic_External_Memory_Mem_DQ, which is a STD_LOGIC_VECTOR(31 downto 0) port.

PORT Mem_A = fpga_0_Generic_External_Memory_Mem_A, which is a STD_LOGIC_VECTOR(31 downto 0) port.

PORT Mem_WEN = fpga_0_Generic_External_Memory_Mem_WEN, which is a STD_LOGIC port.

PORT Mem_CKEN = fpga_0_Generic_External_Memory_Mem_CKEN, which is a STD_LOGIC port.

PORT Mem_OEN = fpga_0_Generic_External_Memory_Mem_OEN, which is a STD_LOGIC port.

PORT Mem_CEN = fpga_0_Generic_External_Memory_Mem_CEN, which is a STD_LOGIC port.

PORT Mem_ADV_LDN = fpga_0_Generic_External_Memory_Mem_ADV_LDN, which is a STD_LOGIC port.

When physically connecting the address bus from the EMC peripheral to the address lines of the ZBT note that some translation of the address pins is required. In the case of the XtremeDSP Development Kit-IV note the following mapping:

ZBT_A(0 to 18) <= fpga_0_Generic_External_Memory_Mem_A(11 to 29)

Note that this can simply be replicated for the second independent bank of ZBT memory on the board.

### 21.2.3 XMD Support

XMD is used to debug code running on embedded microprocessors. It is possible to connect to XMD via a JTAG or UART connection. The JTAG headers on the board can be used to provide XMD access via a JTAG connection, i.e. a JTAG_OPB_UART peripheral. Note that the main User FPGA is device 4 in the JTAG chain for XMD.

Alternatively a serial port connection can be used. There is a Nallatech specific test header (J9 and J12) that also provides RS232 level shifters. No cable is provided in the Kit to connect to this header, however the pinouts are given in “Part XII: Reference Information” on page 227. The header allows a straight wiring connection to be made with the serial ports on a PC. The RS232 level shifters translate between the voltage specification of the FPGA and that of the serial ports on the PC.
21.3 EDK Example

A simple example is provided on the XtremeDSP Development Kit-IV CD in the following location: ‘CD ROM Drive\Examples\edk_example’ folder. This example platform contains the following:

- Microblaze core
- OPM MDM (Debug module)
- Two EMC peripherals to connect to the two independent ZBT banks
- OPB_GPIO peripheral
- OPB_UartLite UART peripheral for STDIO
- DCM block for handling the system clock
- Two DCM blocks for handling the clock to the ZBT banks

The intention of this design example is to show how certain aspects of the Kit can be used in the EDK tool, rather than providing insight into using EDK. The EDK tools are supplied with an extensive documentation set to explain the flow, tools and components used. The main EDK Platform Studio project is provided in the example folder and is called 'system.xmp'. Open this file to show the main project which is displayed in Figure 105 on page 183.

![Figure 105: Main XPS Project](image-url)
The design has already been created and the ISE project is included in the proj_nav subfolder. A User Constraint File (UCF) is also included called system.ucf.

### 21.3.1 Load the FPGA Design with FUSE

Prior to connecting the debugger to the design, the design should be loaded, the oscillators setup and the resets to the design toggled. Launch the FUSE Probe Tool and assign the `\implementation\download.bit` file to the main User FPGA (XC4VSX35-10FF668).

Set the Oscillators to 50Mhz i.e. 50000 in the FUSE Probe Tool. Right-click on the XC4VSX35 and select to configure it. You will see the result in the main session log as shown in Figure 106 on page 184. Finally toggle the resets to the design. Check and then uncheck both the System Reset signal to ensure proper startup of the design. At this point you will see the LEDs (numbers 1 and 2) on the module toggling through a short sequence showing that a test program is running on the Kit.
21.3.2   Connect via XMD

XMD is then used to connect to the design for the purposes of debugging. From within XPS, go to tools and the click on ‘XMD’. XMD will then connect to the chain and then the ppc405_0 in the main User FPGA design. The successful connection is shown in Figure 107 on page 185.

![Figure 107: Successful XMD Connection](image-url)
21.3.3 Start the Software Debugger

Once XMD has successfully connected, the software debugger can be started. In XPS go to 'tools' and then 'Software Debugger'.

![Software Debugger](image1)

The software debugger starts showing the main code. It is now necessary to connect the software debugger to the TCP port opened by XMD. In the software debugger go to Run->Connect to target. In the dialog that appears select the target type and hostname as shown in Figure 109 on page 186. Click 'OK' to bring up a prompt which states that a connection was established.

![Set the Target Selection](image2)
Then go to 'Run->Run'. You will see the program ELF file being downloaded to the BRAM in the design. Once it is complete it will breakpoint at the first valid line as shown in Figure 110 on page 187.

![Figure 110: First Line Breakpoint](image)

From this point the debugging controls can be used to step through the program and look at local variable and memory.
Part X: Xilinx System Generator Support

This part of the User Guide provides details on how to use the Xilinx System Generator Tool in conjunction with the XtremeDSP Development Kit-IV.
Section 22

System Generator Support

In this section:

- Introduction
- Overview of Xilinx System Generator
- Using the HDL Netlist Flow
- Using the Cosimulation Flow
- Chipscope Use in System Generator

22.1 Introduction

Xilinx have developed a tool called System Generator which may be included as an evaluation version in the XtremeDSP Development Kit-IV pack. Alternatively contact Xilinx for details on the availability of evaluation versions of System Generator. This section provides information on using System Generator through worked examples that are also included on the Kit CD in the folder ‘CD ROM Drive\Examples\system_generator_examples’. If you have selected to install the examples locally then this folder will also be present on the PC.

Full details on the System Generator are provided through online help accessible within MATLAB. Also please refer to the System Generator documentation for further details on the use of System Generator. Details of System Generator are included here as some users may wish to use it on the XtremeDSP Development Kit-IV. Three main examples are included here to show the standard HDL netlist flow when using the Kit (QAM example), cosimulation flow (MAC FIR example), and finally an example of using Chipscope ILA with System Generator.

22.2 Overview of System Generator

System Generator is a system level modelling tool that facilitates FPGA hardware design and extends Simulink® in various ways in order to provide a powerful modelling environment that is well suited to hardware design. The tool provides high-level abstractions that are automatically compiled into an FPGA at the push of a button. The tool also provides access to underlying FPGA resources through lower level abstractions, allowing you to implement highly efficient FPGA designs.

Programming an FPGA using System Generator means describing a computation as a Simulink model, generating a hardware description from this model, and then compiling this hardware description into an FPGA configuration file, called a bitstream. The final step of compiling a hardware description into a bitstream is not unique to System Generator.

System Generator blocksets allow you to construct bit-accurate and cycle-accurate models of an FPGA circuit in Simulink. Nevertheless, it is universally true that a hardware engineer wants to see the design running in hardware. System Generator provides hardware cosimulation interfaces that make it possible to incorporate an FPGA directly into a Simulink simulation. The code generator has “Hardware Cosimulation” compilation targets (analogous to the HDL Netlist target) that automatically create a bitstream. After creating the bitstream, System Generator
automatically incorporates an FPGA hardware platform configured with this bitstream back into Simulink as a run-time block. When the design is simulated in Simulink, results for the compiled portion are calculated in hardware. This allows the compiled portion to be tested in actual hardware, and can speed up simulation dramatically.

22.3 Installing the System Generator Plug-In for the Kit

The XtremeDSP Development Kit-IV CD contains an install file to provide support for the Kit within the Xilinx System Generator Environment.

▼ To install the plug-in run the following command from the Matlab command window:

1. First change to the directory on the CD that contains the install program by typing:
   ```
   cd D:\System_Generator_Plugin (where D: is the drive letter of the CDROM drive).
   ```

2. Then run the actual installer program by typing:
   ```
   xlInstallIP('v2Pro_v4_Board_Support_Package.zip');
   ```

Once the installer completes, the following message appears in the Matlab command window:

```
System Generator v6.3 XtremeDSP V2Pro and V4 Development Kit files installed successfully.
```

It is recommended that MATLAB is restarted after running this installation program.

22.4 Using the HDL Netlist Flow (QAM Example)

22.4.1 Example Overview

This example shows a QAM example that is worked through the HDL Netlist Compilation flow. The output of System Generator is taken through ISE to produce a bitfile that can then be programmed onto the hardware.

Tool Requirements: ISE 6.3i and System Generator 6.3. The example will also require the use of an oscilloscope with a minimum of 2 channels.

ISE 6.3i must be used in conjunction with System Generator 6.3. Earlier versions of ISE will not function with System Generator 6.3.

22.4.2 Simulating the QAM Example

▼ To simulate the QAM Example use the following procedures:

1. From the MATLAB console, change the directory to the folder `\Examples\system_generator_examples\QAM`. If you have chosen to install the examples in the XtremeDSP Development Kit-IV then this folder will be present where you chose to install the Kit software. If you have chosen not to install these files, they can be copied from the examples folder on the supplied Kit CD. The following file is located in this directory:
2. Open sysgenqam16_dplr.mdl model from the MATLAB console. This design implements an equalized 16-QAM demodulator for use in a software defined radio. The receiver architecture provides sub-systems that demonstrate adaptive channel equalization and carrier tracking on a random QAM data source.

In addition to the System Generator demodulator components, the model includes Simulink subsystems that introduce channel effects and Doppler content into the data source. Scopes are provided at important nodes for analysis purposes. The operation of receiver is best illustrated with a long simulation duration, so that the points in the de-rotated constellation have sufficient time to converge.

3. Simulate the model by clicking on the 'Start simulation’ icon shown right. At this point, without modifying the model, you should be able to see the plots shown in Figure 112 on page 194.
You will see the filter values settling and the constellation output changing. The next step is to create the VHDL for the model and take the output to the Xilinx ISE tools to create a bitstream to program the FPGA.

4. Double click on the System Generator block in the model to bring up the parameters to set the compilation target.
• Set the compilation target at HDL Netlist.
• Set the part as Virtex-4 XC4VSX35-10FF668 if using the XtremeDSP Development Kit-IV.
• Note the FPGA Clock Period setting (9.5ns in this case) as this determines how fast the design is capable of running if using a free running clock. The dialog box should then be similar to that shown in Figure 113 on page 195.

5. Once these parameters have been set click on ‘generate’ to start the System Generator flow. This will create the VHDL for the design and will also create a Xilinx ISE Project Navigator File for the next stage of creating the implemented design on the FPGA itself.

6. Now open the ISE Project Navigator file that has been created. The file will be located in the folder you selected as the target directory. The default is ‘\Examples\system_generator_examples\QAM\sysgenqam16_work’. Open the file ‘sysgenqam16_dplr_clk_wrapper.npl’ within Xilinx ISE Project Navigator as shown in Figure 114 on page 196.
7. Right click on the process for 'Generate Programming File' and select 'Properties'. This brings up the options for creating the bitstream for the FPGA itself. Click on the Startup tab and set the startup clock to 'JTAG' as shown in Figure 115 on page 196.
8. Now click on 'Generate Programming File' and select 'Run'. You will see ISE run through synthesis, place and route and finally generation of the programming file. Once this is complete ISE should be closed.

9. Open FUSE to power up the board.
   - Select Start->Programs-> FUSE -> Software -> FUSE Probe
   - From FUSE, select Card Control -> Open Card. Then select USB for the interface and click on 'Locate Card'. At this point FUSE locates the BenONE-Kit Motherboard and the top left corner of the FUSE Probe Tool displays the FPGA information as shown in Figure 116 on page 197. If you have the card plugged into a PCI slot then select to open the card via PCI.

![Figure 116: Opening the Card in FUSE](www.BDTIC.com/XILINX)

10. Assign two bitfiles to the devices as follows.
   - Right click on the Virtex2 2v80 in the card browser and select 'Assign Bitfile'. In the file window that appears browse to \"Examples\system_generator_examples\QAM\bitfiles\" and select the 'osc_clock_2v80.bit' file.
   - Right click on the Virtex-4 XC4VSX35-10FF668 in the card browser and select 'Assign Bitfile'. In the file window that appears browse to \"Examples\system_generator_examples\QAM\sygenqam16_work\" and select the 'sygenqam16_dplr_clk_wrapper.bit' file. Note that if you have not generated this bitfile yourself though ISE in the previous steps a pre-generated bitfile is provided in \"Examples\system_generator_examples\QAM\bitfiles\" called 'sygenqam16_dplr_XC4VSX35-10FF668.bit'.
   - Right click on the Virtex2 2v80 in the card browser and select 'Configure Device' to configure the FPGA.
   - Right click on the Virtex-4 XC4VSX35 in the card browser and select 'Configure Device' to configure the FPGA.
11. View the output on the oscilloscope. Connect two of the MCX-BNC cables from the DAC outputs on the board to channels on the oscilloscope. Set the display mode of the scope to X-Y if it supports it. You will see either two streams of data (Figure 119 on page 199) or the constellation if using X-Y (Figure 118 on page 199). Some modification of time and voltage scales may be necessary dependent upon the scope used. Remember to set the input coupling for the channels to 50Ω on the oscilloscope.
Figure 118: Oscilloscope DAC Output from QAM Demo Design (XY Display)

Figure 119: Oscilloscope DAC Output from QAM Demo Design (Dual Display)
### 22.5 Using the Cosimulation Flow (MAC FIR Example)

#### 22.5.1 Example Overview

This example shows how the cosimulation flow can be used with the Kit. The example shows a 32 tap MAC-based FIR design. The design of coefficients to produce a low pass filter is carried out using the Filter Design and Analysis Tool (FDATool). The example shows how the MAC FIR example can be targeted to be run on the actual Kit hardware using the cosimulation flow.

**Tool Requirements:** ISE 6.3i or later, System Generator 6.3i or later.

Please note that you will probably need to copy the MACFir example folder to a local folder that contains no spaces in the complete folder path, i.e. C:\temp\MACFir. By default the installer places the XtremeDSP Development Kit-IV software and examples to C:\Program Files\FUSE\XtremeDSP Development Kit-IV. The space in ‘Program Files’ causes an error in the generation of the cosimulation files - you will get a popup stating that an error has occurred. The examples should be run from a folder that has no spaces in the path to remove this problem.

#### 22.5.2 Simulating the MAC FIR Cosimulation Example

**To simulate the MAC FIR Cosimulation example use the following procedures:**

1. From the MATLAB console, change the directory to the folder ‘\Examples\system_generator_examples\MACFir’. If you have chosen to install the examples in the XtremeDSP Development Kit-IV then this folder will be present where you chose to install the Kit software. If you have chosen not to install these files, they can be copied from the examples folder on the supplied Kit CD. The following file is located in this directory:

   ```
   mac_fir_xtremedspkit_demo.mdl - Your working model.
   ```

2. Open `mac_fir_xtremedspkit_demo.mdl` model from the MATLAB console. This model represents a simple 32 tap MAC FIR with stimulus noise and sinewave sources as shown in Figure 120 on page 200.

![Figure 120: Simulink Model: 'mac_fir_xtremedspkit_demo.mdl']
The model shows two input sources, a sinewave simulink source and a slider gain controlled noise source. These sources are combined and fed through the MAC FIR to be displayed on the scope block along with the source signal. The gateway blocks (yellow) allow for translation of the double to fix point numbers. A FDATool block is also included. Double click on the FDATool block to launch the tool. The filter design chosen here is for illustrative purposes only.

![Figure 121: Simple Low Pass Filter Design in FDATool](image1)

The filter coefficients for the designed filter can be used in the actual MAC FIR block by using the xlfda_numerator function. This function returns the numerator of the filter object stored in the Xilinx FDATool block shown in Figure 121 on page 201.

![Figure 122: Obtaining the Coefficients from the FDATool](image2)

3. Simulate the model by clicking on the ‘Start simulation’ Icon shown right. At this point, without modifying the model, you should be able to see the plot shown in Figure 123 on page 202.
4. Double click on the Slider Gain Block and move the slider (Figure 124 on page 202) to change the noise level. Then view the changes on the scope.

22.5.3 Cosimulation Flow

After simulating the model within Simulink, the next step is to make use of the cosimulation flow. If the Kit is used with the USB connection and the external power supply, use the JTAG cosimulation flow with a Parallel-IV JTAG download cable. If the Kit is plugged into a PCI slot then the cosimulation can be carried out through the PCI interface itself.

Setting up for JTAG Cosimulation Flow

If the Kit is used via the standalone (non-PCI) then the cosimulation flow can be carried out using a Parallel-IV download cable. Connect the Parallel Cable to the available JTAG headers on the Kit. If using the Parallel-IV pod with the ribbon cable, a keyed socket (J24) is available on the board. If using a flying lead connection a 0.1” pitch General JTAG header (J14) is provided.

To enable the power supplies to the User FPGA (XC4VSX35-10FF668) without opening the card via USB ensure J17 has its jumper fitted. This enables the power supplies shortly after power is applied to the board by the external power unit.
General JTAG Header (Flying Lead Connection)

This is a JTAG header that connects to the chain which runs through the standard JTAG pins on the User FPGA devices in the Kit and also some of the PROMs and CPLDs. It is a standard 0.1" pitch header and can therefore support flying lead connections for the Parallel-IV pods. The header is shown in Figure 126 on page 203.

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>3.3V</td>
<td>3.3 Volts Supply</td>
</tr>
<tr>
<td>2</td>
<td>GND</td>
<td>Signal Ground</td>
</tr>
<tr>
<td>3</td>
<td>N/C</td>
<td>Not connected - do not use</td>
</tr>
<tr>
<td>4</td>
<td>TCK</td>
<td>ALT JTAG TCK Signal</td>
</tr>
<tr>
<td>5</td>
<td>N/C</td>
<td>Not connected - do not use</td>
</tr>
<tr>
<td>6</td>
<td>TDO</td>
<td>ALT JTAG TDO Signal</td>
</tr>
<tr>
<td>7</td>
<td>TDI</td>
<td>ALT JTAG TDI Signal</td>
</tr>
<tr>
<td>8</td>
<td>TRST#</td>
<td>ALT JTAG TRST# Signal</td>
</tr>
</tbody>
</table>

Table 51: General JTAG Header J14 Pinouts
System Generator Support

The header (J24 on the motherboard) allows a Xilinx Parallel-IV ribbon cable to be plugged in. Note that this header is in parallel with the General JTAG header J14. The connector is keyed and follows the pinout on the datasheet supplied with the Parallel-IV cable from Xilinx.

Please note that the Kit is not supplied with a Parallel-IV ribbon cable. This section provides information on how to connect the cable only if one is available.

This is the recommended header if the Xilinx JTAG Cosimulation option in the Xilinx System Generator tool is chosen to be used with a Parallel-IV ribbon cable.

When the board is used inside the blue board case, the cable is brought out through the small gap marked P-IV in the side of the case. This case should be opened, the cable fitted and then the case closed again.

To fit the cable remove the four screws round the sides of the case and remove the lid. Then plug one end of the cable into the keyed header and bring the cable out to the small opening in the base of the case as shown in Figure 127 on page 204.

Then fit the lid back onto the case, refitting the screws if necessary, and ensure that the ribbon cable is not caught between the top and bottom of the blue case. Finally, connect the Parallel-IV pod to the exposed end of the ribbon.
cable as shown in Figure 128 on page 205. Both the connector on the cable and the socket on the pod are keyed for ease of use.

![Figure 128: Re-fitting the Case Lid (first), Connecting the Parallel-IV Pod (second)](image)

### Setting up for PCI Cosimulation Flow

Using the cosimulation flow via the PCI interface assumes that you have the board properly installed into an available PCI slot. Please follow the instructions in the *Getting Started Guide* supplied with your Kit for details on how to install the hardware into a PCI slot. The *Getting Started Guide* is also available on the Kit CD in the following location: `\<CD ROM Drive>\Documentation\Product`.

### Performing the Cosimulation

The following steps describe how to run the MAC FIR example using the cosimulation flow.

- **To perform the cosimulation use the following procedures:**

  1. If the `mac_fir_xtremedspkit_demo.mdl` model is not open, open the model.
  2. Double click on the System Generator block.

  Set the compilation target. If the PCI connection is used, select 'Hardware cosimulation -> XtremeDSP Development Kit -> PCI'. If the JTAG Parallel cable connection is used, select 'Hardware cosimulation -> XtremeDSP Development Kit -> JTAG'.

  Set the part as XC4VSX35-10FF668 if using the XtremeDSP Development Kit-IV.

  Note the FPGA Clock Period setting (25ns in this case) as this determines how fast the design is capable of running if using a free running clock. The dialog box should be similar to that shown in Figure 129 on page 206.
3. Once the parameters have been set, click on the 'Generate' button to start the System Generator flow. The flow will create the netlist of the design but will also run the design through the synthesis and implementation tools to create a bitfile automatically. The process execution is carried out in a command window (shown in Figure 130 on page 206). Once complete, a new library is created which contains a single block for the cosimulation of the design. This is the runtime block.

Note the part selection field. Version 1 XtremeDSP Kits had a number of FPGA options.

Figure 129: System Generator Settings for PCI Cosimulation Flow

Figure 130: Command Window and Generated Runtime Library
4. Drag the generated block into the 'mac_fir_xtremedspkit_demo' model. Connect an output gateway block and another scope as shown in Figure 131 on page 207.

![Figure 131: Adding the Runtime Cosimulation Block to the Model](image1)

5. Double click on the 'mac_fir_xtremedspkit_demo_hwcosim' block to bring up the control dialog shown in Figure 132 on page 207.

![Figure 132: Hwcosim Parameters](image2)

These block parameters control the selection of the bitfile (which is set automatically during the generation) and also the selection of the clock. In this case make sure that the single stepped clock is selected.
6. Simulate the model by clicking on the 'Start simulation' icon shown right. Open both scopes and also the gain slider control as shown in Figure 133 on page 208. After a few seconds, during which the FPGA is configured, the simulation begins and waveforms appear in the scopes.

22.6 Chipscope Use in System Generator

22.6.1 Example Overview

This example demonstrates how to connect and use Chipscope Pro, the Xilinx Debug Tool, within Xilinx System Generator. The integration of Chipscope Pro in the System Generator flow allows real-time debugging at system speed. By inserting a Chipscope block into your System Generator design, you can debug and verify all the internal signals and nodes within the FPGA. After reviewing some characteristics of the Chipscope Pro Debug tool, this example then describes the process of running the Chipscope block to a simple Simulink® model, deploying it on a hardware platform and probing internal signals. The following topics are discussed:

- Chipscope Pro Overview
- Chipscope within System Generator
- Real-Time Debug with the Chipscope Pro Analyzer
- Importing data back into MATLAB® workspace from Chipscope

Tool Requirements: ISE 6.3i, System Generator 6.3i or later; Chipscope PRO 6.3i or later.

22.6.2 Chipscope Pro Overview

As the density of FPGA devices increases, so does the impracticality of attaching test equipment probes to these devices under test. The Chipscope Pro tools integrate key logic analyzer hardware components with the target design inside Xilinx Virtex, Virtex-E, Virtex-II, Virtex-II Pro, Virtex-4, Spartan-II, Spartan-IIIE and Spartan-3 devices. The
Chipscope Pro tools communicate with these components during system operation and in effect provide the designer with a logic analyzer for nodes inside the Xilinx FPGA. Chipscope provides a deep trace memory, fast clock speeds and multiple trigger options, which can vary in complexity. It is possible to capture and view signal activity inside an FPGA without having to dedicate critical logic space, come up with complex capture schemes, or allocate additional I/O pins. Data samples are captured based on user-defined trigger conditions and stored in internal block memory. All control and data transfer is done via the JTAG port eliminating the need to drive data off-chip using I/O pins. Please refer to the following Web page for further details on Chipscope Pro: http://www.xilinx.com/chipscope

22.6.3 Chipscope in System Generator

This example shows how to modify a Simulink model to integrate the Chipscope block and to select the data to be captured and viewed for debugging. The steps are as follows:

▼ To modify a Simulink model for Chipscope integration use the following procedures:

1. From the MATLAB console, change the directory to $SYSGEN/examples/chipscope. Here, $SYSGEN represents the location in which you have installed System Generator (the default location is $MATLAB/toolbox/xilinx/sysgen). The following files are located in this directory:
   - chip.mdl - Your working model.
   - chip_sln.mdl - Solution model, including the Chipscope blockset.
   - osc_clock_2v80.bit - Bitstream to program the XC2V80 device on the Kit. This device is used for clock management and is required for proper operation.

2. Open chip.mdl model from the MATLAB console. This model represents a simple sine/cosine table driven by an 8-bit counter. Both sine and cosine functions have been selected, enabling you to probe and later plot both waveforms.

3. The 8-bit counter counts modulo 255. This is used to trigger Chipscope. The most significant bit is extracted with a slice block and drives a LED on the XtremeDSP Development Kit-IV.

Figure 134: chip.mdl
4. Simulate the model by clicking on the 'Start simulation' icon shown right. At this point, without modifying the model, the plot shown in Figure 135 on page 210 should appear.

- The first plot represents the most significant bit of the 8-bit counter. The MSB becomes 1 when the counter output is within the range of 128 through 255.
- The second plot represents the full output of the counter.
- The third plot shows the sine. Zoom in at the beginning of time to see a 2 clock-cycle delay due to the pipelining implemented in the SineCosine table.
- The fourth output represents the cosine. This output has the same 2 clock-cycle delay as the Sine Wave.

5. Integrate Chipscope in the Simulink model. The Chipscope block can be found in the Simulink Library Browser in the Xilinx Blockset, under the Tools library. While holding down the left mouse button, select the Chipscope block and drag it into the open chip Simulink model.
6. Double click on the Chipscope block in order to set the following parameters:

- **Number of Trigger Ports**: Multiple trigger ports allow a larger range of events to be detected and can reduce the number of values that must be stored. Up to 16 trigger ports can be selected. In this example, only one is used.

- **Display Options for Trigger Port**: For each trigger port, the number of match units and the match type need to be set. The pull-down menu displays options for a particular trigger port. For N ports, the display options for trigger port 0 to N-1 can be shown. In this example, one Trigger port named Trig0 is used. This option should therefore be set to 0.

- **Number of Match Units for Trigger Port**: Using multiple match units per trigger port increases the flexibility of event detection. One to four match units can be used in conjunction to test for a trigger event. In this example, this option should be set to 1 since only one condition is checked for (i.e. the 8-bit counter value). Set the trigger value at run-time in the Chipscope Pro Analyzer.

- **Match Type for Trigger Port**: This option can be set to one of the following six types:
  - Basic: performs = or <> comparisons
  - Basic With Edges: in addition to the basic operations high/low, low/high transitions can also be detected
  - Extended: performs =, <>, >, <, <=, >= comparisons
  - Extended With Edges: in addition to the extended operations, high/low, low/high transitions can also be detected.
  - Range: performs =, <>, >, >=, <, <=, in range, not in range comparisons
  - Range With Edges: in addition to the range operations, high/low, low/high transitions can also be detected.

In this example, set the Match Type to **Basic With Edges**.

- **Number of Data Ports**: Up to 256 bits can be captured per sample, meaning that the sum over all ports of the bits used per port must be less than or equal to 256. System Generator propagates the data width automatically; therefore, only the number of data ports needs to be specified. In this example the sine and cosine should be viewed, therefore enter 2.

- **Depth of Capture Buffer**: The depth of the capture buffer is a power of 2, up to 16384 samples for Virtex-II, Virtex-II Pro, and Spartan-3 device families, and 4096 for Virtex, Virtex-E, Spartan-II and Spartan-IIE device families. In this example, set the depth to 512.
After parameterization the Chipscope GUI should look similar to that shown in Figure 136 on page 212.

7. Connect the Chipscope Block. The signal used to trigger Chipscope is the counter output. The two buses to probe are the sine and cosine from the Sine/Cosine table. Connect the signals appropriately as shown in Figure 137 on page 212.
8. Prepare for JTAG download. Now that the design is fully implemented and simulates correctly, the next step is to prepare it for connection to the hardware target. Although it can work on any hardware platform, the process is described for the XtremeDSP Development Kit-IV. Two pins should be locked down in this design - the trigger pin (to connect it to an LED) and the clock pin.

- **Trigger Pin:** Double click on the Trigger Gateway Out, select Specify IOB Location constraint and type in D3 as shown in Figure 138 on page 213.

- **Clock Pin:** Double click on the System Generator block, set the clock period to 25ns and the clock pin location to A16 as shown in Figure 139 on page 213.

If a customized board is used, pin location should be modified appropriately.

9. Generate the netlist. The last parameter to be updated before generating the netlist is the target device.

- **Double click on the System Generator token and select the following part:** Virtex-4 XC4VSX35-10FF668 depending on which part is on the board.
• Check that the System Generator parameters match the ones shown in Figure 140 on page 214 and press Generate.

Figure 140: System Generator Parameters for Chipscope Example

10. HDL Netlist Generation. At this point, the Xilinx System Generator software calls both the Core Generator and Chipscope generator to create the netlist and cores.

• The CORE Generator is used to generate the Sine/Cosine table and Counter netlists.
• Chipscope Generator is called to create an Internal Logic Analyzer (ILA) core and an ICON core to communicate with the Chipscope Pro software via the JTAG port.

11. Generate Programming file. Once the System Generator generates the file successfully, navigate to your $SYSGEN/examples/chipscope/netlist directory and double click on chip_clk_wrapper.npl file in order to open Xilinx Project Navigator.

• In Project Navigator, highlight chip_clk_wrapper-structural under the Sources in Project window.
• Under the Processes for Source window, right click on Generate Programming files and select Properties. For the XtremeDSP Development Kit-IV, the following parameter needs to be setup: Properties -> Startup Options -> FPGA Start-Up Clock -> JTAG Clock. Set up the appropriate parameters if a different board is used.
• Generate the bitstream by double clicking on the Generate Programming File process.
22.6.4 Real-time debug

The next step is to run the design on the Kit and view the probed outputs with the Chipscope Pro Analyzer.

1. Connect the Parallel Cable to the available JTAG headers on the Kit. If a Parallel-IV pod is used with the ribbon cable, a keyed socket (J24) is available on the board. If a flying lead connection is used a 0.1” pitch General JTAG header (J14) is provided. It is also necessary to connect the board to the USB port for power-up if using the standalone power supply.

![General JTAG Header (Flying Lead Connection)](image)

This is a JTAG header that connects to the chain which runs through the standard JTAG pins on the user FPGA devices in the Kit and also some of the PROMs and CPLDs. It is a standard 0.1” pitch header and can therefore support flying lead connections for the Parallel-IV pod. The header is shown in Figure 142 on page 215.

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>3.3V</td>
<td>3.3 Volts Supply</td>
</tr>
<tr>
<td>2</td>
<td>GND</td>
<td>Signal Ground</td>
</tr>
<tr>
<td>3</td>
<td>N/C</td>
<td>Not connected - do not use</td>
</tr>
</tbody>
</table>

Table 52: General JTAG Header J14 Pinouts
System Generator Support

Fitting a Parallel-IV Ribbon Cable

The header (J24 on the motherboard) allows a Xilinx Parallel-IV cable to be plugged in. Note that this header is simply in parallel with the General JTAG header J14. The connector is keyed and follows the pinout on the datasheet supplied with the Parallel-IV cable from Xilinx.

Please note that the Kit is not supplied with a Parallel-IV download cable. This section provides information on how to connect the cable only if one is available.

This is the recommended header if the Xilinx JTAG Cosimulation option in the Xilinx System Generator tool is chosen.

When the board is used inside the blue board case, the Parallel-IV ribbon cable is brought out through the small gap marked P-IV in the side of the case. This case should be opened, the Parallel-IV ribbon cable fitted and then the case closed again. To fit the cable remove the four screws round the sides of the case and remove the lid. Then plug one end of the Parallel-IV ribbon cable into the keyed header and bring the cable out to the small opening in the base of the case as shown in Figure 143 on page 217.
Then fit the lid back onto the case, refitting the screws if necessary, and ensure that the ribbon cable is not caught between the top and bottom of the blue case. Finally, connect the Parallel-IV pod to the exposed end of the ribbon cable as shown in Figure 144 on page 217. Both the connector on the cable and the socket on the pod are keyed for ease of use.

2. Open FUSE to power up the board.

   • Select Start->Programs-> FUSE -> Software -> FUSE Probe
   • From FUSE, select Card Control -> Open Card. Then select USB for the interface and click on Locate Card. At this point FUSE locates the BenONE-Kit Motherboard and the top left corner of the FUSE Probe Tool displays the FPGA information as shown in Figure 116 on page 197. If you have the card plugged into a PCI slot then select to open the card via PCI.
3. Open Chipscope Pro Analyzer:
   - Select Start -> Programs -> Chipscope Pro -> Chipscope Pro Analyzer.
   - Open JTAG Chain by clicking on JTAG Chain -> Xilinx Parallel Cable and selecting Xilinx Parallel IV Cable.
   - Note the index for the Virtex-4 devices available on the XtremeDSP Kit: XC4VSX35-10FF668 is index 3, and xc2v80 is index 4.

4. Configure the FPGAs using the following procedures:
   - Under the New Project Window, right click on Device 3 and select Configure-> Device 3. At this point, you need to look for the bitstream which was generated in Step 11 on page 214. Select New File and scroll to your project directory: $SYSGEN/examples/chipscope/netlist/chip_clk_wrapper.bit. After configuration, the status window at the bottom of the Chipscope Analyzer should reflect that one Chipscope core was found in the JTAG chain.
   - Similarly, select Device 4 and Configure it with the osc_clock_2v80.bitfile provided in the Chipscope project directory. This second bitstream is used to program the clock driver FPGA on the board.

5. Import Chipscope Project File. System generator creates a project file for Chipscope in order to group data signals into busses. A bus is created for each data port so that it can be viewed in the same manner (sign and precision) in which it was viewed in the Simulink environment. Load this project file by going under File-> Import -> Select New File, and select chip_chipscope.cdc.

6. Plot the Sine Waves. In the New Project window, under Device 3 -> Unit 0 ILA, double click on Bus Plot. A Bus Plot window appears as shown in Figure 146 on page 219. Select data0 and data1 in the Bus Selection section and then arm the trigger.

Since no trigger conditions have been set, values are captured immediately. Both the sine and cosine appear as shown in Figure 146 on page 219. The display option can be changed to represent the waveforms with points, lines, or both.
7. Setup Trigger. In the Trigger Setup window, shown in Figure 147 on page 219, change the current XXXX-XXXX value with 0000-0000. Once the counter hits 0, Chipscope starts capturing values. Earlier, the buffer was setup to 512, so 512 data points can be visualized in Chipscope. Re-capture the data.

Again, a 2 clock delay is seen at the beginning of time on the sine due to the 2 clock latency through the SineCos Look Up Table. Modify the trigger value to 0000-0010 (decimal 2) and re-capture the data. Now the sine and cosine start at 0 and 1 respectively as shown in Figure 148 on page 219.
22.6.5 Importing Data Into MATLAB Workspace From Chipscope

The data captured by Chipscope can now be exported back into the MATLAB workspace.

1. Export data from Chipscope Pro Analyzer. Select File -> Export option from within Chipscope Pro Analyzer. Select ASCII format and choose All Signals/Buses to export. Press the Export button and save the file as sinecos.prn.

2. Start MATLAB and change the current working directory to the location where you saved sinecos.prn. Type `xlLoadChipScopeData('sinecos.prn');` This loads the data from the.prn file into the MATLAB workspace. In the workspace there are two new arrays named `data0` and `data1`.

3. The values can be plotted using the MATLAB plot function. Type: `plot(1:512, data0, 1:512, data1)` which gives the plot shown in Figure 149 on page 220.

![Figure 149: Plotted Data in MATLAB](image-url)
Part XI: Board Firmware

This part of the User Guide provides details on how to update the firmware supplied with the XtremeDSP Development Kit-IV.
Section 23

Changing the Firmware

In this section:

- Introduction
- The Firmware Utilities
- How to Perform a Firmware Update

23.1 Introduction

The Kit comes preconfigured with a 32bit/33MHz PCI core for 5V PCI signal environment and USB1.1 core for connecting the board via USB cable. It may be necessary to carry out a firmware update or to change the firmware so the card can be used in a 3.3V PCI signalling PCI slot as highlighted in the Getting Started Guide.

Please note that the interface firmware is provided in two PROMs. One prom can be used for 5V PCI signalling whilst the other can be used for either 3.3V PCI signalling or USB. Therefore if you configure the second PROM to allow for use in a 3.3V PCI signalling slot the USB interface on the Kit is disabled. However you can change the firmware back if necessary. This section describes two utility programs for loading in the specific firmware.

Please note that if power is removed from the card during reconfiguration, or there is a power outage, then the card may need to be returned for default configuration re-programming.

23.2 The Firmware Utilities

Getting the Firmware Update Utilities

Please note that these utilities are not provided on the CD and can be downloaded from the support lounge if required.

**Benone_32PCI_USB.exe**

This file allows the BenONE-Kit Motherboard to be configured with a 32-bit/33MHz PCI core for the 5V PCI signal environment and a USB core for a USB1.1 connection to the host PC.

**Benone_32PCI_64PCI.exe**

This file allows the BenONE-Kit Motherboard to be configured with a 32-bit/33MHz PCI core for the 5V PCI signal environment and a 64bit/33MHz PCI core for the 3.3V PCI signal environment.
23.3 Performing a Firmware Update

It is strongly advised to update the firmware via a PCI slot if available - generally a 32-bit PCI slot. Updating over USB takes significantly longer and therefore raises the risk of problems due to power or host computer problems. USB should only be used for changing the board firmware if there is no way of using a 32-bit PCI slot.

23.3.1 Converting from 5VIO PCI and USB firmware to 5VIO and 3.3VIO PCI firmware

The firmware can be updated using the PCI connection or the USB connection - however using a 32-bit PCI slot is highly recommended.

Updating via PCI

To update via PCI use the following procedures:

1. With the PC powered OFF, insert your Kit in a PCI slot.
2. After the PC starts up, click on the Windows start menu and launch ‘Programs->XtremeDSP Development Kit-IV->Software->Update to PCI Firmware Only’. Alternatively open Windows Explorer and navigate to the firmware folder in the XtremeDSP Development Kit-IV installation and run the Benone_32PCI_64PCI.exe program (see Figure 150 on page 224).
3. Click on the Card Menu and select the PCI interface to detect cards on. A list of detected cards is displayed. Click on the selected card.
4. Click on 'Update Firmware'.
5. Programming should take approximately 10 to 20 seconds to configure via PCI.
6. The firmware change is implemented the next time the power is cycled.

![Figure 150: Firmware Update Utility](www.BDTIC.com/XILINX)
Updating via USB

To update via USB use the following procedures:

1. Apply power to the Kit via the external power connector.
2. Attach the Kit to your host PC using the USB cable, once the PC has finished starting up.
3. Double click on file Benone_32PCI_32PCI.exe to launch the application (see Figure 150 on page 224).
4. Click on the Card Menu and select the USB interface to detect cards on. A list of detected cards is displayed. Click on the selected card.
5. Click on 'Update Firmware'.
6. Programming should take approximately between 18 and 22 minutes to configure via USB, although this time depends upon the USB configuration.
7. The firmware change is implemented the next time the power is cycled.

23.3.2 Converting from PCI Firmware only to 5VIO PCI and USB firmware

This procedure can only be performed with the card plugged into a PCI slot as the USB firmware is not currently present in the board.

To convert from PCI firmware only to 5VIO PCI and USB firmware use the following procedures:

1. With the PC powered OFF, insert your Kit in a PCI slot.
2. After the PC starts up open Windows Explorer and navigate to the firmware folder containing the Benone_32PCI_USB.exe program.
3. Double click on file Benone_32PCI_USB.exe to launch the application.
4. Click on the Card Menu and select the PCI interface to detect cards on. A list of detected cards is displayed. Click on the selected card.
5. Click on 'Update Firmware'.
6. Programming should take approximately 10 to 20 seconds to configure via PCI.
7. The firmware change is implemented the next time the power is cycled.
Part XII: Reference Information

This part of the User Guide provides reference information on the XtremeDSP Development Kit-IV, and includes pinout information.
Section 24

Pinout Information

In this section:

- Local Bus Pinouts - Interface Communications
- Adjacent Out Bus - Interface Communications
- Adjacent Header
- PLinks 0 - PLink Header (J10)
- PLinks 7 - Nallatech RS232 Connections
- DIME-II Control and Monitoring Signals
- ZBT SRAM
- Inter-FPGA Clock Infrastructure Signals
- DAC Signal Pinouts
- ADC Signal Pinouts
- User I/O Header

24.1 Local Bus Pinouts - Interface Communications

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>LBUS&lt;0&gt;</td>
<td>PB1</td>
<td>U23</td>
</tr>
<tr>
<td>LBUS&lt;1&gt;</td>
<td>PB2</td>
<td>V23</td>
</tr>
<tr>
<td>LBUS&lt;2&gt;</td>
<td>PB3</td>
<td>V26</td>
</tr>
<tr>
<td>LBUS&lt;3&gt;</td>
<td>PB4</td>
<td>V25</td>
</tr>
<tr>
<td>LBUS&lt;4&gt;</td>
<td>PB6</td>
<td>U20</td>
</tr>
<tr>
<td>LBUS&lt;5&gt;</td>
<td>PB7</td>
<td>U21</td>
</tr>
<tr>
<td>LBUS&lt;6&gt;</td>
<td>PB8</td>
<td>U22</td>
</tr>
<tr>
<td>LBUS&lt;7&gt;</td>
<td>PB9</td>
<td>U24</td>
</tr>
<tr>
<td>LBUS&lt;8&gt;</td>
<td>PB10</td>
<td>U25</td>
</tr>
<tr>
<td>LBUS&lt;9&gt;</td>
<td>PB11</td>
<td>U26</td>
</tr>
</tbody>
</table>

Table 53: Local Bus Pinouts (XC4VSX35-10FF668)
### Table 53: Local Bus Pinouts (XC4VSX35-10FF668)

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>LBUS&lt;10&gt;</td>
<td>PB12</td>
<td>T19</td>
</tr>
<tr>
<td>LBUS&lt;11&gt;</td>
<td>PB13</td>
<td>T20</td>
</tr>
<tr>
<td>LBUS&lt;12&gt;</td>
<td>PB15</td>
<td>T21</td>
</tr>
<tr>
<td>LBUS&lt;13&gt;</td>
<td>PB16</td>
<td>T23</td>
</tr>
<tr>
<td>LBUS&lt;14&gt;</td>
<td>PB17</td>
<td>T24</td>
</tr>
<tr>
<td>LBUS&lt;15&gt;</td>
<td>PB18</td>
<td>T26</td>
</tr>
<tr>
<td>LBUS&lt;16&gt;</td>
<td>PB19</td>
<td>R19</td>
</tr>
<tr>
<td>LBUS&lt;17&gt;</td>
<td>PB20</td>
<td>R20</td>
</tr>
<tr>
<td>LBUS&lt;18&gt;</td>
<td>PB21</td>
<td>R23</td>
</tr>
<tr>
<td>LBUS&lt;19&gt;</td>
<td>PB22</td>
<td>R24</td>
</tr>
<tr>
<td>LBUS&lt;20&gt;</td>
<td>PB24</td>
<td>R25</td>
</tr>
<tr>
<td>LBUS&lt;21&gt;</td>
<td>PB25</td>
<td>R26</td>
</tr>
<tr>
<td>LBUS&lt;22&gt;</td>
<td>PB26</td>
<td>P19</td>
</tr>
<tr>
<td>LBUS&lt;23&gt;</td>
<td>PB27</td>
<td>P20</td>
</tr>
<tr>
<td>LBUS&lt;24&gt;</td>
<td>PB28</td>
<td>P22</td>
</tr>
<tr>
<td>LBUS&lt;25&gt;</td>
<td>PB29</td>
<td>P23</td>
</tr>
<tr>
<td>LBUS&lt;26&gt;</td>
<td>PB30</td>
<td>P24</td>
</tr>
<tr>
<td>LBUS&lt;27&gt;</td>
<td>PB31</td>
<td>P25</td>
</tr>
<tr>
<td>LBUS&lt;28&gt;</td>
<td>PB33</td>
<td>N20</td>
</tr>
<tr>
<td>LBUS&lt;29&gt;</td>
<td>PB34</td>
<td>N23</td>
</tr>
<tr>
<td>LBUS&lt;30&gt;</td>
<td>PB35</td>
<td>N21</td>
</tr>
<tr>
<td>LBUS&lt;31&gt;</td>
<td>PB36</td>
<td>N22</td>
</tr>
</tbody>
</table>

### 24.2 Adjacent Out Bus - Interface Communications

### Table 54: Adjacent OUT BUS Pinouts - User FPGA (XC4VSX35-10FF668)

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADJOUT&lt;0&gt;</td>
<td>PD29</td>
<td>R4</td>
</tr>
<tr>
<td>ADJOUT&lt;1&gt;</td>
<td>PD30</td>
<td>R3</td>
</tr>
<tr>
<td>ADJOUT&lt;2&gt;</td>
<td>PD31</td>
<td>R2</td>
</tr>
<tr>
<td>ADJOUT&lt;3&gt;</td>
<td>PD32</td>
<td>R1</td>
</tr>
<tr>
<td>ADJOUT&lt;4&gt;</td>
<td>PD33</td>
<td>P7</td>
</tr>
<tr>
<td>ADJOUT&lt;5&gt;</td>
<td>PD34</td>
<td>P6</td>
</tr>
</tbody>
</table>
### 24.3  Adjacent Header (J8)

**Table 54: Adjacent OUT BUS Pinouts - User FPGA (XC4VSX35-10FF668)**

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADJOUT&lt;6&gt;</td>
<td>PD35</td>
<td>P5</td>
</tr>
</tbody>
</table>

**Table 55: Adjacent IN BUS Pinouts - User FPGA (XC4VSX35-10FF668)**

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADJIN&lt;0&gt;</td>
<td>PA29</td>
<td>K26</td>
</tr>
<tr>
<td>ADJIN&lt;1&gt;</td>
<td>PA30</td>
<td>K25</td>
</tr>
<tr>
<td>ADJIN&lt;2&gt;</td>
<td>PA31</td>
<td>M19</td>
</tr>
<tr>
<td>ADJIN&lt;3&gt;</td>
<td>PA32</td>
<td>N19</td>
</tr>
<tr>
<td>ADJIN&lt;4&gt;</td>
<td>PA33</td>
<td>N25</td>
</tr>
<tr>
<td>ADJIN&lt;5&gt;</td>
<td>PA34</td>
<td>N24</td>
</tr>
<tr>
<td>ADJIN&lt;6&gt;</td>
<td>PA35</td>
<td>M21</td>
</tr>
<tr>
<td>ADJIN&lt;7&gt;</td>
<td>PA36</td>
<td>M20</td>
</tr>
<tr>
<td>ADJIN&lt;8&gt;</td>
<td>PA38</td>
<td>M23</td>
</tr>
<tr>
<td>ADJIN&lt;9&gt;</td>
<td>PA39</td>
<td>M22</td>
</tr>
<tr>
<td>ADJIN&lt;10&gt;</td>
<td>PA40</td>
<td>M25</td>
</tr>
<tr>
<td>ADJIN&lt;11&gt;</td>
<td>PA41</td>
<td>M24</td>
</tr>
<tr>
<td>ADJIN&lt;12&gt;</td>
<td>PA42</td>
<td>L26</td>
</tr>
<tr>
<td>ADJIN&lt;13&gt;</td>
<td>PA43</td>
<td>M26</td>
</tr>
<tr>
<td>ADJIN&lt;14&gt;</td>
<td>PA44</td>
<td>L19</td>
</tr>
<tr>
<td>ADJIN&lt;15&gt;</td>
<td>PA45</td>
<td>K20</td>
</tr>
<tr>
<td>ADJIN&lt;16&gt;</td>
<td>PA47</td>
<td>L21</td>
</tr>
<tr>
<td>ADJIN&lt;17&gt;</td>
<td>PA48</td>
<td>L20</td>
</tr>
<tr>
<td>ADJIN&lt;18&gt;</td>
<td>PA49</td>
<td>L24</td>
</tr>
<tr>
<td>ADJIN&lt;19&gt;</td>
<td>PA50</td>
<td>L23</td>
</tr>
<tr>
<td>ADJIN&lt;20&gt;</td>
<td>PA51</td>
<td>K22</td>
</tr>
<tr>
<td>ADJIN&lt;21&gt;</td>
<td>PA52</td>
<td>K21</td>
</tr>
<tr>
<td>ADJIN&lt;22&gt;</td>
<td>PA53</td>
<td>K24</td>
</tr>
<tr>
<td>ADJIN&lt;23&gt;</td>
<td>PA54</td>
<td>K23</td>
</tr>
<tr>
<td>ADJIN&lt;24&gt;</td>
<td>PA56</td>
<td>J21</td>
</tr>
<tr>
<td>ADJIN&lt;25&gt;</td>
<td>PA57</td>
<td>J20</td>
</tr>
<tr>
<td>ADJIN&lt;26&gt;</td>
<td>PA58</td>
<td>J23</td>
</tr>
<tr>
<td>ADJIN&lt;27&gt;</td>
<td>PA59</td>
<td>J22</td>
</tr>
</tbody>
</table>
24.4 PLINKS 0: PLINK Header (J10)

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>PP0LK&lt;0&gt;</td>
<td>PA2</td>
<td>W7</td>
</tr>
<tr>
<td>PP0LK&lt;1&gt;</td>
<td>PA3</td>
<td>V7</td>
</tr>
<tr>
<td>PP0LK&lt;2&gt;</td>
<td>PA4</td>
<td>T8</td>
</tr>
<tr>
<td>PP0LK&lt;3&gt;</td>
<td>PA5</td>
<td>U7</td>
</tr>
<tr>
<td>PP0LK&lt;4&gt;</td>
<td>PA6</td>
<td>R8</td>
</tr>
<tr>
<td>PP0LK&lt;5&gt;</td>
<td>PA7</td>
<td>R7</td>
</tr>
<tr>
<td>PP0LK&lt;6&gt;</td>
<td>PA8</td>
<td>P8</td>
</tr>
<tr>
<td>PP0LK&lt;7&gt;</td>
<td>PA9</td>
<td>N8</td>
</tr>
<tr>
<td>PP0LK&lt;8&gt;</td>
<td>PA11</td>
<td>N7</td>
</tr>
<tr>
<td>PP0LK&lt;9&gt;</td>
<td>PA12</td>
<td>M7</td>
</tr>
<tr>
<td>PP0LK&lt;10&gt;</td>
<td>PA13</td>
<td>M8</td>
</tr>
<tr>
<td>PP0LK&lt;11&gt;</td>
<td>PA14</td>
<td>L8</td>
</tr>
</tbody>
</table>

Table 56: PLINK Pinouts - User FPGA (XC4VSX35-10FF668)

24.5 PLINKS 7: Nallatech RS232 Connections in Part

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>PP7LK&lt;0&gt;</td>
<td>SC47</td>
<td>E1</td>
</tr>
<tr>
<td>PP7LK&lt;1&gt;</td>
<td>SC48</td>
<td>F1</td>
</tr>
<tr>
<td>PP7LK&lt;2&gt;</td>
<td>SC49</td>
<td>G2</td>
</tr>
<tr>
<td>PP7LK&lt;3&gt;</td>
<td>SC51</td>
<td>G1</td>
</tr>
<tr>
<td>PP7LK&lt;4&gt;</td>
<td>SC52</td>
<td>E3</td>
</tr>
<tr>
<td>PP7LK&lt;5&gt;</td>
<td>SC53</td>
<td>E2</td>
</tr>
<tr>
<td>PP7LK&lt;6&gt;</td>
<td>SC54</td>
<td>G4</td>
</tr>
<tr>
<td>PP7LK&lt;7&gt;</td>
<td>SC55</td>
<td>G3</td>
</tr>
<tr>
<td>PP7LK&lt;8&gt;</td>
<td>SC56</td>
<td>D2</td>
</tr>
<tr>
<td>PP7LK&lt;9&gt;</td>
<td>SC57</td>
<td>D1</td>
</tr>
<tr>
<td>PP7LK&lt;10&gt;</td>
<td>SC58</td>
<td>C2</td>
</tr>
<tr>
<td>PP7LK&lt;11&gt;</td>
<td>SC60</td>
<td>C1</td>
</tr>
</tbody>
</table>

Table 57: PLINK Pinouts - User FPGA (XC4VSX35-10FF668)
24.5.1 Nallatech RS232 Test Header (J9 and J12)

Note that this header is intended for Nallatech debug purposes. No cable is supplied for connection to this header. Details are provided here for fullness of information about the headers on the card.

- Note that pins 3 and 4 on both J9 and J12 are ground connections.
- Pin 1 on J9 or J12 is marked on the silk-screen as the top left pin on each header.

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
<th>Header Pin</th>
</tr>
</thead>
<tbody>
<tr>
<td>R2</td>
<td>E1</td>
<td>J9 pin 2</td>
</tr>
<tr>
<td>T2</td>
<td>F1</td>
<td>J9 pin 1</td>
</tr>
<tr>
<td>R1</td>
<td>E3</td>
<td>J12 pin 2</td>
</tr>
<tr>
<td>T1</td>
<td>E2</td>
<td>J12 pin 1</td>
</tr>
</tbody>
</table>

Table 58: Nallatech RS232 Test Header Pinouts

24.6 DIME-II Control and Monitoring Signals

24.6.1 DIME-II Specific Pins

<table>
<thead>
<tr>
<th>DIME-II Connector PIN No</th>
<th>Signal Name</th>
<th>DIME-II Connector PIN No</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>CONFIG_DONE</td>
<td>FPGA_DONE</td>
<td>PC40</td>
<td>Y1</td>
</tr>
<tr>
<td>N/C</td>
<td>CONFIG_DONEa</td>
<td>N/A</td>
<td>AC1</td>
</tr>
<tr>
<td>CLK0</td>
<td>CLKA</td>
<td>PC24</td>
<td>AF12</td>
</tr>
<tr>
<td>CLK1</td>
<td>CLKB</td>
<td>PC31</td>
<td>A16</td>
</tr>
<tr>
<td>CLK2</td>
<td>CLKC</td>
<td>PC42</td>
<td>AF11</td>
</tr>
<tr>
<td>RESETI</td>
<td>RESETI</td>
<td>PC15</td>
<td>H3</td>
</tr>
<tr>
<td>SLOT_ID0</td>
<td>SLOT_ID0</td>
<td>PC51</td>
<td>H5</td>
</tr>
<tr>
<td>SLOT_ID1</td>
<td>SLOT_ID1</td>
<td>PC52</td>
<td>H4</td>
</tr>
</tbody>
</table>

Table 59: User FPGA Specific Pinouts (XC4VSX35-10FF668)

a. CONFIG_DONE is driven from the I/O of the Virtex-II into the base of the transistor to signal that the on board User FPGA has been configured successfully. User to drive this pin LOW once the FPGA is configured.
24.6.2 User LEDs

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>LED_Green1</td>
<td>E26</td>
</tr>
<tr>
<td>LED_Red1</td>
<td>D26</td>
</tr>
<tr>
<td>LED_Green2</td>
<td>D3</td>
</tr>
<tr>
<td>LED_Red2</td>
<td>F3</td>
</tr>
</tbody>
</table>

Table 60: User LED Pinouts - User FPGA (XC4VSX35-10FF668)

24.6.3 On Board Temperature Sensor

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ALERT1</td>
<td>H6</td>
</tr>
</tbody>
</table>

Table 61: Temperature Sensor Pinouts (XC4VSX35-10FF668)

24.7 ZBT SRAM

24.7.1 ZBT SRAM Bank A

Clock and Control Signals for ZBT

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTA_CLK</td>
<td>AB10</td>
</tr>
<tr>
<td>ZBTA_CLK_FB_OUT</td>
<td>AC10</td>
</tr>
<tr>
<td>ZBTA_CLK_FB_IN</td>
<td>AE12</td>
</tr>
<tr>
<td>ZBTA_ADV</td>
<td>AB13</td>
</tr>
<tr>
<td>ZBTA_CKEI</td>
<td>AA14</td>
</tr>
<tr>
<td>ZBTA_CSI&lt;0&gt;</td>
<td>AB14</td>
</tr>
<tr>
<td>ZBTA_CSI&lt;1&gt;</td>
<td>AC14</td>
</tr>
<tr>
<td>ZBTA_OEI</td>
<td>AA11</td>
</tr>
<tr>
<td>ZBTA_WEI</td>
<td>AD11</td>
</tr>
</tbody>
</table>

Table 62: ZBT Clock and Control Signals
### ZBT Address Signals for ZBT Bank A

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTA_A&lt;0&gt;</td>
<td>AD2</td>
<td>ZBTA_A&lt;11&gt;</td>
<td>AE3</td>
</tr>
<tr>
<td>ZBTA_A&lt;1&gt;</td>
<td>Y3</td>
<td>ZBTA_A&lt;12&gt;</td>
<td>AC4</td>
</tr>
<tr>
<td>ZBTA_A&lt;2&gt;</td>
<td>AD13</td>
<td>ZBTA_A&lt;13&gt;</td>
<td>AB3</td>
</tr>
<tr>
<td>ZBTA_A&lt;3&gt;</td>
<td>Y2</td>
<td>ZBTA_A&lt;14&gt;</td>
<td>AC3</td>
</tr>
<tr>
<td>ZBTA_A&lt;4&gt;</td>
<td>AA13</td>
<td>ZBTA_A&lt;15&gt;</td>
<td>AD1</td>
</tr>
<tr>
<td>ZBTA_A&lt;5&gt;</td>
<td>AD12</td>
<td>ZBTA_A&lt;16&gt;</td>
<td>AC2</td>
</tr>
<tr>
<td>ZBTA_A&lt;6&gt;</td>
<td>AF3</td>
<td>ZBTA_A&lt;17&gt;</td>
<td>AE13</td>
</tr>
<tr>
<td>ZBTA_A&lt;7&gt;</td>
<td>AA12</td>
<td>ZBTA_A&lt;18&gt;</td>
<td>AC12</td>
</tr>
<tr>
<td>ZBTA_A&lt;8&gt;</td>
<td>AB4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ZBTA_A&lt;9&gt;</td>
<td>AF4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ZBTA_A&lt;10&gt;</td>
<td>AD3</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 63: ZBT Address Signals Pinouts Bank A

### ZBT Data Signals for ZBT Bank A

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTA_D&lt;0&gt;</td>
<td>AC7</td>
</tr>
<tr>
<td>ZBTA_D&lt;1&gt;</td>
<td>AC6</td>
</tr>
<tr>
<td>ZBTA_D&lt;2&gt;</td>
<td>Y5</td>
</tr>
<tr>
<td>ZBTA_D&lt;3&gt;</td>
<td>AE4</td>
</tr>
<tr>
<td>ZBTA_D&lt;4&gt;</td>
<td>AB7</td>
</tr>
<tr>
<td>ZBTA_D&lt;5&gt;</td>
<td>AB6</td>
</tr>
<tr>
<td>ZBTA_D&lt;6&gt;</td>
<td>AF6</td>
</tr>
<tr>
<td>ZBTA_D&lt;7&gt;</td>
<td>AD4</td>
</tr>
<tr>
<td>ZBTA_D&lt;8&gt;</td>
<td>AE10</td>
</tr>
<tr>
<td>ZBTA_D&lt;9&gt;</td>
<td>Y9</td>
</tr>
<tr>
<td>ZBTA_D&lt;10&gt;</td>
<td>AE9</td>
</tr>
<tr>
<td>ZBTA_D&lt;11&gt;</td>
<td>AC8</td>
</tr>
<tr>
<td>ZBTA_D&lt;12&gt;</td>
<td>AF10</td>
</tr>
<tr>
<td>ZBTA_D&lt;13&gt;</td>
<td>AC9</td>
</tr>
<tr>
<td>ZBTA_D&lt;14&gt;</td>
<td>AA8</td>
</tr>
</tbody>
</table>

Table 64: ZBT Data Signals Pinouts - Bank A
### 24.7.2 ZBT SRAM Bank B

Clock and Control Signals for ZBT

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTB_CLK</td>
<td>AE14</td>
</tr>
<tr>
<td>ZBTB_CLK_FB_OUT</td>
<td>AB17</td>
</tr>
<tr>
<td>ZBTB_CLK_FB_IN</td>
<td>AC17</td>
</tr>
<tr>
<td>ZBTB_ADV</td>
<td>Y17</td>
</tr>
<tr>
<td>ZBTB_CKEI</td>
<td>AA17</td>
</tr>
<tr>
<td>ZBTB_CSI&lt;0&gt;</td>
<td>AD14</td>
</tr>
<tr>
<td>ZBTB_CSI&lt;1&gt;</td>
<td>AA15</td>
</tr>
<tr>
<td>ZBTB_OEI</td>
<td>AC18</td>
</tr>
<tr>
<td>ZBTB_WEI</td>
<td>AE18</td>
</tr>
</tbody>
</table>

Table 65: ZBT Clock and Control Signals
### ZBT Address Signals for Bank B

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTB_A&lt;0&gt;</td>
<td>W26</td>
<td>ZBTB_A&lt;11&gt;</td>
<td>AB24</td>
</tr>
<tr>
<td>ZBTB_A&lt;1&gt;</td>
<td>Y25</td>
<td>ZBTB_A&lt;12&gt;</td>
<td>AF24</td>
</tr>
<tr>
<td>ZBTB_A&lt;2&gt;</td>
<td>Y18</td>
<td>ZBTB_A&lt;13&gt;</td>
<td>AA26</td>
</tr>
<tr>
<td>ZBTB_A&lt;3&gt;</td>
<td>AE24</td>
<td>ZBTB_A&lt;14&gt;</td>
<td>AB26</td>
</tr>
<tr>
<td>ZBTB_A&lt;4&gt;</td>
<td>AC15</td>
<td>ZBTB_A&lt;15&gt;</td>
<td>Y26</td>
</tr>
<tr>
<td>ZBTB_A&lt;5&gt;</td>
<td>AF18</td>
<td>ZBTB_A&lt;16&gt;</td>
<td>AD25</td>
</tr>
<tr>
<td>ZBTB_A&lt;6&gt;</td>
<td>AD26</td>
<td>ZBTB_A&lt;17&gt;</td>
<td>AC16</td>
</tr>
<tr>
<td>ZBTB_A&lt;7&gt;</td>
<td>AA18</td>
<td>ZBTB_A&lt;18&gt;</td>
<td>AB18</td>
</tr>
<tr>
<td>ZBTB_A&lt;8&gt;</td>
<td>W25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ZBTB_A&lt;9&gt;</td>
<td>AC24</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ZBTB_A&lt;10&gt;</td>
<td>AB25</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 66: ZBT Address Signals Pinouts Bank B

### ZBT Data Signals for Bank B

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTB_D&lt;0&gt;</td>
<td>Y22</td>
</tr>
<tr>
<td>ZBTB_D&lt;1&gt;</td>
<td>Y23</td>
</tr>
<tr>
<td>ZBTB_D&lt;2&gt;</td>
<td>AB23</td>
</tr>
<tr>
<td>ZBTB_D&lt;3&gt;</td>
<td>AA24</td>
</tr>
<tr>
<td>ZBTB_D&lt;4&gt;</td>
<td>AF21</td>
</tr>
<tr>
<td>ZBTB_D&lt;5&gt;</td>
<td>AB22</td>
</tr>
<tr>
<td>ZBTB_D&lt;6&gt;</td>
<td>AF22</td>
</tr>
<tr>
<td>ZBTB_D&lt;7&gt;</td>
<td>AC23</td>
</tr>
<tr>
<td>ZBTB_D&lt;8&gt;</td>
<td>AC19</td>
</tr>
<tr>
<td>ZBTB_D&lt;9&gt;</td>
<td>AB20</td>
</tr>
<tr>
<td>ZBTB_D&lt;10&gt;</td>
<td>AF20</td>
</tr>
<tr>
<td>ZBTB_D&lt;11&gt;</td>
<td>AC21</td>
</tr>
<tr>
<td>ZBTB_D&lt;12&gt;</td>
<td>AC20</td>
</tr>
<tr>
<td>ZBTB_D&lt;13&gt;</td>
<td>W20</td>
</tr>
<tr>
<td>ZBTB_D&lt;14&gt;</td>
<td>AD21</td>
</tr>
<tr>
<td>ZBTB_D&lt;15&gt;</td>
<td>AE21</td>
</tr>
</tbody>
</table>

Table 67: ZBT Data Signals Pinouts Bank B
### Pinout Information

#### 24.8 Inter-FPGA Clock Infrastructure Signals

##### 24.8.1 Clock sources arriving at Clock FPGA

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ZBTB_D&lt;16&gt;</td>
<td>AD19</td>
</tr>
<tr>
<td>ZBTB_D&lt;17&gt;</td>
<td>Y20</td>
</tr>
<tr>
<td>ZBTB_D&lt;18&gt;</td>
<td>Y21</td>
</tr>
<tr>
<td>ZBTB_D&lt;19&gt;</td>
<td>W21</td>
</tr>
<tr>
<td>ZBTB_D&lt;20&gt;</td>
<td>AA19</td>
</tr>
<tr>
<td>ZBTB_D&lt;21&gt;</td>
<td>AF19</td>
</tr>
<tr>
<td>ZBTB_D&lt;22&gt;</td>
<td>AA20</td>
</tr>
<tr>
<td>ZBTB_D&lt;23&gt;</td>
<td>AB21</td>
</tr>
<tr>
<td>ZBTB_D&lt;24&gt;</td>
<td>V22</td>
</tr>
<tr>
<td>ZBTB_D&lt;25&gt;</td>
<td>AC22</td>
</tr>
<tr>
<td>ZBTB_D&lt;26&gt;</td>
<td>AA23</td>
</tr>
<tr>
<td>ZBTB_D&lt;27&gt;</td>
<td>AD23</td>
</tr>
<tr>
<td>ZBTB_D&lt;28&gt;</td>
<td>W22</td>
</tr>
<tr>
<td>ZBTB_D&lt;29&gt;</td>
<td>AD22</td>
</tr>
<tr>
<td>ZBTB_D&lt;30&gt;</td>
<td>AF23</td>
</tr>
<tr>
<td>ZBTB_D&lt;31&gt;</td>
<td>AE23</td>
</tr>
</tbody>
</table>

**Table 67: ZBT Data Signals Pinouts Bank B**

**Table 68: Clock Signals at CLK FPGA**

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>CLK FPGA (2V80) Pin No</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
<th>Signal Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK_Op_Amp</td>
<td>B6 (GCLK6S)</td>
<td>N/a</td>
<td>External CLK source via Op_Amp</td>
</tr>
<tr>
<td>CLK_Op_Ampl</td>
<td>C6 (GCLK7P)</td>
<td>N/a</td>
<td>Complement of External CLK source via Op_Amp</td>
</tr>
<tr>
<td>Osc_CLK</td>
<td>M6 (GCLK4P)</td>
<td>N/a</td>
<td>LVTTL Clock Oscillator</td>
</tr>
<tr>
<td>GEN_CLKA</td>
<td>K7 (GCLK0P)</td>
<td>B13</td>
<td>Generated Clock A</td>
</tr>
<tr>
<td>GEN_CLKC</td>
<td>N8 (GCLK1S)</td>
<td>B12</td>
<td>Generated Clock C</td>
</tr>
<tr>
<td>GEN_CLKB</td>
<td>M7 (GCLK6P)</td>
<td>C15</td>
<td>Generated Clock B</td>
</tr>
<tr>
<td>GEN_CLKD</td>
<td>N7 (GCLK7S)</td>
<td>C14</td>
<td>Generated Clock D</td>
</tr>
</tbody>
</table>
24.8.2 Clock Feedback Signals

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>CLK FPGA (2V80) Pin No</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
<th>Signal Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLK1_FB</td>
<td>J2</td>
<td>B14</td>
<td>Feedback to User FPGA</td>
</tr>
<tr>
<td>CLK3_FB</td>
<td>H4</td>
<td>B15</td>
<td>Feedback to User FPGA</td>
</tr>
<tr>
<td>CLK2_FB</td>
<td>H12</td>
<td>A15</td>
<td>Feedback to User FPGA</td>
</tr>
</tbody>
</table>

Table 69: Clock Feedback Signals

24.8.3 Clocking Pinouts for DACs and ADCs

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Clock FPGA (XC2V80-4CS144) Pin No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC_CLKA</td>
<td>E4</td>
</tr>
<tr>
<td>ADC_CLKAI</td>
<td>D1</td>
</tr>
<tr>
<td>ADC_CLKB</td>
<td>G1</td>
</tr>
<tr>
<td>ADC_CLKBI</td>
<td>F1</td>
</tr>
<tr>
<td>DAC_CLKA</td>
<td>D13</td>
</tr>
<tr>
<td>DAC_CLKAI</td>
<td>D12</td>
</tr>
<tr>
<td>DAC_CLKB</td>
<td>G10</td>
</tr>
<tr>
<td>DAC_CLKBI</td>
<td>F12</td>
</tr>
</tbody>
</table>

Table 70: Clocking Pinouts for DACs and ADCs

24.9 DAC Signal Pinouts

<table>
<thead>
<tr>
<th>Signal Name (DAC 1)</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
<th>Signal Name (DAC 2)</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>DAC1_D&lt;0&gt;</td>
<td>A7</td>
<td>DAC2_D&lt;0&gt;</td>
<td>D10</td>
</tr>
<tr>
<td>DAC1_D&lt;1&gt;</td>
<td>C7</td>
<td>DAC2_D&lt;1&gt;</td>
<td>F10</td>
</tr>
<tr>
<td>DAC1_D&lt;2&gt;</td>
<td>B7</td>
<td>DAC2_D&lt;2&gt;</td>
<td>C10</td>
</tr>
<tr>
<td>DAC1_D&lt;3&gt;</td>
<td>C5</td>
<td>DAC2_D&lt;3&gt;</td>
<td>E10</td>
</tr>
<tr>
<td>DAC1_D&lt;4&gt;</td>
<td>D4</td>
<td>DAC2_D&lt;4&gt;</td>
<td>D9</td>
</tr>
<tr>
<td>DAC1_D&lt;5&gt;</td>
<td>C4</td>
<td>DAC2_D&lt;5&gt;</td>
<td>F9</td>
</tr>
<tr>
<td>DAC1_D&lt;6&gt;</td>
<td>A4</td>
<td>DAC2_D&lt;6&gt;</td>
<td>E9</td>
</tr>
<tr>
<td>DAC1_D&lt;7&gt;</td>
<td>B3</td>
<td>DAC2_D&lt;7&gt;</td>
<td>A9</td>
</tr>
</tbody>
</table>

Table 71: DAC Signal Pinouts
### 24.10 ADC Signal Pinouts

<table>
<thead>
<tr>
<th>Signal Name (DAC 1)</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
<th>Signal Name (DAC 2)</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC1_D&lt;0&gt;</td>
<td>C17</td>
<td>ADC2_D&lt;0&gt;</td>
<td>A24</td>
</tr>
<tr>
<td>ADC1_D&lt;1&gt;</td>
<td>D19</td>
<td>ADC2_D&lt;1&gt;</td>
<td>D25</td>
</tr>
<tr>
<td>ADC1_D&lt;2&gt;</td>
<td>D20</td>
<td>ADC2_D&lt;2&gt;</td>
<td>C26</td>
</tr>
<tr>
<td>ADC1_D&lt;3&gt;</td>
<td>C21</td>
<td>ADC2_D&lt;3&gt;</td>
<td>B23</td>
</tr>
<tr>
<td>ADC1_D&lt;4&gt;</td>
<td>B18</td>
<td>ADC2_D&lt;4&gt;</td>
<td>B24</td>
</tr>
<tr>
<td>ADC1_D&lt;5&gt;</td>
<td>D18</td>
<td>ADC2_D&lt;5&gt;</td>
<td>C25</td>
</tr>
<tr>
<td>ADC1_D&lt;6&gt;</td>
<td>C19</td>
<td>ADC2_D&lt;6&gt;</td>
<td>D22</td>
</tr>
<tr>
<td>ADC1_D&lt;7&gt;</td>
<td>C20</td>
<td>ADC2_D&lt;7&gt;</td>
<td>C24</td>
</tr>
<tr>
<td>ADC1_D&lt;8&gt;</td>
<td>B20</td>
<td>ADC2_D&lt;8&gt;</td>
<td>A21</td>
</tr>
<tr>
<td>ADC1_D&lt;9&gt;</td>
<td>B17</td>
<td>ADC2_D&lt;9&gt;</td>
<td>D24</td>
</tr>
<tr>
<td>ADC1_D&lt;10&gt;</td>
<td>A17</td>
<td>ADC2_D&lt;10&gt;</td>
<td>C23</td>
</tr>
<tr>
<td>ADC1_D&lt;11&gt;</td>
<td>A18</td>
<td>ADC2_D&lt;11&gt;</td>
<td>D23</td>
</tr>
<tr>
<td>ADC1_D&lt;12&gt;</td>
<td>A19</td>
<td>ADC2_D&lt;12&gt;</td>
<td>A22</td>
</tr>
<tr>
<td>ADC1_D&lt;13&gt;</td>
<td>A20</td>
<td>ADC2_D&lt;13&gt;</td>
<td>C22</td>
</tr>
<tr>
<td>ADC1_DRY</td>
<td>D21</td>
<td>ADC2_DRY</td>
<td>B21</td>
</tr>
</tbody>
</table>

Table 72: ADC Signal Pinouts
### 24.11 User I/O Header (J16 on module)

<table>
<thead>
<tr>
<th>Signal Name (DAC 1)</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
<th>Signal Name (DAC 2)</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC1_OVR</td>
<td>D17</td>
<td>ADC2_OVR</td>
<td>A23</td>
</tr>
</tbody>
</table>

Table 72: ADC Signal Pinouts

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>User FPGA (XC4VSX35-10FF668) PIN No</th>
</tr>
</thead>
<tbody>
<tr>
<td>User_IO_1</td>
<td>E25</td>
</tr>
<tr>
<td>User_IO_2</td>
<td>E24</td>
</tr>
</tbody>
</table>

Table 73: User I/O Header Pinouts
Part XIII: Troubleshooting

This part of the User Guide provides troubleshooting information on the XtremeDSP Development Kit-IV. It includes Kit information in the form of a Frequently Asked Questions list.

Product Registration

Updated troubleshooting information or product updates may be available in the Nallatech XtremeDSP Development Kit-IV support lounge. The XtremeDSP Development Kit-IV is provided with an initial 90-day access to the support lounge upon registration. This lounge provides access to Nallatech software updates and relevant application notes as they become available. Continued access to this lounge, beyond 90 days, is available on establishment of a maintenance agreement with Nallatech. The support lounge is available on the internet at:

www.nallatech.com/solutions/products/kits

In the actions section of this web page you will see an option to register your product. Registration requires the serial number of the XtremeDSP Development Kit-IV. The serial number is located on the bottom of the small blue board case. You can also refer to the Xilinx Answers Database that can be searched by going to:

http://support.xilinx.com/
FAQ

In this section:

- Frequently Asked Questions

Please note that this FAQ contains a list of questions common at the time of print. The current FAQ can be obtained after registration from within the Nallatech Support lounge during the support period.

25.1 XtremeDSP Development Kit-IV FAQs

How do I Identify the Type of PCI Connection?

PCI defines two types of signalling environment, which operate at either 3.3v or 5v. The BenONE-Kit Motherboard is a universal card and can therefore be used in either signalling environment as shown in Figure 151 on page 245.

Figure 151: 5V (top) and 3.3V (bottom) signalling PCI Connectors

If you wish to install the BenONE-Kit Motherboard in a PC using a PCI slot please note that in the default configuration provided with the Kit User Guide, the BenONE-Kit Motherboard will only function correctly in a 5V PCI Signalling environment. This is because one of the XC1800 proms is programmed with a 5VIO PCI bitstream and the other PROM that can contain the 3.3VIO PCI bitstream has been used for the USB bitstream. This means that if you wish to use the hardware in a 3.3VIO PCI
FAQ

slot you will need to update the firmware. Please refer to “Changing the Firmware” on page 223 for details on how this is performed.

What State Should the Module Power Supply LEDs be Showing?

Once the BenONE-Kit Motherboard and BenADDA DIME-II module have been opened, the power LEDs for the supplies used, change from red to green as shown below in Figure 152 on page 246.

Note that if a power supply is not used then the power indicator for that supply will remain RED indicating it is not switched on. For example, on the BenADDA DIME-II module all four supplies are required therefore the four power LEDs will change from green to red.
I Have Problems Opening Multiple Cards over USB, i.e. a StrathNUEY and a BenONE (XtremeDSP Kit). How do I Resolve This?

There is a known issue when opening a StrathNUEY and then trying to open a BenONE (XtremeDSP Kit) card. There is a current work-around: if you open the cards by type there doesn't seem to be a problem i.e. Select Open Card, specify USB and for card type select BenONE ... then ... Select Open Card, specify USB and for card type select StrathNUEY. This currently gets round the problem.

Does the FUSE API Support Borland C++?

Yes, the FUSE API supports Borland C++. Libraries are provided in both COFF and OMF formats to allow for compatibility. The OMF format is required by Borland. The libraries can be found in the following locations:

1. In the 'include' folder in the location on the host machine where FUSE was installed, commonly 'C:\Program Files\FUSE\include'

OR

2. The FUSE CD in, <CDROM>:\Software\Include

Where Can I find the FUSE API Header and Library Files?

The files are available in the following locations:

1. In the 'include' folder in the location on the host machine where FUSE was installed, commonly 'C:\Program Files\FUSE\include'

OR

2. The FUSE CD in, <CDROM>:\Software\Include

How many Programmable Clocks are there on the BenONE?

There are two programmable clocks, CLKA and CLKB. Historically these clocks have sometimes been referred to as SYSCLK and DSPCLK.

Is CLKC Programmable in the XtremeDSP Kit?

CLKC is not a programmable oscillator in the Kit. This is connected to a fixed oscillator socket for a Fixed Oscillator on the motherboard. By default there is no crystal fitted as this is socket allows users to fit a specific crystal if needed.

When Configuring the FPGA via the FUSE software, is it loading via JTAG or via a Serial or Select Map Mode?

JTAG is the configuration method. Hence JTAG clock must be selected in bitfile options as the startup clock. If CCLK is selected the programming fails and errors out.
Standard Terms and Conditions

GENERAL

These Terms and Conditions shall apply to all contracts for goods sold or work done by Nallatech Limited. (hereinafter referred to as the “company” or Nallatech) and purchased by any customer (hereinafter referred to as the customer).

Nallatech Limited trading in the style Nallatech (the company), submits all quotations and price lists and accepts all orders subject to the following conditions of contract which apply to all contracts for goods supplied or work done by them or their employees to the exclusion of all other representations, conditions or warranties, express or implied.

The buyer agrees to execute and return any license agreements as may be required by the company in order to authorize the use of those licensable items. If the licensable item is to be resold this condition shall be enforced by the re-seller on the end customer.

Each order received by the company will be deemed to form a separate contract to which these conditions apply and any waiver or any act of non-enforcement or variation of these terms or part thereof shall not bind or prejudice the company in relation to any other contract.

The company reserves the right to re-issue its price list at any time and to refuse to accept orders at a price other than at the price stated on the price list in force at the time of order.

The company reserves the right to vary the specification or withdraw from the offer any of its products without prior warning.

The company reserves the right to refuse to accept any contract that is deemed to be contrary to the companies policies in force at the time.

PRICING

All prices shown on the company’s price list, or on quotations offered by them, are based upon the acceptance of these conditions. Any variation of these conditions requested by the buyer could result in changes in the offered pricing or refusal to supply.

All quoted pricing is in Pounds Sterling and is exclusive of Value Added Tax (VAT) and delivery. In addition to the invoiced value the buyer is liable for all import duty as may be applicable in the buyer’s location. If there is any documentation required for import formalities, whether or not for the purposes of duty assessment, the buyer shall make this clear at the time of order.

Quotations are made by Nallatech upon the customer’s request but there is no obligation for either party until Nallatech accepts the customer’s order.

Nallatech reserves the right to increase the price of goods agreed to be sold in proportion to any increase of costs to Nallatech between the date of acceptance of the order and the date of delivery or where the increase is due to any act or default of the customer, including the cancellation or rescheduling by the customer of part of any order.

Nallatech reserves the right (without prejudice to any other remedy) to cancel any uncompleted order or to suspend delivery in the event of any of the customer’s commitment with Nallatech not being met.

DELIVERY

All delivery times offered by the company are to be treated as best estimates and no penalty can be accepted for non compliance with them.

Delivery shall be made by the company using a courier service of its choice. The cost of the delivery plus a nominal fee for administration will be added to the invoice issued. Payment of all inward customs duties and fees are the sole responsibility of the buyer. If multiple shipments are requested by the buyer, multiple delivery charges will be made. In the case of multiple deliveries separate invoices will be raised.

If requested at the time of ordering an alternative delivery service can be used, but only if account details are supplied to the company so that the delivery can be invoiced directly to the buyer by the delivery service.

The buyer accepts that any ‘to be advised’ scheduled orders not completed within twelve months from the date of acceptance of the original order, or orders held up by the buyers lack of action regarding delivery, can be shipped and invoiced by the company and paid in full by the buyer, immediately after completion of that twelve month period.

INSURANCE

All shipments from the company are insured by them. If any goods received by the buyer are in an unsatisfactory condition, the following courses of action shall be taken.

If the outer packaging is visibly damaged, then the goods should not be accepted from the courier, or they should be signed for only after noting that the packaging has sustained damage.

If the goods are found to be damaged after unpacking, the company must be informed immediately.

Under no circumstances should the damaged goods be returned, unless expressly authorized by the company.

If the damage is not reported within 48 hours of receipt, the insurers of the company shall bear no liability.

Any returns made to the company for any reason, at any time shall be packaged in the original packaging, or its direct equivalent and must be adequately insured by the buyer.

Any equipment sent to the company for any purpose, including but not limited to equipment originally supplied by the company must be adequately insured by the buyer while on the premises of the company.

PAYMENT

Nallatech Ltd. terms of payment are 30 days net.

Any charges incurred in making the payment, either currency conversion or otherwise shall be paid by the buyer.
The company reserves the right to charge interest at a rate of 2% above the base rate of the Bank of Scotland PLC on any overdue accounts. The interest will be charged on any outstanding amount from said due date of payment, until payment is made in full, such interest will accrue on a daily basis.

TECHNICAL SUPPORT

The company offers a dedicated technical support via telephone and an E-mail address. It will also accept faxed support queries.

Technical support will be given free of charge for 90 days from the date of invoice, for queries regarding the use of the products in the system configuration for which they were sold. Features not documented in the user manual or a written offer of the company will not be supported. Interfacing with other products other than those that are pre-approved by the company as compatible will not be supported. If the development tools and system hardware is demonstrably working, no support can be given with application level problems.

WARRANTY

The company offers as part of a purchase contract 12 months warranty against parts and defective workmanship of hardware elements of a system. The basis of this warranty is that the fault be discussed with the companies technical support staff before any return is made. If it is agreed that a return for repair is necessary then the faulty item and any other component of the system as requested by those staff shall be returned carriage paid to the company. Insurance terms as discussed in the INSURANCE Section will apply.

Returned goods will not be accepted by the company unless this has been expressly authorized.

After warranty repair, goods will be returned to the buyer carriage paid by the company using their preferred method.

Faults incurred by abuse of the product (as defined by the company) are not covered by the warranty.

Attempted repair or alteration of the goods as supplied by the company, by another party immediately invalidates the warranty offered.

The said warranty is contingent upon the proper use of the goods by the customer and does not cover any part of the goods which has been modified without Nallatech's prior written consent or which has been subjected to unusual physical or electrical stress or on which the original identification marks have been removed or altered. Nor will such warranty apply if repair or parts required as a result of causes other than ordinary authorized use including without limitation accident, air conditioning, humidity control or other environmental conditions.

Under no circumstances will the company be liable for any incidental or consequential damage or expense of any kind, including, but not limited to, personal injuries and loss of profits arising in connection with any contract or with the use, abuse, unsafe use or inability to use the companies goods. The company's maximum liability shall not exceed the customers remedy is limited to, either:

i. repair or replacement of the defective part or product or at the companies option.
ii. return of the product and refund of the purchase price and such remedy shall be the customer's entire and exclusive remedy.

Warranty of the software written by the company shall be limited to 90 days warranty that the media is free from defects and no warranty express or implied is given that the computer software will be free from error or will meet the specification requirements of the buyer.

The terms of any warranty offered by a third party whose software is supplied by the company will be honoured by the company exactly. No other warranty is offered by the company on these products.

Return of faulty equipment after the warranty period has expired, the company may at its discretion make a quotation for repair of the equipment or declare that the equipment is beyond repair.

PASSING OF RISK AND TITLE

The passing of risk for any supply made by the company shall occur at the time of delivery. The title however shall not pass to the buyer until payment has been received in full by the company. And no other sums whatever shall be due from the customer to Nallatech.

If the customer (who shall in such case act on his own account and not as agent for Nallatech) shall sell the goods prior to making payment in full for them, the beneficial entitlement of Nallatech therein shall attach to the proceeds of such sale or to the claim for such proceeds.

The customer shall store any goods owned by Nallatech in such a way that they are clearly identifiable as Nallatech's property. The customer will allow Nallatech to inspect these records and the goods themselves upon request.

In the event of failure by the customer to pay any part of the price of the goods, in addition to any other remedies available to Nallatech under these terms and conditions or otherwise, Nallatech shall be entitled to repossess the goods. The customer will assist and allow Nallatech to repossess the goods as aforesaid and for this purpose admit or procure the admission of Nallatech or its employees and agents to the premises in which the goods are situated.

INTELLECTUAL PROPERTY

The buyer agrees to preserve the Intellectual Property Rights (IPR) of the company at all times and that no contract for supply of goods involves loss of IPR by the company unless expressly offered as part of the contract by the company.

GOVERNING LAW

This agreement and performance of both parties shall be governed by Scottish law.
Any disputes under any contract entered into by the company shall be settled in a court if the company’s choice operating under Scottish law and the buyer agrees to attend any such proceedings. No action can be brought arising out of any contract more than 12 months after the completion of the contract.

**INDEMNITY**
The buyer shall indemnify the company against all claims made against the company by a third party in respect of the goods supplied by the company.

**SEVERABILITY**
If any part of these terms and conditions is found to be illegal, void or unenforceable for any reason, then such clause or Section shall be severable from the remaining clauses and Sections of these terms and conditions which shall remain in force.

**NOTICES**
Any notice to be given hereunder shall be in writing and shall be deemed to have been duly given if sent or delivered to the party concerned at its address specified on the invoice or such other addresses as that party may from time to time notify in writing and shall be deemed to have been served, if sent by post, 48 hours after posting.

**SOFTWARE LICENSING AGREEMENT**
Nallatech Ltd. software is licensed for use by end users under the following conditions. By installing the software you agree to be bound by the terms of this license. If you do not agree with the terms of this license, do not install the Software and promptly return it to the place where you obtained it:

1. **License**: Nallatech Ltd. grants you a licence to use the software programs and documentation in this package (“Licensed materials”). If you have a single license, on only one computer at a time or by only one user at a time;

   if you have acquired multiple licenses, the Software may be used on either stand alone computers or on computer networks, by a number of simultaneous users equal to or less than the number of licenses that you have acquired; and, if you maintain the confidentiality of the Software and documentation at all times.

2. **Restrictions**: This software contains trade secrets in its human perceivable form and, to protect them, except as permitted by applicable law, you may not reverse engineer, disassemble or otherwise reduce the software to any human perceivable form. You may not modify, translate, rent, lease, loan or create derivative works based upon the software or part thereof without a specific run-time licence from Nallatech Ltd.

3. **Copyright**: The Licensed Materials are Copyrighted. Accordingly, you may either make one copy of the Licensed Materials for backup and/or archival purposes. Additionally, if the package contains multiple versions of the Licensed Materials, then you may only use the Licensed Materials in one version on a single computer. In no event may you use two copies of the Licensed Materials at the same time.

4. **Warranty**: Nallatech Ltd. warrants the media to be free from defects in material and workmanship and that the software will substantially conform to the related documentation for a period of ninety (90) days after the date of your purchase. Nallatech Ltd. does not warrant that the Licensed Materials will be free from error or will meet your specific requirements.

5. **Limitations**: Nallatech Ltd. makes no warranty or condition, either expressed or implied, including but not limited to any implied warranties of merchantability and fitness for a particular purpose, regarding the Licensed Materials.

Neither Nallatech Ltd. nor any applicable Licensor will be liable for any incidental or consequential damages, including but not limited to lost profits.

6. **Export Control**: The Software is subject to the export control laws of the United States and of the United Kingdom. The Software may not be shipped, transferred, or re-exported directly or indirectly into any country prohibited by the United States Export Administration Act 1969 as amended, and the regulations there under, or be used for any purpose prohibited by the Act.

**USER GUIDE CONDITIONS**
Information in this User Guide is subject to change without notice. Any changes will be included in future versions of this document. Information within this manual may include technical, typing or printing inaccuracies or errors and no liability will arise therefrom.

This User Guide is supplied without warranty or condition, either expressed or implied, including but not limited to any implied warranties of merchantability and fitness for a particular purpose, regarding the information provided herein. Under no circumstances will Nallatech Limited be liable for any incidental or consequential damage or expense of any kind, including, but not limited to, loss of profits, arising in connection with the use of the information provided herein.
Index

A
abbreviations ................................................................. xiv
ADCs ............................................................................. 19
analog inputs ........................................................................ 21
analog performance .......................................................... 22
architecture ........................................................................ 20
assembly drawing ............................................................. 27
clocking ............................................................................ 22
coupling specifications ...................................................... 26
default configuration settings ............................................. 26
filter details ........................................................................ 24
channel 1 .......................................................................... 24
channel 2 .......................................................................... 25
firmware ............................................................................ 27
timing constraints .............................................................. 28
front end configuration ....................................................... 23
hardware description .......................................................... 21
key features ........................................................................ 20
maximum clock input to ADC devices ............................... 22
operation ............................................................................. 20
overview .......................................................................... 19
ADIO signal ........................................................................ 115
Adjacent In bus ............................................................... 79
Adjacent Out bus .............................................................. 79
AS/DS#/ signal ................................................................. 115

B
BenADDA ........................................................................... 4
BenONE ............................................................................. 4
board case layout ............................................................. 16
front ................................................................................ 16
left side ............................................................................ 16
right side .......................................................................... 17
board monitoring capabilities ........................................... 84
overview .......................................................................... 84
temperature monitoring .................................................... 84
temperature sensor ............................................................ 84
using FUSE API ............................................................... 86
using FUSE Probe Tool ........................................................ 85
bus structure ..................................................................... 79
bus naming ......................................................................... 79
DIME-II communication busses ......................................... 80
functional diagram ............................................................ 81
overview .......................................................................... 79
BUSY signal ...................................................................... 115

C
Chipscope ILA support ....................................................... 161
Chipscope example .......................................................... 164
analyzing the design ......................................................... 171
creating the ICON and ILA cores ...................................... 164
manually instantiating ICON and ILA cores ................. 169
overview .......................................................................... 164
connecting a JTAG download cable .................................. 163
overview .......................................................................... 163
clock FPGA ......................................................................... 18
clock sources ................................................................... 22
external clock input via MCX connector ......................... 22
on board 105MHz crystal ................................................... 22
programmable oscillators ................................................ 22
clocks .............................................................................. 63
ADC and DAC clocks ........................................................ 69
clock configuration ............................................................ 65
clock selection and jitter ..................................................... 74
clock skew ........................................................................ 74
clocking the ADCs and DACs .......................................... 73
DCM wizard .................................................................... 71
DIME-II system clocks ..................................................... 63
available clocks ................................................................ 63
external clock input via module MCX connection .......... 66
firmware ........................................................................... 70
fixed/external oscillator ....................................................... 66
inter-FPGA clock management ........................................ 68
clock feedbacks for de-skewing and clock routing ........ 68
generated clock signals from User FPGA ....................... 68
jitter ............................................................................... 75
names .............................................................................. xvi
on board 65MHz oscillator ............................................... 67
overview .......................................................................... 67
physical clock resources .................................................... 64
programmable oscillators ................................................ 65
set clocks in FUSE API ....................................................... 76
set clocks using FUSE Probe Tool ...................................... 75
source descriptions .......................................................... 65
using module 65MHz crystal or external MCX clock .... 73
using the DCM locked signal for reset ......................... 72
using the DIME clocks ...................................................... 74
using the Virtex-II DCs ..................................................... 70
ZBT clocks ......................................................................... 69
ZBT SRAM clocking example .......................................... 70
comms parallel link .......................................................... 79
communications bus protocol .......................................... 115
Config DONE signal ........................................................ 95
contact details .................................................................... iii

D
DACs .............................................................................. 29
architecture ......................................................................... 30
clocking ............................................................................ 36
firmware ............................................................................ 37
M
MATLAB.................................................................11
FUSE Toolbox for MATLAB................................11
MCX connectors..............................................21
cable assembly..............................................22
design..........................................................22
interfacing to connectors..............................22

N
Nallatech systems and solutions.........................9

P
physical layout..................................................15
back view ......................................................18
front view.......................................................17
overview.......................................................15
pinout information ...........................................229
ADC signals....................................................240
adjacent header (J8).........................................231
adjacent out bus............................................230
dAC signals.....................................................239
DIME-II control and monitoring signals............233
inter-FPGA clock infrastructure signals...........238
local bus.......................................................229
Nallatech RS232 connections............................232
PLink Header (J10).............................................232
User I/O header .............................................241
ZBT SRAM....................................................234
power specifications ........................................97
ADC heatsinks................................................104
cooling considerations ....................................102
main FPGA.....................................................102
external connectors .......................................104
additional power connector (J20).....................104
standalone power connector............................104
external standalone power supply.....................97
Fixed Power Supply........................................99, 100
overview.......................................................97
PCI power specification ..................................98
power supply LEDs.........................................101
DIME-II module power supply LEDs................101
motherboard main power LEDs.........................101
Programmable Power Supply...........................99
recommended power max for Kit......................98
recommended specification............................98
using the Kit in the board case.........................102
using the Kit outside the board case................102
product registration.......................................243
programmable clocks....................................247
programmable power supply.........................100

R
reading from Interface FPGA to User FPGA........115
reference information ......................................227
related documentation ....................................xiv
REN#/WEN# signal...........................................115
resets..........................................................59
firmware.......................................................60
overview.......................................................59
reset control in FUSE API................................62
signal names..................................................60
structure.......................................................59
toggle using FUSE probe tool.........................61
revision.......................................................1

S
scope of manual.............................................xvi
Spartan-II device..............................................6
system level design.........................................109
building a host interface.................................111
design partitioning .........................................111
interface communications bus.........................113
designing with the FUSE API.............................118
interface performance ....................................119
interface FPGA to User FPGA interface core ....114
further information on core..............................118
implementing the comms mechanism.................114

T
temperature monitoring ......................................85
using FUSE Probe Tool.....................................85
using the FUSE API..........................................86
DIME_ModuleControl.....................................86
DIME_ModuleStatus.......................................88
DIME_PPSStatus...........................................90
temperature sensor.........................................84
ALERT1 signal...............................................84
datasheet......................................................84
pinouts.........................................................84
timing information..........................................117
troubleshooting.............................................243
typographical considerations..........................xv

U
user guide format...........................................xiii
user guide symbols.......................................xiii

V
voltage controlled oscillator................................32
writing to Interface FPGA from User FPGA .......... 116

Xilinx EDK support ..................................................... 179
design notes................................................................. 181
resets ........................................................................... 181
using the ZBT as a peripheral .................................. 181
XMD support ............................................................... 182
EDK example .............................................................. 183
connect via XMD ....................................................... 185
load the FPGA design with FUSE ......................... 184
start the software debugger ................................... 186
overview ....................................................................... 181
Xilinx Impact Support .................................................... 153
overview ....................................................................... 155
set up a connection .................................................... 155
connecting JTAG download cable .......................... 155
launch impact .............................................................. 157
open card to enable power supplies ....................... 155
Xilinx ISE support .......................................................... 147
common ISE settings .................................................. 149
synthesis and implementation settings .................... 149
Xilinx System Generator support .............................. 189
Chipscope use in System Generator ....................... 208
Chipscope Pro overview .......................................... 208
importing data into MATLAB workspace from Chipscope ........................................................................ 220
overview ....................................................................... 208
real time debug ........................................................... 215
overview ....................................................................... 191
using the co-simulation flow ..................................... 200
using the cosimulation flow ....................................... 200
using the HDL Netlist Flow ....................................... 192
overview ....................................................................... 192
simulating the example ............................................ 192
XtremeDSP Development Kit-III overview ............... 3

ZBT SRAM memory .................................................. 41
bus utilization ............................................................. 41
clocking ................................................................. 47, 69
cycle times ............................................................... 41
firmware ...................................................................... 47
hardware ..................................................................... 42
clock and control signals for ZBT bank .................. 45
ZBT address signals ............................................... 45, 237
ZBT data signals ...................................................... 45, 237
memory size ............................................................. 41
overview ....................................................................... 41
ZBT SRAM to User FPGA interconnect ................. 42
Remarks Form

We welcome any comments you may have on our product and its documentation. Your remarks will be examined thoroughly and taken into account for future versions of this product.

Errors Detected

Suggested Improvement

Please send this completed form to:

Nallatech
Boolean House
One Napier Park
Cumbernauld
Glasgow G68 0BH
United Kingdom

If you prefer you may send your remarks via E-mail to support@nallatech.com or by fax to +44 (0) 1236 789599.

If you want Nallatech to reply to your comments, please include your name, address and telephone number.