# ICE3BRxx65J(Z)(G)

CoolSET®-F3R (DIP-8, DIP-7 & DSO-16/12) new Jitter version Design Guide

# BDTIC

Power Management & Supply



# BDTIC

Edition 2010-06-20 Published by Infineon Technologies Asia Pacific, 8 Kallang Sector,

349282 Singapore, Singapore

© Infineon Technologies AP 2008. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

www.BDTIC.com/infineon

| <b>Revision History:</b> | 2010-06-20                                   | V2.2 |
|--------------------------|----------------------------------------------|------|
| Previous Version:        | V2.1a                                        |      |
| Page                     | Subjects (major changes since last revision) |      |
|                          | Add ICE3BR4765JZ                             |      |
|                          |                                              |      |
|                          |                                              |      |
|                          |                                              |      |
|                          |                                              |      |
|                          |                                              |      |
|                          |                                              |      |

 ${\sf CoolSET}^{\$}\text{-F3R}$  (DIP-8, DIP-7 & DSO-16/12) new Jitter version Design Guide: License to Infineon Technologies Asia Pacific Pte Ltd

AN-PS0025

Kyaw Zin Min Kok Siu Kam Eric



Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to:







| Table o                                           | of Contents                                                                                                                                                                                                        | Page                       |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 1                                                 | Introduction                                                                                                                                                                                                       | 5                          |
| 2                                                 | List of Features                                                                                                                                                                                                   | 5                          |
| 3                                                 | Package                                                                                                                                                                                                            | 5                          |
| 4                                                 | Block Diagram                                                                                                                                                                                                      | 7                          |
| 5                                                 | Typical Application Circuit                                                                                                                                                                                        | 8                          |
| 6<br>6.1<br>6.1.1<br>6.2<br>6.3<br>6.3.1<br>6.3.2 | Functional description and component design  Startup time  Vcc capacitor  Soft Start  Low standby power - Active Burst Mode  Entering Active Burst Mode                                                            | 9<br>10<br>10              |
| 6.3.3<br>6.3.4<br>6.4<br>6.4.1<br>6.4.2<br>6.4.3  | Working in Active Burst Mode Leaving Active Burst Mode Minimum V <sub>CC</sub> supply voltage during burst mode Low EMI noise Frequency jittering Soft gate drive Other suggestions to solve EMI issue             | 12<br>13<br>13<br>13<br>13 |
| 6.5<br>6.6<br>6.6.1<br>6.6.2<br>6.6.3             | Tight maximum power control - Propagation delay compensation  Protection Features  Auto Restart Protection Mode  Blanking Time for over load protection  User defined protection by external protection enable pin | 15<br>15                   |
| 7                                                 | Input power curve                                                                                                                                                                                                  | 17                         |
| 8                                                 | Layout Recommendation                                                                                                                                                                                              | 20                         |
| 9                                                 | Product portfolio of CoolSET®-F3R (DIP-8, DIP-7 & DSO-16/12) new Jitter version                                                                                                                                    |                            |
| 10                                                | Useful formula & external component design                                                                                                                                                                         | 21                         |
| 11                                                | References                                                                                                                                                                                                         | 22                         |



#### 1 Introduction

The CoolSET®-F3R, ICE3BRxx65J(Z)(G) is the latest development of the CoolSET®-F3. It is a PWM controller with power MOSFET and startup cell in a DIP or DSO package. The switching frequency is running at 65 KHz and it targets for DVD player, set-top box, portable game console, auxiliary power supply, etc.

The ICE3BRxx65J(Z)(G) adopts the BiCMOS technology and provides a wider Vcc operating range up to 25V. It inherits the proven good features of CoolSET®-F3 such as the active burst mode achieving the lowest standby power, the propagation delay compensation making the most precise current limit control in wide input voltage range, etc. In addition, it also adds on some useful features such as built-in soft start time, built-in basic with extendable blanking time for over load protection and built-in switching frequency modulation (frequency jittering), external auto-restart enable, etc.

#### 2 List of Features

650V avalanche rugged CoolSET® with built-in Startup Cell

Active Burst Mode for lowest Standby Power

Fast load jump response in Active Burst Mode

65 kHz internally fixed switching frequency

Auto Restart Protection Mode for Over-load, Open Loop, Vcc Undervoltage, Over temperature & Vcc Over-voltage

**Built-in Soft Start** 

Built-in blanking window with extendable blanking time for short duration high current

External auto-restart enable pin

Max Duty Cycle 75%

Overall tolerance of Current Limiting < ±5%

Internal PWM Leading Edge Blanking

BiCMOS technology provides wide VCC range

Built-in Frequency jitter feature and soft driving for low EMI

### 3 Package

The package for F3R ICE3BRXX65J Jitter mode product is DIP-8.



Figure 1 Pin configuration – ICE3BRxx65J

| Name  | Description                                  |
|-------|----------------------------------------------|
| ВА    | extended Blanking & Auto-restart enable      |
| FB    | FeedBack                                     |
| CS    | Current Sense / 650V1 CoolMOS® Source        |
| Drain | 650V <sup>1</sup> CoolMOS <sup>®</sup> Drain |
| Drain | 650V <sup>1</sup> CoolMOS <sup>®</sup> Drain |
| n.c.  | Not Connected                                |
| VCC   | Controller Supply Voltage                    |
| GND   | Controller Ground                            |
|       | BA FB CS Drain Drain v.c.                    |

<sup>1</sup> at T<sub>i</sub>=110°C



The package for F3R ICE3BRXX65JZ Jitter mode product is DIP-7.



| Pin | Name  | Description                                  |
|-----|-------|----------------------------------------------|
| 1   | ВА    | extended Blanking & Auto-restart enable      |
| 2   | FB    | FeedBack                                     |
| 3   | CS    | Current Sense / 650V1 CoolMOS® Source        |
| 4   | n.c.  | Not connected                                |
| 5   | Drain | 650V <sup>1</sup> CoolMOS <sup>®</sup> Drain |
| 6   | -     | No Pin                                       |
| 7   | VCC   | Controller Supply Voltage                    |
| 8   | GND   | Controller Ground                            |

Figure 2 Pin configuration – ICE3BRxx65JZ

The package for F3R ICE3BRXX65JG Jitter mode product is DSO-16/12.



| Pin | Name  | Description                                                           |
|-----|-------|-----------------------------------------------------------------------|
| _1  | N.C.  | Not Connected                                                         |
| 2   | ВА    | exten <mark>ded B</mark> lanking & Au <mark>t</mark> o-restart enable |
| 3   | FB    | FeedBack                                                              |
| 4   | cs    | Current Sense / 650V <sup>1</sup> CoolMOS <sup>®</sup> Source         |
| 5   | Drain | 650V <sup>1</sup> CoolMOS <sup>®</sup> Drain                          |
| 6   | Drain | 650V <sup>1</sup> CoolMOS <sup>®</sup> Drain                          |
| 7   | Drain | 650V <sup>1</sup> CoolMOS <sup>®</sup> Drain                          |
| 8   | Drain | 650V <sup>1</sup> CoolMOS <sup>®</sup> Drain                          |
| 9   | N.C.  | Not Connected                                                         |
| 10  | N.C.  | Not Connected                                                         |
| 11  | VCC   | Controller Supply Voltage                                             |
| 12  | GND   | Controller Ground                                                     |

Figure 3 Pin configuration – ICE3BRxx65JG

<sup>&</sup>lt;sup>1</sup> at T<sub>j</sub>=110°C Application Note



## 4 Block Diagram



Figure 4 Block Diagram of ICE3BRXX65J(Z)(G)

Application Note 7 2010-06-20



## 5 Typical Application Circuit



Figure 5 Typical application circuit with ICE3BR4765J 12W 5V



#### 6 Functional description and component design

#### 6.1 Startup time

Startup time is counted from applying input voltage to IC turn on. ICE3BRXX65J(Z)(G) has a startup cell which is connected to input bulk capacitor. When there is input voltage, the startup cell will act as a constant current source to charge up the Vcc capacitor and supply energy to the IC. When the Vcc capacitor reaches the Vcc\_on threshold 18V, the IC turns on. Then the startup cell is turned off and the Vcc is supplied by the auxiliary winding. Start up time is independent from the AC line input voltage and it can be calculated by the equation (1). Figure 6 shows the start up time of 85Vac line input.

$$t_{STARTUP} = \frac{V_{VCCon} \cdot C_{Vcc}}{I_{VCCch \arg e^3}} \tag{1}$$

where,  $I_{VCCcharge3}$ : constant current to charge Vcc capacitor (0.7mA),

 $V_{VCCon}$ : IC turns on threshold (18V),  $C_{VCC}$ : Vcc capacitor

Pls refer to the datasheet for the symbol used in the equation.



Figure 6 The startup delay time at AC line input voltage of 85Vac

Precaution: For a typical application, start up should be VCC ramps up first, other pin (such as FB pin) voltage will follow VCC voltage to ramp up. It is recommended not to have any voltage on other pins (such as FB; BA and CS) before VCC ramps up.

#### 6.1.1 Vcc capacitor

The minimum value of the Vcc capacitor is determined by voltage drop during the soft start time. The formula is expressed in equation (2).

$$C_{VCC} = \frac{I_{VCC \, \text{sup } 2} \cdot t_{ss}}{V_{CChus}} \cdot \frac{2}{3} \tag{2}$$

where,  $I_{VCCsup2}$ : IC consumption current (4.2mA),  $t_{ss}$ : soft start time (20ms),

V<sub>CChys</sub>: Vcc turn-on/off hysteresis voltage (7.5V)

Therefore, the minimum Vcc capacitance can be  $7.4\mu$ F. In order to give more margins, 22uF is taken for the design. The startup time  $t_{STARTUP}$  is then 0.528s. The measured start up time is 0.54s (Figure 6). A 0.1uF filtering capacitor is always needed to add as near as possible to the Vcc pin to filter the high frequency noise. The filter capacitor C6 and the auxiliary series resistor R2 form a R-C filter which can effectively filter the transformer switching noise from auxiliary winding going into the IC.



#### 6.2 Soft Start

When the IC is turned on after the Startup time, a digital soft start circuit is activated. A gradually increased soft start voltage is generated by the digital soft start circuit, which in turn releases the duty cycle gradually from zero. The duty cycle increases to maximum (which is limited by the transformer design) at the end of the soft start period. When the soft start time ends, IC goes into normal mode and the duty cycle is controlled by the FB signal. The soft start time is set at 20ms for maximum load. The soft start time is load dependent; shorter soft start time with lighter load.

Figure 7 shows the soft start behavior at 85Vac input. The primary peak current increases slowly to the maximum in the soft start period.



Figure 7 Soft start at AC line input voltage of 85Vac

#### 6.3 Low standby power - Active Burst Mode

The IC will enter Active Burst Mode function at light load condition which enables the system to achieve the lowest standby power requirement of less than 50mW. Active Burst Mode means the IC is always in the active state and can therefore immediately respond to any changes on the FB signal,  $V_{FB}$ .

#### 6.3.1 Entering Active Burst Mode

Because of the current mode control scheme, the feedback voltage  $V_{FB}$  actually controls the power delivery to output. An important relationship between the  $V_{CS}$  and the  $V_{FB}$  is expressed in equation (3).

$$V_{FB} = V_{CS} \cdot A_V + V_{Offset-Ramp} \tag{3}$$

where,  $V_{FB}$ :feedback voltage,  $V_{CS}$ :current sense voltage,  $A_V$ :PWM OP gain,  $V_{Offset-Ramp}$ :voltage ramp offset

When the output load reduces, the feedback voltage  $V_{FB}$  drops. If the  $V_{FB}$  stays below 1.35V for 20ms, the IC enters into the Active Burst Mode. The threshold power to enter burst mode is expressed in equation (4).

$$P_{BURST\_enter} = \frac{1}{2} \cdot L_P \cdot I_P^2 \cdot f_{SW} = \frac{1}{2} \cdot L_P \cdot (\frac{V_{CS}}{R_{sense}})^2 \cdot f_{SW} = \frac{1}{2} \cdot L_P \cdot (\frac{V_{FBCS} - V_{Offset-Ramp}}{R_{sense} \cdot A_V})^2 \cdot f_{SW}$$
(4)

where,  $L_p$ : transformer primary inductance

 $R_{sense}$ : current sense resistance,  $f_{sw}$ : switching frequency,  $V_{FBCS}$ : Feedback level to enter burst mode

Figure 8 shows the waveform with the load change from nominal load to light load. After the 20ms blanking time IC goes into burst mode.





Figure 8 Entering Burst Mode

#### 6.3.2 Working in Active Burst Mode

In the active burst mode, the IC is constantly monitoring the output voltage by feedback pin,  $V_{FB}$ , which controls burst duty cycle and burst frequency. The burst "ON" starts when  $V_{FB}$  reaches 3.5V and it stops when  $V_{FB}$  is dropped to 3.0V. During burst "ON", the primary current limit is set to 34% of maximum peak current ( $V_{CS}$ =0.34V) to reduce the conduction losses and to avoid audible noise. The FB voltage is changing like a saw tooth between 3.0V and 3.5V. The corresponding secondary output ripple (peak to peak) is controlled to be small. It can be calculated by equation (5).

$$V_{out\_ripple\_pp} = \frac{R_{opto}}{R_{FB} \cdot G_{opto} \cdot G_{TL431}} \cdot \Delta V_{FB}$$
(5)

where,  $R_{opto}$ : series resistor with opto-coupler at secondary side (e.g. Rc6 in Figure 5),  $R_{FB}$ : IC internal pull up resistor connected to FB pin (R<sub>FB</sub>=15.4K $\Omega$ ),  $G_{opto}$ : current transfer gain of opto-coupler,  $G_{TL431}$ : voltage transfer gain of the loop compensation network (e.g. Rc1, Rc2, Rc3, Rc4, Cc1, Cc2 in Figure 5),  $\Delta V_{FB}$ : feedback voltage change (0.5V)

Usually there is a noise coupling capacitor at the FB pin to filter the switching noise and spike (e.g. C8 in Figure 5). However, if this capacitor is too large (>10nF), it would affect the normal operation of the controller. This capacitor should be as small as possible (without the capacitor is the best). In the mean time, it is found that this filter capacitor will also affect the output ripple voltage during burst mode; larger capacitance will get larger ripple voltage and smaller capacitance get lower ripple voltage.





Figure 9 Output ripple during Active Burst Mode at light load



#### 6.3.3 Leaving Active Burst Mode

When the output load increases to be higher than the maximum burst power,  $P_{burst\_max}$ ,  $V_{out}$  will drop and  $V_{FB}$  will rise up fast to exceed 4.0V. The system leaves burst mode immediately when  $V_{FB}$  reaches 4.0V. Once system leaves burst mode, the current sense voltage limit,  $V_{CS\_MAX}$ , is released to 1V, the feedback voltage  $V_{FB}$  swings back to the normal control level.

The leaving burst power threshold (i.e. maximum power to be handled during burst operation) is expressed in equation (6).

$$P_{burst\_max} = 0.5 \cdot L_P \cdot (0.34 \cdot I_{p\_max})^2 \cdot f_{SW} = 0.5 \cdot L_P \cdot (0.34 \cdot \frac{V_{CS\_max}}{R_{sense}})^2 \cdot f_{SW} = 0.1156 \cdot P_{in\_max}$$
 (6)

where,  $I_{p_{-}\max}$ : maximum primary peak current,  $V_{\text{CS\_max}}$ : current limit threshold at CS pin,  $P_{\text{in\_max}}$ : maximum input power

The calculated maximum power in burst mode is around 6.76% of  $P_{in\_max}$ . However, the actual power can be higher as it would include propagation delay time.

The leave burst mode timing diagram is shown in Figure 10. The maximum output drop during the transition can be estimated in equation (7).



Figure 10 Timing diagram of leaving burst mode

Figure 11 is the captured waveform when there is a load jump from light load to full load. The output ripple drop during the transition is about 88mV.



Figure 11 Leaving burst mode waveform

Application Note 12 2010-06-20



#### 6.3.4 Minimum V<sub>CC</sub> supply voltage during burst mode

It is particularly important that the Vcc voltage must stay above  $V_{VCCoff}$  (i.e. 10.5V). Otherwise, the expected low standby power cannot be achieved. The IC will go into auto-restart mode instead of Active Burst Mode. A reference Vcc circuit is presented in Figure 5. This is for a low cost transformer design where the transformer coupling is not too good. Thus the circuit R3 and Zd1 is added to clamp the Vcc voltage exceeding 25V in extreme case such as high load and the Vcc OVP protection is triggered. If the transformer coupling is good, this circuit is not needed.

#### 6.4 Low EMI noise

#### 6.4.1 Frequency jittering

The IC is running at a fixed frequency of 65 KHz with jittering frequency at  $\pm$ -2.6 KHz in a switching modulation period of 4ms. This kind of frequency modulation can effectively help to obtain a low EMI noise level particularly for conducted EMI. The jittering frequency measured is 63.8 KHz  $\pm$  67.4 KHz (refer to Figure 12).



Figure 12 Switching frequency jittering (Vds)

#### 6.4.2 Soft gate drive

The gate soft driving is to split the gate driving slope into 2 so that the MOSFET turns on speed is relatively slower comparing to a single slope drive (see Figure 13). In this way, the high  $\Delta I/\Delta t$  noise is greatly reduced and the noise signal reflected in the EMI spectrum is also reduced.



Figure 13 Soft gate drive waveform



#### 6.4.3 Other suggestions to solve EMI issue

Some more suggestions to improve the EMI performance and is listed below.

- Add capacitor (C<sub>ds</sub>) at the drain source pin: it can slow down the turn off speed of the MOSFET and the high ΔV/Δt noise will be reduced and so is the EMI noise. The drawback is more energy will be dissipated due to slower turn off speed of MOSFET.
- 2. Add snubber circuit to the output rectifier: Most of the radiated EMI noise comes out from the output of the system esp. for a system with output cable. Adding snubber circuit (R21 and C23) to the output rectifier is a more direct way to suppress those EMI noise (refer to Figure 5).

#### 6.5 Tight maximum power control - Propagation delay compensation

The maximum power of the system is changed with the input voltage; higher voltage got higher maximum power. This is due to the propagation delay of the IC and the different rise time of the primary current under different input voltage. The propagation delay time is around 200ns. But if the primary current rise time is faster, the maximum power will increase. The power difference can be as high as >14% between high line and low line. In order to make the maximum power control become tight, a propagation delay compensation network is implemented so that the power difference is greatly reduced to best around 2%. Figure 14 shows the compensation scheme of the IC. The equation (8) explains the rate of change of the current sense voltage is directly proportional to the input voltage and current sense resistor. For a DCM operation, the operating range for the  $dV_{sense}/dt$  is from 0.1 to 0.7. It can show in Figure 14 that higher  $dV_{sense}/dt$  will give more compensation; i.e. lower value of  $V_{sense}$ .

$$\frac{dI_p}{dt} = \frac{V_{in}}{L_p} \Rightarrow R_{sense} \cdot \frac{dI_p}{dt} = R_{sense} \cdot \frac{V_{in}}{L_p} \Rightarrow \frac{dV_{sense}}{dt} = R_{sense} \cdot \frac{V_{in}}{L_p}$$
(8)

where,  $I_p$ : primary peak current,  $V_{in}$ : input voltage,  $L_p$ : primary inductance of the transformer,

 $V_{sense}$ : current sense voltage,  $R_{sense}$ : current sense resistor

The measured maximum input power for the 12W demo boards at 85Vac and 265Vac shows ±1.71% of maximum input power. This function is limited to discontinuous conduction mode flyback converter only.



Figure 14 Propagation delay compensation curve



#### 6.6 Protection Features

The IC provides several protection features which lead to the Auto Restart Protection Mode. The following table shows the conditions of the system failure and the associate protection mode.

| Protection function                       | Failure condition                                                                                     | Protection Mode |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------|
| Vcc Over-voltage                          | 1. Vcc > 25.5V or<br>2. Vcc > 20.5V & FB > 4.0V & during soft start period                            | Auto Restart    |
| Over-temperature (controller junction)    | T <sub>J</sub> > 130°C                                                                                | Auto Restart    |
| Over-load / Open loop                     | $V_{FB}$ > 4.0V and $V_{BA}$ > 4.0V (Blanking time counted from charging $V_{BA}$ from 0.9V to 4.0V ) | Auto Restart    |
| Vcc Under-voltage / short<br>Opto-coupler | Vcc < 10.5V                                                                                           | Auto Restart    |
| Auto-restart enable                       | V <sub>BA</sub> < 0.33V                                                                               | Auto Restart    |

Table 1 Protection functions and failure conditions

The 25.5V OVP protection is inactivated during burst mode so that it can achieve lower standby power performance.

#### 6.6.1 Auto Restart Protection Mode

When the failure condition meets the auto restart protection mode, the IC will go into auto-restart. The switching pulse will stop. Then the Vcc voltage will drop. When the Vcc voltage drops to 10.5V, the startup cell will turn on again. The Vcc voltage is then charged up. When it hits 18V, the IC will turn on and the startup cell will turn off. It would then start the startup phase with soft start. After the startup phase the failure condition is checked to determine whether the fault persists. If the fault is removed, it will go to normal operation. Otherwise, the IC will repeat the auto restart protection and the switching pulse stop again.

Figure 15 shows the switching waveform of the  $V_{CC}$  and the feedback voltage  $V_{FB}$  when the output is overloaded by shorting the outputs. The IC is turned on at  $V_{CC}$  = 18V. After going through the startup phase, IC is off again due to the presence of the fault.  $V_{CC}$  is discharged until 10.5V. Then, the Startup Cell is activated again to charge up capacitor at  $V_{CC}$  that initiates another restart cycle.



Figure 15 Auto Restart Mode



#### 6.6.2 Blanking Time for over load protection

The IC controller provides a blanking window before entering into the auto restart mode due to output overload/short circuit. The purpose is to ensure that the system will not enter protection mode unintentionally. There are 2 kinds of the blanking time; basic and the extendable. The basic one is a built-in feature which is set at 20ms. The extendable one is to extend the basic one with a user defined additional blanking time. The extendable blanking time can be achieved by adding a capacitor,  $C_{BK}$  to the BA pin. When there is over load occurred ( $V_{FB} > 4V$ ), the  $C_{BK}$  capacitor will be charged up by a constant current source,  $I_{BK}$  (13uA) from 0.9V to 4.0V. Then the auto restart protection will be activated. The charging time from 0.9V to 4.0V to the  $C_{BK}$  capacitor is the extended blanking time. The total blanking time is the addition of the basic and the extended blanking time.

$$t_{blanking} = Basic + Extended = 20ms + \frac{(4.0 - 0.9) * C_{BK}}{I_{BK}} = 20ms + 238461.5 * C_{BK}$$
 (9)

The measured total blanking time showing in Figure 17 is 45ms using C<sub>BK</sub>=0.1uF.

In case of output overload or short circuit, the transferred power during the blanking period is limited to the maximum power defined by the value of the sense resistor  $R_{\text{sense}}$ .

The noise level in BA pin can be quite high particularly in some high power application. In order to avoid mistriggering of other protection features, it is recommended to add a minimum 100pF filter capacitor at BA pin.

The maximum capacitor added at BA is restricted to be less than 0.65uF. Otherwise, the IC cannot be startup properly.



Figure 16 Blanking window for output over load protection (basic blanking time)



Figure 17 Blanking window for output overload protection ( extended blanking time=24ms with  $C_{BK}$ =0.1uF )



#### 6.6.3 User defined protection by external protection enable pin

Although there are lots of pre-defined Auto Restart Protection is implemented in the IC, customer still can have some tailor-made protection for the application needs by pulling down the BA pin to lower 0.33V. When BA pin lower than 0.33V, the gate drive switching will be stopped and IC will enter to auto restart mode until the external auto restart enable signal released.



Figure 18 User defined Auto Restart Protection circuit

#### 7 Input power curve

The purpose of the input power curve is to simplify the selection of the CoolSET® device. The curve is a function of ambient temperature to the input power of the system in which the input filter loss, bridge rectifier loss and the MOSFET power loss are considered. The only information needed is the required output power, the input voltage range, the operating ambient temperature and the efficiency of the system. The required input power can then be calculated as equation (10).

$$P_{in} = \frac{P_o}{\eta} \tag{10}$$

where  $P_{in}$ : input power,  $P_o$ : output power,  $\eta$ : efficiency

It then simply looks up the closed input power at the required ambient temperature from the input power curve.

The input power curves for the CoolSET-F3R (DIP-8 & DIP-7) family are listed below.



Figure 19 Input power curve for ICE3BR0665J

Application Note 17 2010-06-20





Figure 20 Input power curve for ICE3BR1765J



Figure 21 Input power curve for ICE3BR4765J



Figure 22 Input power curve for ICE3BR0665JZ





Figure 23 Input power curve for ICE3BR1765JZ



Figure 24 Input power curve for ICE3BR4765JZ



Figure 25 Input power curve for ICE3BR4765JG



The major assumption for the calculation is listed below.

- 1. Reflection voltage from secondary side to primary side is 100V.
- 2. The maximum power for the device is estimated when the junction temperature of the integrated CoolMOS® reaches 125°C. (With some margins to reach the over temperature protection of the device : 130°C). The maximum R<sub>dson</sub> of the device at 125°C is taken for calculation.
- 3. There is no copper area as heatsink and the  $R_{thja}$ =90K/W for DIP-8,  $R_{thja}$ =96K/W for DIP-7 &  $R_{thia}$ =110K/W for DSO-16/12.
- 4. Saturation current (I<sub>d\_max</sub> @ 125°C) of the MOSFET is considered. The voltage drop for the bridge rectifier is assumed to be 1V. The typical resistance of the EMI filter is estimated for different CoolSET. Those parameters are listed in the below table

|                   | Rdson_125°C (Ω) | I <sub>d_max</sub> @125°C (A) | $R_{EMI\_filter}(\Omega)$ | V <sub>F_bridge</sub> (V) |
|-------------------|-----------------|-------------------------------|---------------------------|---------------------------|
| ICE3BR0665J(Z)    | 1.58            | 9.95                          | 2 * 0.56                  | 2 * 1                     |
| ICE3BR1765J(Z)    | 4.12            | 4.03                          | 2 * 1                     | 2 * 1                     |
| ICE3BR4765J(Z)(G) | 12.5            | 1.67                          | 2 * 3                     | 2 * 1                     |

### 8 Layout Recommendation

In order to get the optimized ruggedness of the IC to the transient surge events like ESD and lightning Surge test, the grounding of the PCB layout must be connected carefully. From the circuit diagram in Figure 5, it indicates that the grounding for the controller can be split into several groups; signal ground, Vcc ground, Current sense resistor ground and EMI return ground. All the split grounds should be "star" connected to the bulk capacitor ground directly. The split grounds are described as below.

- Signal ground includes all small signal grounds connecting to the controller GND pin such as filter capacitor ground, C6, C7, C8 and opto-coupler ground.
- Vcc ground includes the Vcc capacitor ground, C5 and the auxiliary winding ground, pin 2 of the power transformer.
- Current Sense resistor ground includes current sense resistor R4 and R4a.
- EMI return ground includes Y capacitor, C4.

# 9 Product portfolio of CoolSET®-F3R (DIP-8, DIP-7 & DSO-16/12) new Jitter version

| Device       | Package      | V <sub>DS</sub> <sup>1</sup> | Frequency<br>/ kHz | $R_{dson}/\Omega^2$ | P <sub>in</sub><br>85-265Vac <sup>3</sup> | P <sub>in</sub> 230Vac±15% <sup>3</sup> |
|--------------|--------------|------------------------------|--------------------|---------------------|-------------------------------------------|-----------------------------------------|
| ICE3BR0665J  | PG-DIP-8     | 650V                         | 65                 | 0.65                | 49W                                       | 74W                                     |
| ICE3BR1765J  | PG-DIP-8     | 650V                         | 65                 | 1.70                | 31W                                       | 46W                                     |
| ICE3BR4765J  | PG-DIP-8     | 650V                         | 65                 | 4.70                | 18W                                       | 27W                                     |
| ICE3BR0665JZ | PG-DIP-7     | 650V                         | 65                 | 0.65                | 47W                                       | 71W                                     |
| ICE3BR1765JZ | PG-DIP-7     | 650V                         | 65                 | 1.70                | 29.5W                                     | 44.5W                                   |
| ICE3BR4765JZ | PG-DIP-7     | 650V                         | 65                 | 4.70                | 18W                                       | 26W                                     |
| ICE3BR4765JG | PG-DSO-16/12 | 650V                         | 65                 | 4.70                | 16.5W                                     | 24W                                     |

<sup>&</sup>lt;sup>1</sup> Tj=110°C

<sup>2</sup> Typ @ 25°C

Application Note 20 2010-06-20

 $<sup>^3</sup>$  Calculated maximum input power rating at  $T_a$ =50°C,  $T_j$ =125°C and without copper area as heat sink. Refer to the input power curve for other  $T_a$ 



# 10 Useful formula & external component design

| Transformer calculation (DCM flyback) |                                                                                                                                                                                   |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input data                            | $V_{\text{in\_min}}$ = 90Vdc, $V_{\text{in\_max}}$ = 380Vdc,<br>$V_{\text{ds\_max}}$ = 470V for 600V MOSFET,<br>$D_{\text{max}} \le 50\%$                                         |  |
| Turn ratio                            | $N_{ratio} = \frac{V_{ds\_max} - V_{in\_max}}{V_{out} + V_{diode}}$                                                                                                               |  |
| Maximum Duty ratio                    | $D_{\text{max}} = \frac{(V_{out} + V_{diode}) \cdot N_{ratio}}{V_{in\_\min} + (V_{out} + V_{diode}) \cdot N_{ratio}}$                                                             |  |
| Primary Inductance                    | $L_p \leq \frac{(V_{in\_\min} \cdot D_{\max})^2}{2 \cdot P_{in} \cdot f_{sw}}$                                                                                                    |  |
| Primary peak current  Primary turns   | $I_{p_{\text{max}}} = \frac{V_{in_{\text{min}}} \cdot D_{\text{max}}}{L_{p} \cdot f_{sw}}$ $N_{p} \ge \frac{I_{p_{\text{max}}} \cdot L_{p}}{B_{\text{max}} \cdot A_{\text{min}}}$ |  |
| Secondary turns                       | $N_s = \frac{N_p}{N_{ratio}}$                                                                                                                                                     |  |
| Auxiliary turns                       | $N_{aux} = \frac{V_{cc} + V_{diode}}{V_{out} + V_{diode}} \cdot N_{s}$                                                                                                            |  |

| ICE3BRXX65J(Z)(G) external component Design |                                                                                                                      |  |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|
| Current sense resistor                      | $R_{sense} \le \frac{V_{csth}}{I_{p\_max}}$                                                                          |  |
| Soft start time                             | $t_{ss} = 20ms$                                                                                                      |  |
| Vcc capacitor                               | $C_{VCC} = \frac{I_{VCC  \text{sup 2}} \times t_{ss}}{V_{VCChys}} \times \frac{2}{3}$                                |  |
| Startup delay time                          | $t_{DELAY} = \frac{V_{VCCon} \times C_{Vcc}}{I_{VCCch\mathrm{arg}e^3}}$                                              |  |
| Enter burst mode power                      | $P_{BURST\_enter} = 0.5 \times L_P \times (\frac{V_{FBC5} - V_{Offset-Ramp}}{R_{sense} \times A_V})^2 \times f_{SW}$ |  |
| Leave burst mode power                      | $P_{burst\_max} = 0.5 \times L_P \times (0.34 \times I_{p\_max})^2 \times f_{SW}$                                    |  |



| Output ripple during burst mode              | $V_{out\_ripple\_pp} = \frac{R_{opto}}{R_{FB} \times G_{opto} \times G_{TL431}} \times \Delta V_{FB}$ |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Voltage drop when leave burst mode           | $V_{out\_drop\_max} = \frac{0.75 \times R_{opto}}{R_{FB} \times G_{opto} \times G_{TL431}}$           |
| Total blanking time for over load protection | $t_{blanking} = 20ms + \frac{(4.0 - 0.9) \times C_{BK}}{I_{BK}}$                                      |

#### 11 References

- [1] Infineon Technologies, Datasheet "CoolSET®-F3R ICE3BR4765J Off-Line SMPS Current Mode Controller with Integrated 650V CoolMOS® and Startup Cell (frequency jitter mode) in DIP-8"
- [2] Infineon Technologies, Datasheet "CoolSET®-F3R ICE3BR1765J Off-Line SMPS Current Mode Controller with Integrated 650V CoolMOS® and Startup Cell (frequency jitter mode) in DIP-8"
- [3] Infineon Technologies, Datasheet "CoolSET®-F3R ICE3BR0665J Off-Line SMPS Current Mode Controller with Integrated 650V CoolMOS® and Startup Cell (frequency jitter mode) in DIP-8"
- [4] Infineon Technologies, Datasheet "CoolSET®-F3R ICE3BR4765JZ Off-Line SMPS Current Mode Controller with Integrated 650V CoolMOS® and Startup Cell (frequency jitter mode) in DIP-7"
- [5] Infineon Technologies, Datasheet "CoolSET®-F3R ICE3BR1765JZ Off-Line SMPS Current Mode Controller with Integrated 650V CoolMOS® and Startup Cell (frequency jitter mode) in DIP-7"
- [6] Infineon Technologies, Datasheet "CoolSET®-F3R ICE3BR0665JZ Off-Line SMPS Current Mode Controller with Integrated 650V CoolMOS® and Startup Cell (frequency jitter mode) in DIP-7"
- [7] Infineon Technologies, Datasheet "CoolSET®-F3R ICE3BR4765JG Off-Line SMPS Current Mode Controller with Integrated 650V CoolMOS® and Startup Cell (frequency jitter mode) in DSO-16/12"
- [8] Eric Kok Siu Kam, Kyaw Zin Min, Infineon Technologies, Application Note "AN-EVALSF3-ICE3BR4765J, 12W 5.0V SMPS Evaluation Board with CoolSET®-F3R ICE3BR4765J"
- [9] Eric Kok Siu Kam, Kyaw Zin Min, Infineon Technologies, Application Note "AN-EVALSF3-ICE3BR0665J, 30W 16V SMPS Evaluation Board with CoolSET®-F3R ICE3BR0665J"
- [10] Harald Zoellinger, Rainer Kling, Infineon Technologies, Application Note "AN-SMPS-ICE2xXXX-1, CoolSET<sup>TM</sup> ICE2xXXXX for Off-Line Switching Mode Power supply (SMPS)"