

## Safe Hot Swapping Using the LTC1421 – Design Note 139

## James Herr and Robert Reay

When a circuit board is inserted into a live backplane, the large bypass capacitors on the board can draw huge inrush currents from the backplane power bus as they charge. The inrush current, on the order of 10A to 100A, can destroy the board's bypass capacitors, metal traces or connector pins. The inrush current can also cause a glitch on the backplane power bus, which could force all of the other boards in the system to reset. In addition, the system data bus can be disrupted when the board's data pins make or break contact.

The LTC<sup>®</sup>1421 can turn on two positive and one negative board supply voltages at a programmable rate, allowing a board to be safely inserted in, or removed from, a live backplane. The device provides internal charge pumps for driving the gates of external N-channel pass transistors, board connection sensing, flexible supply voltage monitoring, power on reset output, short-circuit protection and soft or hard reset via software control.

## **Typical Application**

Figure 1 shows a typical application using the LTC1421.

The LTC1421 works best with a staggered, 3-level connector. Ground makes connection first to discharge any static build-up.  $V_{CC}$ ,  $V_{DD}$  and  $V_{EE}$  make connection second and the data bus and all other pins last. The connection sense pins CON1 and CON2 are located on opposite ends of the connector to allow the board to be rocked back and forth during insertion.



www.BDTIC.com/Linear

The power supplies on the board are controlled by placing external N-channel pass transistors Q1, Q2 and Q3 in the power path for V<sub>CC</sub>, V<sub>DD</sub> and V<sub>EE</sub>, where V<sub>CC</sub> and V<sub>DD</sub> can range from 3V to 12V, and V<sub>EE</sub> from -5V to -12V. By ramping up the voltage on the pass transistors' gates at a controlled rate, the transient surge current [I = (C)(dv/dt)] drawn from the main backplane supply will be limited to a safe value. The ramp rate is set by the value of capacitor C2.

The board's data bus is buffered by a QS3384 QuickSwitch from Quality Semiconductor. Disabling the QuickSwitch via the DISABLE pin during board insertion and removal prevents corruption of the system data bus.

Resistors R1 and R2 form an electronic circuit breaker function that protects against excessive supply current. When the voltage across the sense resistor is greater than 50mV for more than 20 $\mu$ s, the circuit breaker trips, immediately turning off Q1 and Q2 while the FAULT pin is pulled low. The device will remain in the tripped state until the POR pin is pulsed low or the power on V<sub>CCLO</sub> and V<sub>CCHI</sub> is cycled. The circuit breaker can be defeated by shorting V<sub>CCLO</sub> to SETLO and V<sub>CCHI</sub> to SETHI.

The RESET signal is used to reset the system microcontroller. When the voltage on the V<sub>OUTLO</sub> pin rises above the reset threshold, PWRGD immediately goes high and RESET goes high 200ms later. When the V<sub>OUTLO</sub> supply voltage drops below the reset threshold, PWRGD immediately goes low, and RESET goes low 60µs later, allowing the PWRGD signal to be used as an early warning that a reset is about to occur. When the FB is left floating, the reset threshold is 4.65V; when the FB pin is tied to V<sub>OUTLO</sub>, the reset threshold is 2.90V.

The uncommitted comparator and internal voltage reference, along with resistors R6 and R7, are used to monitor the 12V supply. When the supply drops below 10.8V, the COMPOUT pin will go low. The comparator can be used to monitor any voltage in the system.

Push-button switches S1 and S2 are used to generate a hard and soft reset, respectively. A hard or soft reset may also be initiated by a logic signal from the backplane. Pushing S1 shorts the  $\overrightarrow{POR}$  pin to ground, generating a hard reset that cycles the board's power. Pass transistors Q1 to Q3 are turned off and V<sub>OUTLO</sub> and V<sub>OUTHI</sub> are actively pulled to ground. When V<sub>OUTLO</sub> discharges to within 100mV of ground, the LTC1421 is reset and a normal power-up sequence is started.

Pushing S2 shorts the FB pin to ground, generating a soft reset that doesn't cycle the board's power. PWRGD immediately goes low, followed 64µs later by RESET. When S2

is released, PWRGD immediately goes high, followed 200ms later by RESET.

## **Board Insertion Timing**

When the board is inserted, GND pin makes contact first, followed by  $V_{CCHI}$  and  $V_{CCLO}$  (Figure 2, time point 1). DISABLE is immediately pulled high, so the data bus switch is disabled. At the same time CON1 and CON2 make contact and are shorted to ground on the host side (time point 3). When CON1 and CON2 are both forced to ground for more than 20ms, the LTC1421 assumes that the board is fully connected to the host and power-up can begin. When V<sub>CCLO</sub> and V<sub>CCHI</sub> exceed the 2.45V undervoltage lockout threshold, the 20µA current reference is connected from RAMP to GND, the charge pumps are turned on and CPON is forced high (time point 4). V<sub>OUTHI</sub> and V<sub>OUTLO</sub> begin to ramp up. When VOUTLO exceeds the reset threshold voltage, PWRGD will immediately be forced high (time point 5). After a 200ms delay, RESET will be pulled high and DISABLE will be pulled low, enabling the data bus (time point 6).



For applications help, call (408) 432-1900, Ext. 2452

Linear Technology Corporation 1630 McCarthy Blvd., Milpitas, CA 95035-7417 (408) 432-1900 • FAX: (408) 434-0507 • www.linear.com



www.BDTIC.com/Linear