AD9262 16-Bit, 2.5 MHz/5 MHz/10 MHz, 30 MSPS to 160 MSPS Dual Continuous Time Sigma-Delta ADC

The AD9262 is a dual, 16-bit analog-to-digital converter (ADC) based on a continuous time sigma-delta (Σ-Δ) architecture that achieves -87 dB of dynamic range over a 10 MHz input bandwidth. The integrated features and characteristics unique to the continuous time Σ-Δ architecture significantly simplify its use and minimize the need for external components. Continuous time Σ-Δ architecture efficiently achieves high dynamic range and wide bandwidth. Passive input structure reduces or eliminates the requirements for a driver amplifier. An oversampling ratio of 32× and high order loop filter provide excellent alias rejection reducing or eliminating the need for antialiasing filters. An integrated decimation filter, sample rate converter, PLL clock multiplier, and voltage reference provide ease of use. Operates from a single 1.8 V analog power supply and 1.8 V to 3.3 V output supply. A standard serial port interface (SPI) supports various product features and functions.

The AD9262 has a resistive input impedance that significantly relaxes the requirements of the driver amplifier. In addition, a 32× oversampled 5th-order continuous time loop filter significantly attenuates out of band signals and aliases, reducing the need for external filters at the input.

An external clock input or the integrated integer-N PLL provides the 640 MHz internal clock needed for the oversampled continuous time Σ-Δ modulator. On-chip decimation filters and sample rate converters reduce the modulator data rate from 640 MSPS to a user-defined output data rate between 30 MSPS to 160 MSPS, enabling a more efficient and direct interface.

The AD9262 incorporates an integrated dc correction and quadrature estimation block that corrects for gain and phase mismatch between the two channels. This functional block proves invaluable in complex signal processing applications such as direct conversion receivers.

The digital output data is presented in offset binary, Gray code, or twos complement format. A data clock output (DCO) is provided to ensure proper timing with the receiving logic. The AD9262 has the added feature of interleaving Channel A and Channel B data onto one 16-bit bus, simplifying on-board routing.

The ADC is available in three different bandwidth options of 2.5 MHz, 5 MHz, and 10 MHz, and operates on a 1.8 V analog supply and a 1.8 V to 3.3 V digital supply, consuming 600 mW. The AD9262 is available in a 64-lead LFCSP and is specified over the industrial temperature range (−40°C to +85°C).

Product Highlights
  • Continuous time Σ-Δ architecture efficiently achieves high dynamic range and wide bandwidth.
  • Passive input structure reduces or eliminates the requirements for a driver amplifier.
  • An oversampling ratio of 32× and high order loop filter provide excellent alias rejection reducing or eliminating the need for antialiasing filters.
  • An integrated decimation filter, sample rate converter, PLL clock multiplier, and voltage reference provide ease of use.
  • Operates from a single 1.8 V analog power supply and 1.8 V to 3.3 V output supply.
  • A standard serial port interface (SPI) supports various product features and functions.

Applications
  • Baseband quadrature receivers: CDMA2000, WCDMA, multicarrier GSM/EDGE, 802.16x, and LTE
  • Quadrature sampling instrumentation
  • Medical equipment
  • Radio detection and ranging (RADAR)
Features and Benefits
  • SNR: 83 dB (85 dBFS) to 10 MHz input
  • SFDR: 87 dBc to 10 MHz input
  • Noise figure: 15 dB
  • Input impedance: 1 kΩ
  • Power: 600 mW
  • 1.8 V analog supply operation
  • 1.8 V to 3.3 V output supply
  • Selectable bandwidth
    2.5 MHz/5 MHz/10 MHz real
    5 MHz/10 MHz/20 MHz complex
  • Dual channel modulator only version available (AD9267)
  • Output data rate: 30 MSPS to
    160 MSPS
  • See data sheet for additional features
Analog to Digital Converters
AD9262 IBIS Model
Data Sheets
Documentnote
AD9262: 16-Bit, 2.5 MHz/5 MHz/10 MHz, 30 MSPS to 160 MSPS Dual Continuous Time Sigma-Delta ADC Data Sheet (Rev. A)PDF 86 kB
Application Notes
Documentnote
AN-878: High Speed ADC SPI Control Software (Rev. A)PDF 585 kB
AN-905: Visual Analog Converter Evaluation Tool Version 1.0 User Manual (Rev. 0)PDF 2124 kB
AN-835: Understanding High Speed ADC Testing and Evaluation (Rev. B)PDF 985 kB
AN-282: Fundamentals of Sampled Data SystemsPDF 2131 kB
AN-1236: Interfacing the ADL5382 Quadrature I/Q Demodulator to the AD9262 16-Bit Continuous Time Sigma-Delta ADC as an RF-to-Bits Solution (Rev. A)PDF 109 kB
AN-1142: Techniques for High Speed ADC PCB Layout (Rev. 0)PDF 392 kB
AN-807: Multicarrier WCDMA Feasibility (Rev. 0)PDF 969 kB
AN-808: Multicarrier CDMA2000 Feasibility (Rev. 0)PDF 1535 kB
AN-812: MicroController-Based Serial Port Interface (SPI) Boot Circuit (Rev. 0)
Software Download (zip, 21,702,560 bytes)
PDF 441 kB
AN-283: Sigma-Delta ADCs and DACsPDF 1699 kB
User Guides
Documentnote
UG-051: Evaluating the AD9262, 16-Bit, Dual Continuous Time Sigma Delta ADC and Demonstrating Direct ConversionPDF 1200 kB
Order Information
Part NumberPackagePacking QtyTemp RangePrice 100-499Price 1000+RoHS
AD9262BCPZ Production64 ld LFCSP (9x9mm, 6.20mm exposed pad)OTH 260-40 to 85C35.2930Y
AD9262BCPZ-10 Production64 ld LFCSP (9x9mm, 6.20mm exposed pad)OTH 260-40 to 85C56.4748Y
AD9262BCPZ-5 Production64 ld LFCSP (9x9mm, 6.20mm exposed pad)OTH 260-40 to 85C43.5337Y
AD9262BCPZRL7 Production64 ld LFCSP (9x9mm, 6.20mm exposed pad)REEL 750-40 to 85C35.2930Y
AD9262BCPZRL7-10 Production64 ld LFCSP (9x9mm, 6.20mm exposed pad)REEL 750-40 to 85C56.4748Y
AD9262BCPZRL7-5 Production64 ld LFCSP (9x9mm, 6.20mm exposed pad)REEL 750-40 to 85C43.5337Y
Reference Materials
AD9262: 16-Bit, 2.5 MHz/5 MHz/10 MHz, 30 MSPS to 160 MSPS Dual Continuous Time Sigma-Delta ADC Data Sheet (Rev. A) ad9262
AD9262CPZ 1.8V CMOS (All Speed Grades) ad9262
AN-878: High Speed ADC SPI Control Software (Rev. A) ad6655
AN-808: CDMA2000多载波系统可行性研究 (Rev. 0) adl5330
AN-905: Visual Analog Converter Evaluation Tool Version 1.0 User Manual (Rev. 0) ad9220
AN-835: Understanding High Speed ADC Testing and Evaluation (Rev. B) ad9220
AN-282: Fundamentals of Sampled Data Systems ad1674
AN-835: 高速ADC测试和评估 (Rev. 0) ad9510
AN-1236:正交 I/Q 解调器 ADL5382 与 16 位连续时间 Σ- 型 ADC AD9262 接口, 实现射频到比特流解决方案 (Rev. A) adl5382
AN-1236: Interfacing the ADL5382 Quadrature I/Q Demodulator to the AD9262 16-Bit Continuous Time Sigma-Delta ADC as an RF-to-Bit adl5382
AN-1142: 高速ADC PCB布局布线技巧 (Rev. 0) ad6655
AN-1142: Techniques for High Speed ADC PCB Layout (Rev. 0) ad6655
AN-878: 高速ADC SPI控制软件[中文版] (Rev. A) ad6655
AN-282: 采样数据系统基本原理[中文版] (Rev. A) ad75019
AN-807: 多载波WCDMA的可行性 (Rev. 0) adf4106
AN-807: Multicarrier WCDMA Feasibility (Rev. 0) ad6655
AN-808: Multicarrier CDMA2000 Feasibility (Rev. 0) ad9863
AN-905: VisualAnalog™转换器评估工具1.0版用户手册 (Rev. 0) ad6655
AN-812: 基于微控制器的串行端口接口(SPI®)启动电路 (Rev. 0) adg3304
AN-812: MicroController-Based Serial Port Interface (SPI) Boot Circuit (Rev. 0) ad6655
Software Download (zip, 21,702,560 bytes) ad6655
AN-283: Σ-Δ型ADC和DAC[中文版] (Rev. 0) ad74111
AN-283: Sigma-Delta ADCs and DACs ad7715
UG-051: Evaluating the AD9262, 16-Bit, Dual Continuous Time Sigma Delta ADC and Demonstrating Direct Conversion ad9262
CN-0062 adl5382
MS-2210:高速ADC的电源设计 ad9861