AD9433 12-Bit 105/125 MSPS Analog-To-Digital IF Sampling Converter

A user-selectable, on-chip proprietary circuit optimizes spurious-free dynamic range (SFDR) versus signal-to-noise-and-distortion (SINAD) ratio performance for different input signal frequencies, providing as much as 83 dBc SFDR performance over the dc to 70 MHz band. The encode clock supports either differential or single-ended input and is PECL-compatible. The output format is user-selectable for binary or two's complement and provides an overrange (OR) signal. Fabricated on an advanced BiCMOS process, the AD9433 is available in a 52-lead thin quad flat package (TQFP_EP) that is specified over the industrial temperature range of −40°C to +85°C. The AD9433 is pin-compatible with the AD9432.

The AD9433 is a 12-bit monolithic sampling analog-to-digital converter with an on-chip track-and-hold circuit and is designed for ease of use. The product operates up to 125 Msps conversion rate and is optimized for outstanding dynamic performance in wideband and high IF carrier systems.

The ADC requires a +5V analog power supply and a differential encode clock for full performance operation. No external reference or driver components are required for many applications. The digital outputs are TTL/CMOS compatible and a separate output power supply pin supports interfacing with 3.3V or 2.5V logic.

A user-selectable, on-chip proprietary circuit optimizes spurious-free dynamic range (SFDR) versus signal-to-noise-and-distortion (SINAD) ratio performance for different input signal frequencies, providing as much as 83 dBc SFDR performance over the dc to 70 MHz band.

The encode clock supports either differential or single-ended input and is PECL-compatible. The output format is user-selectable for binary or two's complement and provides an overrange (OR) signal.

Fabricated on an advanced BiCMOS process, the AD9433 is available in a 52-lead thin quad flat package (TQFP_EP) that is specified over the industrial temperature range of −40°C to +85°C. The AD9433 is pin-compatible with the AD9432.

Features and Benefits
  • IF Sampling up to 350 MHz
  • SNR: 67.5 dB, fin up to Nyquist at 105 MSPS
  • SFDR: 83 dBc, fin = 70 MHz at 105 MSPS
  • SFDR = 72 dBc, fin = 150 MHz at 105 MSPS
  • 2 Vp-p analog input range
  • On-chip clock duty cycle stabilization
  • On-chip reference and track-and-hold
  • SFDR Optimization Circuit
  • Excellent Linearity
    DNL = ± 0.25 LSB (Typ)
    INL = ± 0.5 LSB (Typ)
  • 750 MHz full power analog bandwidth
  • Power Dissipation = 1.35W at 125 MSPS
  • Twos complement or offset binary data format
  • See data sheet for additional features
Analog to Digital Converters
AD9433 IBIS Models
Data Sheets
Documentnote
AD9433: 12-Bit, 105 MSPS/125 MSPS, IF Sampling ADC Data Sheet (Rev. A)PDF 989 kB
Application Notes
Documentnote
AN-905: Visual Analog Converter Evaluation Tool Version 1.0 User Manual (Rev. 0)PDF 2124 kB
AN-835: Understanding High Speed ADC Testing and Evaluation (Rev. B)PDF 985 kB
AN-501: Aperture Uncertainty and ADC System Performance (Rev. A)PDF 227 kB
AN-282: Fundamentals of Sampled Data SystemsPDF 2131 kB
AN-756: Sampled Systems and the Effects of Clock Phase Noise and Jitter (Rev. 0)PDF 291.7 K
AN-935: Designing an ADC Transformer-Coupled Front End (Rev. 0)PDF 363 kB
AN-345: Grounding for Low-and-High-Frequency CircuitsPDF 455 kB
AN-737: How ADIsimADC Models an ADC (Rev. B)PDF 373 kB
AN-808: Multicarrier CDMA2000 Feasibility (Rev. 0)PDF 1535 kB
AN-715: A First Approach to IBIS Models: What They Are and How They Are Generated (Rev. 0)PDF 370.2 K
AN-741: Little Known Characteristics of Phase Noise (Rev. 0)PDF 1679 kB
Order Information
Part NumberPackagePacking QtyTemp RangePrice 100-499Price 1000+RoHS
AD9433BSVZ-105 Production52 ld TQFP_EP(10x10 w/7.3 ep) OTH 160-40 to 85C38.6532.84Y
AD9433BSVZ-125 Production52 ld TQFP_EP(10x10 w/7.3 ep) OTH 160-40 to 85C40.6134.51Y
Reference Materials
AD9433: 12-Bit, 105 MSPS/125 MSPS, IF Sampling ADC Data Sheet (Rev. A) ad9433
AD9433BSQ (All Speed Grades) ad9433
AN-808: CDMA2000多载波系统可行性研究 (Rev. 0) adl5330
AN-905: Visual Analog Converter Evaluation Tool Version 1.0 User Manual (Rev. 0) ad9220
AN-835: Understanding High Speed ADC Testing and Evaluation (Rev. B) ad9220
AN-501: Aperture Uncertainty and ADC System Performance (Rev. A) ad9220
AN-282: Fundamentals of Sampled Data Systems ad1674
AN-756: Sampled Systems and the Effects of Clock Phase Noise and Jitter (Rev. 0) ad9220
AN-935: Designing an ADC Transformer-Coupled Front End (Rev. 0) ad9220
AN-345: Grounding for Low-and-High-Frequency Circuits ad9220
AN-835: 高速ADC测试和评估 (Rev. 0) ad9510
AN-282: 采样数据系统基本原理[中文版] (Rev. A) ad75019
AN-737: 如何用ADIsimADC完成ADC建模 (Rev. B) ad6642
AN-737: How ADIsimADC Models an ADC (Rev. B) ad9220
AN-808: Multicarrier CDMA2000 Feasibility (Rev. 0) ad9863
AN-905: VisualAnalog™转换器评估工具1.0版用户手册 (Rev. 0) ad6655
AN-935: ADC变压器耦合前端设计[中文版] (Rev. 0) ad6655
AN-715: 走近IBIS模型:什么是IBIS模型?它们是如何生成的? (Rev. 0) ad6655
AN-715: A First Approach to IBIS Models: What They Are and How They Are Generated (Rev. 0) ad9220
AN-345: 低频和高频电路接地 ad9540
AN-756: 系统采样以及时钟相位噪声和抖动的影响[中文版] (Rev. 0) ad9540
AN-501: 孔径不确定度与ADC系统性能[中文版] (Rev. A) ad9540
AN-741: Little Known Characteristics of Phase Noise (Rev. 0) ad9221
AN-741: 鲜为人知的相位噪声特性 ad9540
MS-2210:高速ADC的电源设计 ad9861