AD9649 14-Bit, 20/40/65/80 MSPS, 1.8 V Analog-to-Digital Converter

The ADC contains several features designed to maximize flexibility and minimize system cost, such as programmable clock and data alignment and programmable digital test pattern generation. The available digital test patterns include built-in deterministic and pseudorandom patterns, along with custom user-defined test patterns entered via the serial port interface (SPI). A differential clock input with optional 1, 2, or 4 divide ratios controls all internal conversion cycles. The digital output data is presented in offset binary, gray code, or twos complement format. A data output clock (DCO) is provided to ensure proper latch timing with receiving logic. Both 1.8 V and 3.3 V CMOS levels are supported. The AD9649 is available in a 32-lead RoHS-compliant LFCSP and is specified over the industrial temperature range (−40°C to +85°C). Applications Communications Diversity radio systems Multimode digital receivers GSM, EDGE, W-CDMA, LTE, CDMA2000, WiMAX, TD-SCDMA Smart antenna systems Battery-powered instruments Handheld scope meters Portable medical imaging Ultrasound Radar/LIDAR Product Highlights The AD9649 operates from a single 1.8 V analog power supply and features a separate digital output driver supply to accommodate 1.8 V to 3.3 V logic families. The patented sample-and-hold circuit maintains excellent performance for input frequencies up to 200 MHz and is designed for low cost, low power, and ease of use. A standard serial port interface (SPI) supports various product features and functions, such as data output format-ting, internal clock divider, power-down, DCO, data output (D13 to D0) timing and offset adjustments, and voltage reference modes. The AD9649 is packaged in a 32-lead RoHS-compliant LFCSP that is pin compatible with the AD9629 12-bit ADC and the AD9609 10-bit ADC, enabling a simple migration path between 10-bit and 14-bit converters sampling from 20 MSPS to 80 MSPS.

The AD9649 is a monolithic, single channel 1.8 V supply, 14-bit, 20/40/65/80 MSPS analog-to-digital converter (ADC). It features a high performance sample-and-hold circuit and an on-chip volt-age reference.

The product uses multistage differential pipeline architecture with output error correction logic to provide 14-bit accuracy at 80 MSPS data rates and to guarantee no missing codes over the full operating temperature range.

The ADC contains several features designed to maximize flexibility and minimize system cost, such as programmable clock and data alignment and programmable digital test pattern generation. The available digital test patterns include built-in deterministic and pseudorandom patterns, along with custom user-defined test patterns entered via the serial port interface (SPI).

A differential clock input with optional 1, 2, or 4 divide ratios controls all internal conversion cycles.

The digital output data is presented in offset binary, gray code, or twos complement format. A data output clock (DCO) is provided to ensure proper latch timing with receiving logic. Both 1.8 V and 3.3 V CMOS levels are supported.

The AD9649 is available in a 32-lead RoHS-compliant LFCSP and is specified over the industrial temperature range (−40°C to +85°C).

Features and Benefits
  • 1.8 V analog supply operation
  • 1.8 V to 3.3 V output supply
  • SNR
    74.3 dBFS at 9.7 MHz input
    71.5 dBFS at 200 MHz input
  • SFDR
    93 dBc at 9.7 MHz input
    80 dBc at 200 MHz input
  • Low power
    45 mW at 20 MSPS
    87 mW at 80 MSPS
  • Differential input with 700 MHz bandwidth
  • On-chip voltage reference and sample-and-hold circuit
  • 2 V p-p differential analog input
  • DNL = ±0.35 LSB
  • Serial port control options
    Offset binary, gray code, or twos complement data format
  • See data sheet for additional features
Analog to Digital Converters
Data Sheets
Documentnote
AD9649: 14-Bit, 20/40/65/80 MSPS, 1.8 V Analog-to-Digital Converter Data Sheet (Rev. A)PDF 1497 kB
Application Notes
Documentnote
AN-878: High Speed ADC SPI Control Software (Rev. A)PDF 585 kB
AN-827: A Resonant Approach to Interfacing Amplifiers to Switched-Capacitor ADCs (Rev. 0)PDF 203 kB
AN-935: Designing an ADC Transformer-Coupled Front End (Rev. 0)PDF 363 kB
AN-742: Frequency Domain Response of Switched-Capacitor ADCs (Rev. B)PDF 401 kB
AN-586: LVDS Outputs for High Speed A/D Converters (Rev. 0)PDF 207 kB
AN-1142: Techniques for High Speed ADC PCB Layout (Rev. 0)PDF 392 kB
AN-807: Multicarrier WCDMA Feasibility (Rev. 0)PDF 969 kB
AN-808: Multicarrier CDMA2000 Feasibility (Rev. 0)PDF 1535 kB
AN-812: MicroController-Based Serial Port Interface (SPI) Boot Circuit (Rev. 0)
Software Download (zip, 21,702,560 bytes)
PDF 441 kB
User Guides
Documentnote
Evaluating the AD9266/AD9649/AD9629/AD9609 Analog-to-Digital ConvertersWIKI
Order Information
Part NumberPackagePacking QtyTemp RangePrice 100-499Price 1000+RoHS
AD9649BCPZ-20 Production32 ld LFCSP (5x5x.85mm) w/3.5exposed padOTH 490-40 to 85C14.1212Y
AD9649BCPZ-40 Production32 ld LFCSP (5x5x.85mm) w/3.5exposed padOTH 490-40 to 85C17.815.13Y
AD9649BCPZ-65 Production32 ld LFCSP (5x5x.85mm) w/3.5exposed padOTH 490-40 to 85C27.4723.35Y
AD9649BCPZ-80 Production32 ld LFCSP (5x5x.85mm) w/3.5exposed padOTH 490-40 to 85C29.4125Y
AD9649BCPZRL7-20 Production32 ld LFCSP (5x5x.85mm) w/3.5exposed padREEL 1500-40 to 85C012Y
AD9649BCPZRL7-40 Production32 ld LFCSP (5x5x.85mm) w/3.5exposed padREEL 1500-40 to 85C015.13Y
AD9649BCPZRL7-65 Production32 ld LFCSP (5x5x.85mm) w/3.5exposed padREEL 1500-40 to 85C023.35Y
AD9649BCPZRL7-80 Production32 ld LFCSP (5x5x.85mm) w/3.5exposed padREEL 1500-40 to 85C025Y
Evaluation Boards
Part NumberDescriptionPriceRoHS
AD9649-20EBZEvaluation Board200Y
AD9649-40EBZEvaluation Board200Y
AD9649-65EBZEvaluation Board200Y
AD9649-80EBZEvaluation Board200Y
Reference Materials
AD9649: 14-Bit, 20/40/65/80 MSPS, 1.8 V Analog-to-Digital Converter Data Sheet (Rev. A) ad9649
AD9649: 14位、20/40/65/80MSPS、1.8 V模数转换器 (Rev. 0) ad9649
AN-878: High Speed ADC SPI Control Software (Rev. A) ad6655
AN-808: CDMA2000多载波系统可行性研究 (Rev. 0) adl5330
AN-827: A Resonant Approach to Interfacing Amplifiers to Switched-Capacitor ADCs (Rev. 0) ad6655
AN-935: Designing an ADC Transformer-Coupled Front End (Rev. 0) ad9220
AN-742: Frequency Domain Response of Switched-Capacitor ADCs (Rev. B) ad7476
AN-586: LVDS Outputs for High Speed A/D Converters (Rev. 0) ad6642
AN-1142: 高速ADC PCB布局布线技巧 (Rev. 0) ad6655
AN-1142: Techniques for High Speed ADC PCB Layout (Rev. 0) ad6655
AN-878: 高速ADC SPI控制软件[中文版] (Rev. A) ad6655
AN-807: 多载波WCDMA的可行性 (Rev. 0) adf4106
AN-807: Multicarrier WCDMA Feasibility (Rev. 0) ad6655
AN-808: Multicarrier CDMA2000 Feasibility (Rev. 0) ad9863
AN-827: 放大器与开关电容ADC接口的匹配方法[中文版] (Rev. 0) ad8351
AN-935: ADC变压器耦合前端设计[中文版] (Rev. 0) ad6655
AN-586: 高速模数转换器的LVDS数据输出[中文版] (Rev. 0) ad6642
AN-812: 基于微控制器的串行端口接口(SPI®)启动电路 (Rev. 0) adg3304
AN-812: MicroController-Based Serial Port Interface (SPI) Boot Circuit (Rev. 0) ad6655
Software Download (zip, 21,702,560 bytes) ad6655
Analog-to-Digital Converter and Drivers ICs Solutions Bulletin, Volume 10,... ad7986
MS-2210:高速ADC的电源设计 ad9861