MC100EP08: Differential 2-Input XOR/XNOR Gate

The MC10EP08 is a differential XOR/XNOR gate. The EP08 is ideal for applications requiring the fastest AC performance available.The 100 Series contains temperature compensation.

特性
  • 250 ps Typical Propagation Delay
  • Maximum Frequency > 3 Ghz Typical
  • PECL Mode Operating Range: VCC= 3.0 V to 5.5 V with VEE= 0 V
  • NECL Mode Operating Range:VCC= 0 V with VEE= -3.0 V to -5.5 V
  • Open Input Default State
  • Safety Clamp on Inputs
  • Q Output Will Default LOW with Inputs Open or at VEE
封装
应用注释 (16)
Document TitleDocument ID/SizeRevisionRevision Date
AC Characteristics of ECL DevicesAND8090/D (896.0kB)1
Clock Generation and Clock and Data Marking and Ordering Information GuideAND8002/D (71kB)12
Designing with PECL (ECL at +5.0 V)AN1406/D (105.0kB)2
ECL Clock Distribution TechniquesAN1405/D (54.0kB)1
ECLinPS Plus™ Spice Modeling KitAND8009/D (343.0kB)11
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuideAND8002 (71kB)12
Interfacing Between LVDS and ECLAN1568/D (121.0kB)11
Interfacing with ECLinPSAND8066/D (72kB)3
Metastability and the ECLinPS FamilyAN1504/D (103.0kB)3
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksAND8001/D (90.0kB)0
Phase Lock Loop General OperationsAND8040/D (64.0kB)3
Storage and Handling of Drypack Surface Mount DeviceAND8003/D (49kB)2Mar, 2016
Termination of ECL Logic DevicesAND8020/D (176.0kB)6
The ECL Translator GuideAN1672/D (142.0kB)12
Thermal Analysis and Reliability of WIRE BONDED ECLAND8072/D (119.0kB)5
Using Wire-OR Ties in ECLInPS™ DesignsAN1650/D (1130.0kB)3
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
3.3 V / 5 V Differential 2-Input XOR/XNORMC10EP08/D (172kB)7Aug, 2016
仿真模型 (4)
Document TitleDocument ID/SizeRevisionRevision Date
IBIS Model for mc100ep08d 3.3VMC100EP08D_33.IBS (5.0kB)2
IBIS Model for mc100ep08d 5.0VMC100EP08D_50.IBS (5.0kB)1
IBIS Model for mc100ep08d at -5.2 VEEMC100EP08D_-52.IBS (5.0kB)1
IBIS model for MC100EP08DT at 3.3VMC100EP08DT_33.IBS (5.0kB)2
封装图纸 (2)
Document TitleDocument ID/SizeRevision
SOIC-8 Narrow Body751-07 (62.6kB)AK
TSSOP 8 3.0x3.0x0.95 mm948R-02 (77.3kB)A
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
MC100EP08DGActivePb-free Halide freeSOIC-8751-071Tube98联系BDTIC
MC100EP08DR2GActivePb-free Halide freeSOIC-8751-071Tape and Reel2500联系BDTIC
MC100EP08DTGActivePb-free Halide freeTSSOP-8948R-023Tube100联系BDTIC
MC100EP08DTR2GActivePb-free Halide freeTSSOP-8948R-023Tape and Reel2500联系BDTIC
订购产品技术参数
ProductTypeChannelsInput LevelOutput LevelVCC Typ (V)fToggle Max (MHz)tpd Typ (ns)tJitter Typ (ps)tR & tF Max (ps)
MC100EP08DGXOR/XNOR1CML ECLECL5 3.330000.250.2170
MC100EP08DR2GXOR/XNOR1CML ECLECL3.3 530000.250.2170
MC100EP08DTGXOR/XNOR1CML ECLECL3.3 530000.250.2170
MC100EP08DTR2GXOR/XNOR1ECL CMLECL3.3 530000.250.2170
3.3 V / 5 V Differential 2-Input XOR/XNOR (172kB) MC10EP08
AC Characteristics of ECL Devices NB100LVEP91
Clock Generation and Clock and Data Marking and Ordering Information Guide NB100LVEP91
Designing with PECL (ECL at +5.0 V) NB100LVEP91
ECL Clock Distribution Techniques NB100LVEP91
ECLinPS Plus™ Spice Modeling Kit MC10EPT20
ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information Guide NB100LVEP91
Interfacing Between LVDS and ECL NB100ELT23L
Interfacing with ECLinPS NB100LVEP91
Metastability and the ECLinPS Family MC10EPT20
Odd Number Divide By Counters with 50% Outputs and Synchronous Clocks NUP4201
Phase Lock Loop General Operations MC10H604
Storage and Handling of Drypack Surface Mount Device NB3U23C
Termination of ECL Logic Devices NB100LVEP91
The ECL Translator Guide NB100LVEP91
Thermal Analysis and Reliability of WIRE BONDED ECL NB100LVEP91
Using Wire-OR Ties in ECLInPS™ Designs MC10H351
IBIS Model for mc100ep08d 3.3V MC100EP08
IBIS Model for mc100ep08d 5.0V MC100EP08
IBIS Model for mc100ep08d at -5.2 VEE MC100EP08
IBIS model for MC100EP08DT at 3.3V MC100EP08
SOIC-8 Narrow Body CM1216
TSSOP 8 3.0x3.0x0.95 mm NB100ELT23L