MC100EP91: PECL to NECL Translator

The MC100EP91 is a triple AnyLevel™ positive input to NECL output translator. The device accepts LVPECL, LVTTL, LVCMOS, HSTL, CML or LVDS signals, and translates them to differential NECL output signals. VEE at -3.0 V to -5.5 V.

特性
  • Maximum Input Clock Frequency > 2.0 GHz Typical
  • Maximum Input Data Rate > 2.0 Gb/s Typical
  • 500 ps Typical Propagation Delay
  • Operating Range: VCC = 2.375 V to 3.8 V; VEE = 3.0 V to 5.5 V; GND = 0 V
  • Q Output will Default LOW with Inputs Open or at GND
应用
  • General Purpose Data and Clock Level Translation
应用注释 (10)
Document TitleDocument ID/SizeRevisionRevision Date
AC Characteristics of ECL DevicesAND8090/D (896.0kB)1
Clock Generation and Clock and Data Marking and Ordering Information GuideAND8002/D (71kB)12
Designing with PECL (ECL at +5.0 V)AN1406/D (105.0kB)2
ECL Clock Distribution TechniquesAN1405/D (54.0kB)1
ECLinPS and ECLinPS Lite SPICE I/O Modeling KitAN1503/D (120.0kB)6
Interfacing Between LVDS and ECLAN1568/D (121.0kB)11
Interfacing with ECLinPSAND8066/D (72kB)3
Metastability and the ECLinPS FamilyAN1504/D (103.0kB)3
Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksAND8001/D (90.0kB)0
Termination of ECL Logic DevicesAND8020/D (176.0kB)6
数据表 (1)
Document TitleDocument ID/SizeRevisionRevision Date
2.5 V / 3.3 V Any Level Positive Input to -3.3 V/-5.5 V NECLMC100EP91/D (175kB)6Aug, 2016
仿真模型 (1)
Document TitleDocument ID/SizeRevisionRevision Date
IBIS Model for MC100EP91DW with VCC at 3.3 V and VEE at -3.3 VMC100EP91DW_33-33.IBS (6.0kB)0
封装图纸 (2)
Document TitleDocument ID/SizeRevision
QFN24, 4x4, 0.5P485L-01 (60.0kB)B
SOIC-20 WB751D-05 (36.3kB)H
产品订购型号
产品状况Compliance封装MSL*容器预算价格 (1千个数量的单价)
MC100EP91DWGActivePb-free Halide freeSOIC-20W751D-053Tube38联系BDTIC
MC100EP91DWR2GActivePb-free Halide freeSOIC-20W751D-053Tape and Reel1000联系BDTIC
MC100EP91MNGActivePb-free Halide freeQFN-24485L-011Tube92联系BDTIC
MC100EP91MNR2GActivePb-free Halide freeQFN-24485L-011Tape and Reel3000联系BDTIC
订购产品技术参数
ProductChannelsInput LevelOutput LevelVCC Typ (V)fMax Typ (MHz)tpd Typ (ns)tR & tF Max (ps)
MC100EP91DWG3CML ECL LVDS CMOS TTLECL3.320.5250
MC100EP91DWR2G3ECL TTL LVDS CMOS CMLECL3.320.5250
MC100EP91MNG3CML TTL LVDS ECL CMOSECL3.320.5250
MC100EP91MNR2G3ECL LVDS CMOS TTL CMLECL3.320.5250
2.5 V / 3.3 V Any Level Positive Input to -3.3 V/-5.5 V NECL (175kB) MC100EP91
AC Characteristics of ECL Devices NB100LVEP91
Clock Generation and Clock and Data Marking and Ordering Information Guide NB100LVEP91
Designing with PECL (ECL at +5.0 V) NB100LVEP91
ECL Clock Distribution Techniques NB100LVEP91
ECLinPS and ECLinPS Lite SPICE I/O Modeling Kit MC100EP91
Interfacing Between LVDS and ECL NB100ELT23L
Interfacing with ECLinPS NB100LVEP91
Metastability and the ECLinPS Family MC10EPT20
Odd Number Divide By Counters with 50% Outputs and Synchronous Clocks NUP4201
Termination of ECL Logic Devices NB100LVEP91
IBIS Model for MC100EP91DW with VCC at 3.3 V and VEE at -3.3 V MC100EP91
SOIC-20 WB NLSX3018
QFN24, 4x4, 0.5P NCN8026