SN74ALVTH16601 具有三态输出的 2.5V/3.3V 18 位通用总线收发器

The 'ALVTH16601 devices are 18-bit universal bus transceivers designed for 2.5-V or 3.3-V VCC operation, but with the capability to provide a TTL interface to a 5-V system environment.

The devices combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, and clocked modes.

Data flow in each direction is controlled by output-enable (OEAB\ and OEBA\), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CLKENAB\ and CLKENBA\) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB

SN74ALVTH16601
Voltage Nodes(V) 3.3, 2.5  
Rating Catalog  
Technology Family ALVTLVT
SN74ALVTH16601 特性
SN74ALVTH16601 芯片订购指南
器件 状态 温度 价格(美元) 封装 | 引脚 封装数量 | 封装载体 丝印标记
74ALVTH16601DLG4 ACTIVE -40 to 85 4.30 | 1ku SSOP (DL) | 56 20 | TUBE  
74ALVTH16601DLRG4 ACTIVE -40 to 85 3.65 | 1ku SSOP (DL) | 56 1000 | LARGE T&R  
74ALVTH16601GRE4 ACTIVE -40 to 85 3.30 | 1ku TSSOP (DGG) | 56 2000 | LARGE T&R  
74ALVTH16601GRG4 ACTIVE -40 to 85 3.30 | 1ku TSSOP (DGG) | 56 2000 | LARGE T&R  
74ALVTH16601VRE4 ACTIVE -40 to 85 3.30 | 1ku TVSOP (DGV) | 56 2000 | LARGE T&R  
74ALVTH16601VRG4 ACTIVE -40 to 85 3.30 | 1ku TVSOP (DGV) | 56 2000 | LARGE T&R  
SN74ALVTH16601DL ACTIVE -40 to 85 4.30 | 1ku SSOP (DL) | 56 20 | TUBE  
SN74ALVTH16601DLR ACTIVE -40 to 85 3.65 | 1ku SSOP (DL) | 56 1000 | LARGE T&R  
SN74ALVTH16601GR ACTIVE -40 to 85 3.30 | 1ku TSSOP (DGG) | 56 2000 | LARGE T&R  
SN74ALVTH16601VR ACTIVE -40 to 85 3.30 | 1ku TVSOP (DGV) | 56 2000 | LARGE T&R  
SN74ALVTH16601 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
74ALVTH16601DLG4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM 74ALVTH16601DLG4 74ALVTH16601DLG4
74ALVTH16601DLRG4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM 74ALVTH16601DLRG4 74ALVTH16601DLRG4
74ALVTH16601GRE4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM 74ALVTH16601GRE4 74ALVTH16601GRE4
74ALVTH16601GRG4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM 74ALVTH16601GRG4 74ALVTH16601GRG4
74ALVTH16601VRE4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM 74ALVTH16601VRE4 74ALVTH16601VRE4
74ALVTH16601VRG4 Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM 74ALVTH16601VRG4 74ALVTH16601VRG4
SN74ALVTH16601DL Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74ALVTH16601DL SN74ALVTH16601DL
SN74ALVTH16601DLR Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74ALVTH16601DLR SN74ALVTH16601DLR
SN74ALVTH16601GR Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74ALVTH16601GR SN74ALVTH16601GR
SN74ALVTH16601VR Green (RoHS & no Sb/Br)  CU NIPDAU  Level-1-260C-UNLIM SN74ALVTH16601VR SN74ALVTH16601VR
SN74ALVTH16601 应用技术支持与电子电路设计开发资源下载
  1. SN74ALVTH16601 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器通用总线功能产品选型与价格 . xls
  3. Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
  4. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  5. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  6. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  7. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  8. Designing With Logic (PDF 186 KB)
  9. Live Insertion (PDF 150 KB)
  10. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  11. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  12. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  13. LOGIC Pocket Data Book (PDF 6001 KB)
  14. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  15. Logic Cross-Reference (PDF 2938 KB)