SN54LVC138A-SP 3 线至 8 线解码器/多路解复用器

The SN54LVC138A 3-line to 8-line decoder/demultiplexer is designed for 2.7-V to 3.6-V VCC operation, and the SN74LVC138A 3-line to 8-line decoder/demultiplexer is designed for 1.65-V to 3.6-V VCC operation.

The 'LVC138A devices are designed for high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, these decoders minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, delay times of these decoders and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoders is negligible.

The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low enable inputs and one active-high enable input reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters, and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment

SN54LVC138A-SP
Rating Military  
Technology Family LVC  
SN54LVC138A-SP 特性
SN54LVC138A-SP 芯片订购指南
器件 状态 价格 封装 | 引脚 封装数量 | 封装载体 丝印标记
5962-9752601V2A ACTIVE 114.43 | 1ku LCCC (FK) | 20 1 | TUBE  
5962-9752601VEA ACTIVE 114.43 | 1ku CDIP (J) | 16 1 | TUBE  
5962-9752601VFA ACTIVE 114.43 | 1ku CFP (W) | 16 1 | TUBE  
SN54LVC138A-SP 质量与无铅数据
器件 环保计划* 铅/焊球涂层 MSL 等级/回流焊峰 环保信息与无铅 (Pb-free) DPPM / MTBF / FIT 率
5962-9752601V2A TBD  POST-PLATE  N/A for Pkg Type 5962-9752601V2A 5962-9752601V2A
5962-9752601VEA TBD  A42   N/A for Pkg Type 5962-9752601VEA 5962-9752601VEA
5962-9752601VFA TBD  A42   N/A for Pkg Type 5962-9752601VFA 5962-9752601VFA
SN54LVC138A-SP 应用技术支持与电子电路设计开发资源下载
  1. SN54LVC138A-SP 数据资料 dataSheet 下载.PDF
  2. TI 德州仪器MSI 功能产品选型与价格 . xls
  3. Logic Guide 2009 (PDF 4263 KB)
  4. Shelf-Life Evaluation of Lead-Free Component Finishes (PDF 1305 KB)
  5. Understanding and Interpreting Standard-Logic Data Sheets (PDF 857 KB)
  6. TI IBIS File Creation, Validation, and Distribution Processes (PDF 380 KB)
  7. Implications of Slow or Floating CMOS Inputs (PDF 101 KB)
  8. CMOS Power Consumption and CPD Calculation (PDF 89 KB)
  9. Designing With Logic (PDF 186 KB)
  10. Live Insertion (PDF 150 KB)
  11. Input and Output Characteristics of Digital Integrated Circuits (PDF 1708 KB)
  12. Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc (PDF 43 KB)
  13. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  14. LOGIC Pocket Data Book (PDF 6001 KB)
  15. HiRel Unitrode Power Management Brochure (PDF 206 KB)
  16. Logic Cross-Reference (PDF 2938 KB)